dc.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193
  1. /*
  2. * Copyright (C) 2012 Avionic Design GmbH
  3. * Copyright (C) 2012 NVIDIA CORPORATION. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/debugfs.h>
  11. #include <linux/module.h>
  12. #include <linux/of.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/clk/tegra.h>
  15. #include "drm.h"
  16. #include "dc.h"
  17. struct tegra_plane {
  18. struct drm_plane base;
  19. unsigned int index;
  20. };
  21. static inline struct tegra_plane *to_tegra_plane(struct drm_plane *plane)
  22. {
  23. return container_of(plane, struct tegra_plane, base);
  24. }
  25. static int tegra_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
  26. struct drm_framebuffer *fb, int crtc_x,
  27. int crtc_y, unsigned int crtc_w,
  28. unsigned int crtc_h, uint32_t src_x,
  29. uint32_t src_y, uint32_t src_w, uint32_t src_h)
  30. {
  31. struct tegra_plane *p = to_tegra_plane(plane);
  32. struct tegra_dc *dc = to_tegra_dc(crtc);
  33. struct tegra_dc_window window;
  34. unsigned int i;
  35. memset(&window, 0, sizeof(window));
  36. window.src.x = src_x >> 16;
  37. window.src.y = src_y >> 16;
  38. window.src.w = src_w >> 16;
  39. window.src.h = src_h >> 16;
  40. window.dst.x = crtc_x;
  41. window.dst.y = crtc_y;
  42. window.dst.w = crtc_w;
  43. window.dst.h = crtc_h;
  44. window.format = tegra_dc_format(fb->pixel_format);
  45. window.bits_per_pixel = fb->bits_per_pixel;
  46. for (i = 0; i < drm_format_num_planes(fb->pixel_format); i++) {
  47. struct drm_gem_cma_object *gem = drm_fb_cma_get_gem_obj(fb, i);
  48. window.base[i] = gem->paddr + fb->offsets[i];
  49. /*
  50. * Tegra doesn't support different strides for U and V planes
  51. * so we display a warning if the user tries to display a
  52. * framebuffer with such a configuration.
  53. */
  54. if (i >= 2) {
  55. if (fb->pitches[i] != window.stride[1])
  56. DRM_ERROR("unsupported UV-plane configuration\n");
  57. } else {
  58. window.stride[i] = fb->pitches[i];
  59. }
  60. }
  61. return tegra_dc_setup_window(dc, p->index, &window);
  62. }
  63. static int tegra_plane_disable(struct drm_plane *plane)
  64. {
  65. struct tegra_dc *dc = to_tegra_dc(plane->crtc);
  66. struct tegra_plane *p = to_tegra_plane(plane);
  67. unsigned long value;
  68. value = WINDOW_A_SELECT << p->index;
  69. tegra_dc_writel(dc, value, DC_CMD_DISPLAY_WINDOW_HEADER);
  70. value = tegra_dc_readl(dc, DC_WIN_WIN_OPTIONS);
  71. value &= ~WIN_ENABLE;
  72. tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
  73. tegra_dc_writel(dc, WIN_A_UPDATE << p->index, DC_CMD_STATE_CONTROL);
  74. tegra_dc_writel(dc, WIN_A_ACT_REQ << p->index, DC_CMD_STATE_CONTROL);
  75. return 0;
  76. }
  77. static void tegra_plane_destroy(struct drm_plane *plane)
  78. {
  79. tegra_plane_disable(plane);
  80. drm_plane_cleanup(plane);
  81. }
  82. static const struct drm_plane_funcs tegra_plane_funcs = {
  83. .update_plane = tegra_plane_update,
  84. .disable_plane = tegra_plane_disable,
  85. .destroy = tegra_plane_destroy,
  86. };
  87. static const uint32_t plane_formats[] = {
  88. DRM_FORMAT_XRGB8888,
  89. DRM_FORMAT_UYVY,
  90. DRM_FORMAT_YUV420,
  91. DRM_FORMAT_YUV422,
  92. };
  93. static int tegra_dc_add_planes(struct drm_device *drm, struct tegra_dc *dc)
  94. {
  95. unsigned int i;
  96. int err = 0;
  97. for (i = 0; i < 2; i++) {
  98. struct tegra_plane *plane;
  99. plane = devm_kzalloc(drm->dev, sizeof(*plane), GFP_KERNEL);
  100. if (!plane)
  101. return -ENOMEM;
  102. plane->index = 1 + i;
  103. err = drm_plane_init(drm, &plane->base, 1 << dc->pipe,
  104. &tegra_plane_funcs, plane_formats,
  105. ARRAY_SIZE(plane_formats), false);
  106. if (err < 0)
  107. return err;
  108. }
  109. return 0;
  110. }
  111. static int tegra_dc_set_base(struct tegra_dc *dc, int x, int y,
  112. struct drm_framebuffer *fb)
  113. {
  114. struct drm_gem_cma_object *gem = drm_fb_cma_get_gem_obj(fb, 0);
  115. unsigned long value;
  116. tegra_dc_writel(dc, WINDOW_A_SELECT, DC_CMD_DISPLAY_WINDOW_HEADER);
  117. value = fb->offsets[0] + y * fb->pitches[0] +
  118. x * fb->bits_per_pixel / 8;
  119. tegra_dc_writel(dc, gem->paddr + value, DC_WINBUF_START_ADDR);
  120. tegra_dc_writel(dc, fb->pitches[0], DC_WIN_LINE_STRIDE);
  121. value = GENERAL_UPDATE | WIN_A_UPDATE;
  122. tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
  123. value = GENERAL_ACT_REQ | WIN_A_ACT_REQ;
  124. tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
  125. return 0;
  126. }
  127. void tegra_dc_enable_vblank(struct tegra_dc *dc)
  128. {
  129. unsigned long value, flags;
  130. spin_lock_irqsave(&dc->lock, flags);
  131. value = tegra_dc_readl(dc, DC_CMD_INT_MASK);
  132. value |= VBLANK_INT;
  133. tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
  134. spin_unlock_irqrestore(&dc->lock, flags);
  135. }
  136. void tegra_dc_disable_vblank(struct tegra_dc *dc)
  137. {
  138. unsigned long value, flags;
  139. spin_lock_irqsave(&dc->lock, flags);
  140. value = tegra_dc_readl(dc, DC_CMD_INT_MASK);
  141. value &= ~VBLANK_INT;
  142. tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
  143. spin_unlock_irqrestore(&dc->lock, flags);
  144. }
  145. static void tegra_dc_finish_page_flip(struct tegra_dc *dc)
  146. {
  147. struct drm_device *drm = dc->base.dev;
  148. struct drm_crtc *crtc = &dc->base;
  149. struct drm_gem_cma_object *gem;
  150. unsigned long flags, base;
  151. if (!dc->event)
  152. return;
  153. gem = drm_fb_cma_get_gem_obj(crtc->fb, 0);
  154. /* check if new start address has been latched */
  155. tegra_dc_writel(dc, READ_MUX, DC_CMD_STATE_ACCESS);
  156. base = tegra_dc_readl(dc, DC_WINBUF_START_ADDR);
  157. tegra_dc_writel(dc, 0, DC_CMD_STATE_ACCESS);
  158. if (base == gem->paddr + crtc->fb->offsets[0]) {
  159. spin_lock_irqsave(&drm->event_lock, flags);
  160. drm_send_vblank_event(drm, dc->pipe, dc->event);
  161. drm_vblank_put(drm, dc->pipe);
  162. dc->event = NULL;
  163. spin_unlock_irqrestore(&drm->event_lock, flags);
  164. }
  165. }
  166. void tegra_dc_cancel_page_flip(struct drm_crtc *crtc, struct drm_file *file)
  167. {
  168. struct tegra_dc *dc = to_tegra_dc(crtc);
  169. struct drm_device *drm = crtc->dev;
  170. unsigned long flags;
  171. spin_lock_irqsave(&drm->event_lock, flags);
  172. if (dc->event && dc->event->base.file_priv == file) {
  173. dc->event->base.destroy(&dc->event->base);
  174. drm_vblank_put(drm, dc->pipe);
  175. dc->event = NULL;
  176. }
  177. spin_unlock_irqrestore(&drm->event_lock, flags);
  178. }
  179. static int tegra_dc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  180. struct drm_pending_vblank_event *event)
  181. {
  182. struct tegra_dc *dc = to_tegra_dc(crtc);
  183. struct drm_device *drm = crtc->dev;
  184. if (dc->event)
  185. return -EBUSY;
  186. if (event) {
  187. event->pipe = dc->pipe;
  188. dc->event = event;
  189. drm_vblank_get(drm, dc->pipe);
  190. }
  191. tegra_dc_set_base(dc, 0, 0, fb);
  192. crtc->fb = fb;
  193. return 0;
  194. }
  195. static const struct drm_crtc_funcs tegra_crtc_funcs = {
  196. .page_flip = tegra_dc_page_flip,
  197. .set_config = drm_crtc_helper_set_config,
  198. .destroy = drm_crtc_cleanup,
  199. };
  200. static void tegra_crtc_disable(struct drm_crtc *crtc)
  201. {
  202. struct drm_device *drm = crtc->dev;
  203. struct drm_plane *plane;
  204. list_for_each_entry(plane, &drm->mode_config.plane_list, head) {
  205. if (plane->crtc == crtc) {
  206. tegra_plane_disable(plane);
  207. plane->crtc = NULL;
  208. if (plane->fb) {
  209. drm_framebuffer_unreference(plane->fb);
  210. plane->fb = NULL;
  211. }
  212. }
  213. }
  214. }
  215. static bool tegra_crtc_mode_fixup(struct drm_crtc *crtc,
  216. const struct drm_display_mode *mode,
  217. struct drm_display_mode *adjusted)
  218. {
  219. return true;
  220. }
  221. static inline u32 compute_dda_inc(unsigned int in, unsigned int out, bool v,
  222. unsigned int bpp)
  223. {
  224. fixed20_12 outf = dfixed_init(out);
  225. fixed20_12 inf = dfixed_init(in);
  226. u32 dda_inc;
  227. int max;
  228. if (v)
  229. max = 15;
  230. else {
  231. switch (bpp) {
  232. case 2:
  233. max = 8;
  234. break;
  235. default:
  236. WARN_ON_ONCE(1);
  237. /* fallthrough */
  238. case 4:
  239. max = 4;
  240. break;
  241. }
  242. }
  243. outf.full = max_t(u32, outf.full - dfixed_const(1), dfixed_const(1));
  244. inf.full -= dfixed_const(1);
  245. dda_inc = dfixed_div(inf, outf);
  246. dda_inc = min_t(u32, dda_inc, dfixed_const(max));
  247. return dda_inc;
  248. }
  249. static inline u32 compute_initial_dda(unsigned int in)
  250. {
  251. fixed20_12 inf = dfixed_init(in);
  252. return dfixed_frac(inf);
  253. }
  254. static int tegra_dc_set_timings(struct tegra_dc *dc,
  255. struct drm_display_mode *mode)
  256. {
  257. /* TODO: For HDMI compliance, h & v ref_to_sync should be set to 1 */
  258. unsigned int h_ref_to_sync = 0;
  259. unsigned int v_ref_to_sync = 0;
  260. unsigned long value;
  261. tegra_dc_writel(dc, 0x0, DC_DISP_DISP_TIMING_OPTIONS);
  262. value = (v_ref_to_sync << 16) | h_ref_to_sync;
  263. tegra_dc_writel(dc, value, DC_DISP_REF_TO_SYNC);
  264. value = ((mode->vsync_end - mode->vsync_start) << 16) |
  265. ((mode->hsync_end - mode->hsync_start) << 0);
  266. tegra_dc_writel(dc, value, DC_DISP_SYNC_WIDTH);
  267. value = ((mode->vtotal - mode->vsync_end) << 16) |
  268. ((mode->htotal - mode->hsync_end) << 0);
  269. tegra_dc_writel(dc, value, DC_DISP_BACK_PORCH);
  270. value = ((mode->vsync_start - mode->vdisplay) << 16) |
  271. ((mode->hsync_start - mode->hdisplay) << 0);
  272. tegra_dc_writel(dc, value, DC_DISP_FRONT_PORCH);
  273. value = (mode->vdisplay << 16) | mode->hdisplay;
  274. tegra_dc_writel(dc, value, DC_DISP_ACTIVE);
  275. return 0;
  276. }
  277. static int tegra_crtc_setup_clk(struct drm_crtc *crtc,
  278. struct drm_display_mode *mode,
  279. unsigned long *div)
  280. {
  281. unsigned long pclk = mode->clock * 1000, rate;
  282. struct tegra_dc *dc = to_tegra_dc(crtc);
  283. struct tegra_output *output = NULL;
  284. struct drm_encoder *encoder;
  285. long err;
  286. list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list, head)
  287. if (encoder->crtc == crtc) {
  288. output = encoder_to_output(encoder);
  289. break;
  290. }
  291. if (!output)
  292. return -ENODEV;
  293. /*
  294. * This assumes that the display controller will divide its parent
  295. * clock by 2 to generate the pixel clock.
  296. */
  297. err = tegra_output_setup_clock(output, dc->clk, pclk * 2);
  298. if (err < 0) {
  299. dev_err(dc->dev, "failed to setup clock: %ld\n", err);
  300. return err;
  301. }
  302. rate = clk_get_rate(dc->clk);
  303. *div = (rate * 2 / pclk) - 2;
  304. DRM_DEBUG_KMS("rate: %lu, div: %lu\n", rate, *div);
  305. return 0;
  306. }
  307. static bool tegra_dc_format_is_yuv(unsigned int format, bool *planar)
  308. {
  309. switch (format) {
  310. case WIN_COLOR_DEPTH_YCbCr422:
  311. case WIN_COLOR_DEPTH_YUV422:
  312. if (planar)
  313. *planar = false;
  314. return true;
  315. case WIN_COLOR_DEPTH_YCbCr420P:
  316. case WIN_COLOR_DEPTH_YUV420P:
  317. case WIN_COLOR_DEPTH_YCbCr422P:
  318. case WIN_COLOR_DEPTH_YUV422P:
  319. case WIN_COLOR_DEPTH_YCbCr422R:
  320. case WIN_COLOR_DEPTH_YUV422R:
  321. case WIN_COLOR_DEPTH_YCbCr422RA:
  322. case WIN_COLOR_DEPTH_YUV422RA:
  323. if (planar)
  324. *planar = true;
  325. return true;
  326. }
  327. return false;
  328. }
  329. int tegra_dc_setup_window(struct tegra_dc *dc, unsigned int index,
  330. const struct tegra_dc_window *window)
  331. {
  332. unsigned h_offset, v_offset, h_size, v_size, h_dda, v_dda, bpp;
  333. unsigned long value;
  334. bool yuv, planar;
  335. /*
  336. * For YUV planar modes, the number of bytes per pixel takes into
  337. * account only the luma component and therefore is 1.
  338. */
  339. yuv = tegra_dc_format_is_yuv(window->format, &planar);
  340. if (!yuv)
  341. bpp = window->bits_per_pixel / 8;
  342. else
  343. bpp = planar ? 1 : 2;
  344. value = WINDOW_A_SELECT << index;
  345. tegra_dc_writel(dc, value, DC_CMD_DISPLAY_WINDOW_HEADER);
  346. tegra_dc_writel(dc, window->format, DC_WIN_COLOR_DEPTH);
  347. tegra_dc_writel(dc, 0, DC_WIN_BYTE_SWAP);
  348. value = V_POSITION(window->dst.y) | H_POSITION(window->dst.x);
  349. tegra_dc_writel(dc, value, DC_WIN_POSITION);
  350. value = V_SIZE(window->dst.h) | H_SIZE(window->dst.w);
  351. tegra_dc_writel(dc, value, DC_WIN_SIZE);
  352. h_offset = window->src.x * bpp;
  353. v_offset = window->src.y;
  354. h_size = window->src.w * bpp;
  355. v_size = window->src.h;
  356. value = V_PRESCALED_SIZE(v_size) | H_PRESCALED_SIZE(h_size);
  357. tegra_dc_writel(dc, value, DC_WIN_PRESCALED_SIZE);
  358. /*
  359. * For DDA computations the number of bytes per pixel for YUV planar
  360. * modes needs to take into account all Y, U and V components.
  361. */
  362. if (yuv && planar)
  363. bpp = 2;
  364. h_dda = compute_dda_inc(window->src.w, window->dst.w, false, bpp);
  365. v_dda = compute_dda_inc(window->src.h, window->dst.h, true, bpp);
  366. value = V_DDA_INC(v_dda) | H_DDA_INC(h_dda);
  367. tegra_dc_writel(dc, value, DC_WIN_DDA_INC);
  368. h_dda = compute_initial_dda(window->src.x);
  369. v_dda = compute_initial_dda(window->src.y);
  370. tegra_dc_writel(dc, h_dda, DC_WIN_H_INITIAL_DDA);
  371. tegra_dc_writel(dc, v_dda, DC_WIN_V_INITIAL_DDA);
  372. tegra_dc_writel(dc, 0, DC_WIN_UV_BUF_STRIDE);
  373. tegra_dc_writel(dc, 0, DC_WIN_BUF_STRIDE);
  374. tegra_dc_writel(dc, window->base[0], DC_WINBUF_START_ADDR);
  375. if (yuv && planar) {
  376. tegra_dc_writel(dc, window->base[1], DC_WINBUF_START_ADDR_U);
  377. tegra_dc_writel(dc, window->base[2], DC_WINBUF_START_ADDR_V);
  378. value = window->stride[1] << 16 | window->stride[0];
  379. tegra_dc_writel(dc, value, DC_WIN_LINE_STRIDE);
  380. } else {
  381. tegra_dc_writel(dc, window->stride[0], DC_WIN_LINE_STRIDE);
  382. }
  383. tegra_dc_writel(dc, h_offset, DC_WINBUF_ADDR_H_OFFSET);
  384. tegra_dc_writel(dc, v_offset, DC_WINBUF_ADDR_V_OFFSET);
  385. value = WIN_ENABLE;
  386. if (yuv) {
  387. /* setup default colorspace conversion coefficients */
  388. tegra_dc_writel(dc, 0x00f0, DC_WIN_CSC_YOF);
  389. tegra_dc_writel(dc, 0x012a, DC_WIN_CSC_KYRGB);
  390. tegra_dc_writel(dc, 0x0000, DC_WIN_CSC_KUR);
  391. tegra_dc_writel(dc, 0x0198, DC_WIN_CSC_KVR);
  392. tegra_dc_writel(dc, 0x039b, DC_WIN_CSC_KUG);
  393. tegra_dc_writel(dc, 0x032f, DC_WIN_CSC_KVG);
  394. tegra_dc_writel(dc, 0x0204, DC_WIN_CSC_KUB);
  395. tegra_dc_writel(dc, 0x0000, DC_WIN_CSC_KVB);
  396. value |= CSC_ENABLE;
  397. } else if (window->bits_per_pixel < 24) {
  398. value |= COLOR_EXPAND;
  399. }
  400. tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
  401. /*
  402. * Disable blending and assume Window A is the bottom-most window,
  403. * Window C is the top-most window and Window B is in the middle.
  404. */
  405. tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_NOKEY);
  406. tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_1WIN);
  407. switch (index) {
  408. case 0:
  409. tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_X);
  410. tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_Y);
  411. tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_3WIN_XY);
  412. break;
  413. case 1:
  414. tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_X);
  415. tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_Y);
  416. tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_3WIN_XY);
  417. break;
  418. case 2:
  419. tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_X);
  420. tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_Y);
  421. tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_3WIN_XY);
  422. break;
  423. }
  424. tegra_dc_writel(dc, WIN_A_UPDATE << index, DC_CMD_STATE_CONTROL);
  425. tegra_dc_writel(dc, WIN_A_ACT_REQ << index, DC_CMD_STATE_CONTROL);
  426. return 0;
  427. }
  428. unsigned int tegra_dc_format(uint32_t format)
  429. {
  430. switch (format) {
  431. case DRM_FORMAT_XRGB8888:
  432. return WIN_COLOR_DEPTH_B8G8R8A8;
  433. case DRM_FORMAT_RGB565:
  434. return WIN_COLOR_DEPTH_B5G6R5;
  435. case DRM_FORMAT_UYVY:
  436. return WIN_COLOR_DEPTH_YCbCr422;
  437. case DRM_FORMAT_YUV420:
  438. return WIN_COLOR_DEPTH_YCbCr420P;
  439. case DRM_FORMAT_YUV422:
  440. return WIN_COLOR_DEPTH_YCbCr422P;
  441. default:
  442. break;
  443. }
  444. WARN(1, "unsupported pixel format %u, using default\n", format);
  445. return WIN_COLOR_DEPTH_B8G8R8A8;
  446. }
  447. static int tegra_crtc_mode_set(struct drm_crtc *crtc,
  448. struct drm_display_mode *mode,
  449. struct drm_display_mode *adjusted,
  450. int x, int y, struct drm_framebuffer *old_fb)
  451. {
  452. struct drm_gem_cma_object *gem = drm_fb_cma_get_gem_obj(crtc->fb, 0);
  453. struct tegra_dc *dc = to_tegra_dc(crtc);
  454. struct tegra_dc_window window;
  455. unsigned long div, value;
  456. int err;
  457. drm_vblank_pre_modeset(crtc->dev, dc->pipe);
  458. err = tegra_crtc_setup_clk(crtc, mode, &div);
  459. if (err) {
  460. dev_err(dc->dev, "failed to setup clock for CRTC: %d\n", err);
  461. return err;
  462. }
  463. /* program display mode */
  464. tegra_dc_set_timings(dc, mode);
  465. value = DE_SELECT_ACTIVE | DE_CONTROL_NORMAL;
  466. tegra_dc_writel(dc, value, DC_DISP_DATA_ENABLE_OPTIONS);
  467. value = tegra_dc_readl(dc, DC_COM_PIN_OUTPUT_POLARITY(1));
  468. value &= ~LVS_OUTPUT_POLARITY_LOW;
  469. value &= ~LHS_OUTPUT_POLARITY_LOW;
  470. tegra_dc_writel(dc, value, DC_COM_PIN_OUTPUT_POLARITY(1));
  471. value = DISP_DATA_FORMAT_DF1P1C | DISP_ALIGNMENT_MSB |
  472. DISP_ORDER_RED_BLUE;
  473. tegra_dc_writel(dc, value, DC_DISP_DISP_INTERFACE_CONTROL);
  474. tegra_dc_writel(dc, 0x00010001, DC_DISP_SHIFT_CLOCK_OPTIONS);
  475. value = SHIFT_CLK_DIVIDER(div) | PIXEL_CLK_DIVIDER_PCD1;
  476. tegra_dc_writel(dc, value, DC_DISP_DISP_CLOCK_CONTROL);
  477. /* setup window parameters */
  478. memset(&window, 0, sizeof(window));
  479. window.src.x = 0;
  480. window.src.y = 0;
  481. window.src.w = mode->hdisplay;
  482. window.src.h = mode->vdisplay;
  483. window.dst.x = 0;
  484. window.dst.y = 0;
  485. window.dst.w = mode->hdisplay;
  486. window.dst.h = mode->vdisplay;
  487. window.format = tegra_dc_format(crtc->fb->pixel_format);
  488. window.bits_per_pixel = crtc->fb->bits_per_pixel;
  489. window.stride[0] = crtc->fb->pitches[0];
  490. window.base[0] = gem->paddr;
  491. err = tegra_dc_setup_window(dc, 0, &window);
  492. if (err < 0)
  493. dev_err(dc->dev, "failed to enable root plane\n");
  494. return 0;
  495. }
  496. static int tegra_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
  497. struct drm_framebuffer *old_fb)
  498. {
  499. struct tegra_dc *dc = to_tegra_dc(crtc);
  500. return tegra_dc_set_base(dc, x, y, crtc->fb);
  501. }
  502. static void tegra_crtc_prepare(struct drm_crtc *crtc)
  503. {
  504. struct tegra_dc *dc = to_tegra_dc(crtc);
  505. unsigned int syncpt;
  506. unsigned long value;
  507. /* hardware initialization */
  508. tegra_periph_reset_deassert(dc->clk);
  509. usleep_range(10000, 20000);
  510. if (dc->pipe)
  511. syncpt = SYNCPT_VBLANK1;
  512. else
  513. syncpt = SYNCPT_VBLANK0;
  514. /* initialize display controller */
  515. tegra_dc_writel(dc, 0x00000100, DC_CMD_GENERAL_INCR_SYNCPT_CNTRL);
  516. tegra_dc_writel(dc, 0x100 | syncpt, DC_CMD_CONT_SYNCPT_VSYNC);
  517. value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT | WIN_A_OF_INT;
  518. tegra_dc_writel(dc, value, DC_CMD_INT_TYPE);
  519. value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
  520. WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
  521. tegra_dc_writel(dc, value, DC_CMD_INT_POLARITY);
  522. value = PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE |
  523. PW4_ENABLE | PM0_ENABLE | PM1_ENABLE;
  524. tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL);
  525. value = tegra_dc_readl(dc, DC_CMD_DISPLAY_COMMAND);
  526. value |= DISP_CTRL_MODE_C_DISPLAY;
  527. tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND);
  528. /* initialize timer */
  529. value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(0x20) |
  530. WINDOW_B_THRESHOLD(0x20) | WINDOW_C_THRESHOLD(0x20);
  531. tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY);
  532. value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(1) |
  533. WINDOW_B_THRESHOLD(1) | WINDOW_C_THRESHOLD(1);
  534. tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER);
  535. value = VBLANK_INT | WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT;
  536. tegra_dc_writel(dc, value, DC_CMD_INT_ENABLE);
  537. value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT;
  538. tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
  539. }
  540. static void tegra_crtc_commit(struct drm_crtc *crtc)
  541. {
  542. struct tegra_dc *dc = to_tegra_dc(crtc);
  543. unsigned long value;
  544. value = GENERAL_UPDATE | WIN_A_UPDATE;
  545. tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
  546. value = GENERAL_ACT_REQ | WIN_A_ACT_REQ;
  547. tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
  548. drm_vblank_post_modeset(crtc->dev, dc->pipe);
  549. }
  550. static void tegra_crtc_load_lut(struct drm_crtc *crtc)
  551. {
  552. }
  553. static const struct drm_crtc_helper_funcs tegra_crtc_helper_funcs = {
  554. .disable = tegra_crtc_disable,
  555. .mode_fixup = tegra_crtc_mode_fixup,
  556. .mode_set = tegra_crtc_mode_set,
  557. .mode_set_base = tegra_crtc_mode_set_base,
  558. .prepare = tegra_crtc_prepare,
  559. .commit = tegra_crtc_commit,
  560. .load_lut = tegra_crtc_load_lut,
  561. };
  562. static irqreturn_t tegra_dc_irq(int irq, void *data)
  563. {
  564. struct tegra_dc *dc = data;
  565. unsigned long status;
  566. status = tegra_dc_readl(dc, DC_CMD_INT_STATUS);
  567. tegra_dc_writel(dc, status, DC_CMD_INT_STATUS);
  568. if (status & FRAME_END_INT) {
  569. /*
  570. dev_dbg(dc->dev, "%s(): frame end\n", __func__);
  571. */
  572. }
  573. if (status & VBLANK_INT) {
  574. /*
  575. dev_dbg(dc->dev, "%s(): vertical blank\n", __func__);
  576. */
  577. drm_handle_vblank(dc->base.dev, dc->pipe);
  578. tegra_dc_finish_page_flip(dc);
  579. }
  580. if (status & (WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT)) {
  581. /*
  582. dev_dbg(dc->dev, "%s(): underflow\n", __func__);
  583. */
  584. }
  585. return IRQ_HANDLED;
  586. }
  587. static int tegra_dc_show_regs(struct seq_file *s, void *data)
  588. {
  589. struct drm_info_node *node = s->private;
  590. struct tegra_dc *dc = node->info_ent->data;
  591. #define DUMP_REG(name) \
  592. seq_printf(s, "%-40s %#05x %08lx\n", #name, name, \
  593. tegra_dc_readl(dc, name))
  594. DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT);
  595. DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT_CNTRL);
  596. DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT_ERROR);
  597. DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT);
  598. DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT_CNTRL);
  599. DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT_ERROR);
  600. DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT);
  601. DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT_CNTRL);
  602. DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT_ERROR);
  603. DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT);
  604. DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT_CNTRL);
  605. DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT_ERROR);
  606. DUMP_REG(DC_CMD_CONT_SYNCPT_VSYNC);
  607. DUMP_REG(DC_CMD_DISPLAY_COMMAND_OPTION0);
  608. DUMP_REG(DC_CMD_DISPLAY_COMMAND);
  609. DUMP_REG(DC_CMD_SIGNAL_RAISE);
  610. DUMP_REG(DC_CMD_DISPLAY_POWER_CONTROL);
  611. DUMP_REG(DC_CMD_INT_STATUS);
  612. DUMP_REG(DC_CMD_INT_MASK);
  613. DUMP_REG(DC_CMD_INT_ENABLE);
  614. DUMP_REG(DC_CMD_INT_TYPE);
  615. DUMP_REG(DC_CMD_INT_POLARITY);
  616. DUMP_REG(DC_CMD_SIGNAL_RAISE1);
  617. DUMP_REG(DC_CMD_SIGNAL_RAISE2);
  618. DUMP_REG(DC_CMD_SIGNAL_RAISE3);
  619. DUMP_REG(DC_CMD_STATE_ACCESS);
  620. DUMP_REG(DC_CMD_STATE_CONTROL);
  621. DUMP_REG(DC_CMD_DISPLAY_WINDOW_HEADER);
  622. DUMP_REG(DC_CMD_REG_ACT_CONTROL);
  623. DUMP_REG(DC_COM_CRC_CONTROL);
  624. DUMP_REG(DC_COM_CRC_CHECKSUM);
  625. DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(0));
  626. DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(1));
  627. DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(2));
  628. DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(3));
  629. DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(0));
  630. DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(1));
  631. DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(2));
  632. DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(3));
  633. DUMP_REG(DC_COM_PIN_OUTPUT_DATA(0));
  634. DUMP_REG(DC_COM_PIN_OUTPUT_DATA(1));
  635. DUMP_REG(DC_COM_PIN_OUTPUT_DATA(2));
  636. DUMP_REG(DC_COM_PIN_OUTPUT_DATA(3));
  637. DUMP_REG(DC_COM_PIN_INPUT_ENABLE(0));
  638. DUMP_REG(DC_COM_PIN_INPUT_ENABLE(1));
  639. DUMP_REG(DC_COM_PIN_INPUT_ENABLE(2));
  640. DUMP_REG(DC_COM_PIN_INPUT_ENABLE(3));
  641. DUMP_REG(DC_COM_PIN_INPUT_DATA(0));
  642. DUMP_REG(DC_COM_PIN_INPUT_DATA(1));
  643. DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(0));
  644. DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(1));
  645. DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(2));
  646. DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(3));
  647. DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(4));
  648. DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(5));
  649. DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(6));
  650. DUMP_REG(DC_COM_PIN_MISC_CONTROL);
  651. DUMP_REG(DC_COM_PIN_PM0_CONTROL);
  652. DUMP_REG(DC_COM_PIN_PM0_DUTY_CYCLE);
  653. DUMP_REG(DC_COM_PIN_PM1_CONTROL);
  654. DUMP_REG(DC_COM_PIN_PM1_DUTY_CYCLE);
  655. DUMP_REG(DC_COM_SPI_CONTROL);
  656. DUMP_REG(DC_COM_SPI_START_BYTE);
  657. DUMP_REG(DC_COM_HSPI_WRITE_DATA_AB);
  658. DUMP_REG(DC_COM_HSPI_WRITE_DATA_CD);
  659. DUMP_REG(DC_COM_HSPI_CS_DC);
  660. DUMP_REG(DC_COM_SCRATCH_REGISTER_A);
  661. DUMP_REG(DC_COM_SCRATCH_REGISTER_B);
  662. DUMP_REG(DC_COM_GPIO_CTRL);
  663. DUMP_REG(DC_COM_GPIO_DEBOUNCE_COUNTER);
  664. DUMP_REG(DC_COM_CRC_CHECKSUM_LATCHED);
  665. DUMP_REG(DC_DISP_DISP_SIGNAL_OPTIONS0);
  666. DUMP_REG(DC_DISP_DISP_SIGNAL_OPTIONS1);
  667. DUMP_REG(DC_DISP_DISP_WIN_OPTIONS);
  668. DUMP_REG(DC_DISP_DISP_MEM_HIGH_PRIORITY);
  669. DUMP_REG(DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER);
  670. DUMP_REG(DC_DISP_DISP_TIMING_OPTIONS);
  671. DUMP_REG(DC_DISP_REF_TO_SYNC);
  672. DUMP_REG(DC_DISP_SYNC_WIDTH);
  673. DUMP_REG(DC_DISP_BACK_PORCH);
  674. DUMP_REG(DC_DISP_ACTIVE);
  675. DUMP_REG(DC_DISP_FRONT_PORCH);
  676. DUMP_REG(DC_DISP_H_PULSE0_CONTROL);
  677. DUMP_REG(DC_DISP_H_PULSE0_POSITION_A);
  678. DUMP_REG(DC_DISP_H_PULSE0_POSITION_B);
  679. DUMP_REG(DC_DISP_H_PULSE0_POSITION_C);
  680. DUMP_REG(DC_DISP_H_PULSE0_POSITION_D);
  681. DUMP_REG(DC_DISP_H_PULSE1_CONTROL);
  682. DUMP_REG(DC_DISP_H_PULSE1_POSITION_A);
  683. DUMP_REG(DC_DISP_H_PULSE1_POSITION_B);
  684. DUMP_REG(DC_DISP_H_PULSE1_POSITION_C);
  685. DUMP_REG(DC_DISP_H_PULSE1_POSITION_D);
  686. DUMP_REG(DC_DISP_H_PULSE2_CONTROL);
  687. DUMP_REG(DC_DISP_H_PULSE2_POSITION_A);
  688. DUMP_REG(DC_DISP_H_PULSE2_POSITION_B);
  689. DUMP_REG(DC_DISP_H_PULSE2_POSITION_C);
  690. DUMP_REG(DC_DISP_H_PULSE2_POSITION_D);
  691. DUMP_REG(DC_DISP_V_PULSE0_CONTROL);
  692. DUMP_REG(DC_DISP_V_PULSE0_POSITION_A);
  693. DUMP_REG(DC_DISP_V_PULSE0_POSITION_B);
  694. DUMP_REG(DC_DISP_V_PULSE0_POSITION_C);
  695. DUMP_REG(DC_DISP_V_PULSE1_CONTROL);
  696. DUMP_REG(DC_DISP_V_PULSE1_POSITION_A);
  697. DUMP_REG(DC_DISP_V_PULSE1_POSITION_B);
  698. DUMP_REG(DC_DISP_V_PULSE1_POSITION_C);
  699. DUMP_REG(DC_DISP_V_PULSE2_CONTROL);
  700. DUMP_REG(DC_DISP_V_PULSE2_POSITION_A);
  701. DUMP_REG(DC_DISP_V_PULSE3_CONTROL);
  702. DUMP_REG(DC_DISP_V_PULSE3_POSITION_A);
  703. DUMP_REG(DC_DISP_M0_CONTROL);
  704. DUMP_REG(DC_DISP_M1_CONTROL);
  705. DUMP_REG(DC_DISP_DI_CONTROL);
  706. DUMP_REG(DC_DISP_PP_CONTROL);
  707. DUMP_REG(DC_DISP_PP_SELECT_A);
  708. DUMP_REG(DC_DISP_PP_SELECT_B);
  709. DUMP_REG(DC_DISP_PP_SELECT_C);
  710. DUMP_REG(DC_DISP_PP_SELECT_D);
  711. DUMP_REG(DC_DISP_DISP_CLOCK_CONTROL);
  712. DUMP_REG(DC_DISP_DISP_INTERFACE_CONTROL);
  713. DUMP_REG(DC_DISP_DISP_COLOR_CONTROL);
  714. DUMP_REG(DC_DISP_SHIFT_CLOCK_OPTIONS);
  715. DUMP_REG(DC_DISP_DATA_ENABLE_OPTIONS);
  716. DUMP_REG(DC_DISP_SERIAL_INTERFACE_OPTIONS);
  717. DUMP_REG(DC_DISP_LCD_SPI_OPTIONS);
  718. DUMP_REG(DC_DISP_BORDER_COLOR);
  719. DUMP_REG(DC_DISP_COLOR_KEY0_LOWER);
  720. DUMP_REG(DC_DISP_COLOR_KEY0_UPPER);
  721. DUMP_REG(DC_DISP_COLOR_KEY1_LOWER);
  722. DUMP_REG(DC_DISP_COLOR_KEY1_UPPER);
  723. DUMP_REG(DC_DISP_CURSOR_FOREGROUND);
  724. DUMP_REG(DC_DISP_CURSOR_BACKGROUND);
  725. DUMP_REG(DC_DISP_CURSOR_START_ADDR);
  726. DUMP_REG(DC_DISP_CURSOR_START_ADDR_NS);
  727. DUMP_REG(DC_DISP_CURSOR_POSITION);
  728. DUMP_REG(DC_DISP_CURSOR_POSITION_NS);
  729. DUMP_REG(DC_DISP_INIT_SEQ_CONTROL);
  730. DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_A);
  731. DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_B);
  732. DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_C);
  733. DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_D);
  734. DUMP_REG(DC_DISP_DC_MCCIF_FIFOCTRL);
  735. DUMP_REG(DC_DISP_MCCIF_DISPLAY0A_HYST);
  736. DUMP_REG(DC_DISP_MCCIF_DISPLAY0B_HYST);
  737. DUMP_REG(DC_DISP_MCCIF_DISPLAY1A_HYST);
  738. DUMP_REG(DC_DISP_MCCIF_DISPLAY1B_HYST);
  739. DUMP_REG(DC_DISP_DAC_CRT_CTRL);
  740. DUMP_REG(DC_DISP_DISP_MISC_CONTROL);
  741. DUMP_REG(DC_DISP_SD_CONTROL);
  742. DUMP_REG(DC_DISP_SD_CSC_COEFF);
  743. DUMP_REG(DC_DISP_SD_LUT(0));
  744. DUMP_REG(DC_DISP_SD_LUT(1));
  745. DUMP_REG(DC_DISP_SD_LUT(2));
  746. DUMP_REG(DC_DISP_SD_LUT(3));
  747. DUMP_REG(DC_DISP_SD_LUT(4));
  748. DUMP_REG(DC_DISP_SD_LUT(5));
  749. DUMP_REG(DC_DISP_SD_LUT(6));
  750. DUMP_REG(DC_DISP_SD_LUT(7));
  751. DUMP_REG(DC_DISP_SD_LUT(8));
  752. DUMP_REG(DC_DISP_SD_FLICKER_CONTROL);
  753. DUMP_REG(DC_DISP_DC_PIXEL_COUNT);
  754. DUMP_REG(DC_DISP_SD_HISTOGRAM(0));
  755. DUMP_REG(DC_DISP_SD_HISTOGRAM(1));
  756. DUMP_REG(DC_DISP_SD_HISTOGRAM(2));
  757. DUMP_REG(DC_DISP_SD_HISTOGRAM(3));
  758. DUMP_REG(DC_DISP_SD_HISTOGRAM(4));
  759. DUMP_REG(DC_DISP_SD_HISTOGRAM(5));
  760. DUMP_REG(DC_DISP_SD_HISTOGRAM(6));
  761. DUMP_REG(DC_DISP_SD_HISTOGRAM(7));
  762. DUMP_REG(DC_DISP_SD_BL_TF(0));
  763. DUMP_REG(DC_DISP_SD_BL_TF(1));
  764. DUMP_REG(DC_DISP_SD_BL_TF(2));
  765. DUMP_REG(DC_DISP_SD_BL_TF(3));
  766. DUMP_REG(DC_DISP_SD_BL_CONTROL);
  767. DUMP_REG(DC_DISP_SD_HW_K_VALUES);
  768. DUMP_REG(DC_DISP_SD_MAN_K_VALUES);
  769. DUMP_REG(DC_WIN_WIN_OPTIONS);
  770. DUMP_REG(DC_WIN_BYTE_SWAP);
  771. DUMP_REG(DC_WIN_BUFFER_CONTROL);
  772. DUMP_REG(DC_WIN_COLOR_DEPTH);
  773. DUMP_REG(DC_WIN_POSITION);
  774. DUMP_REG(DC_WIN_SIZE);
  775. DUMP_REG(DC_WIN_PRESCALED_SIZE);
  776. DUMP_REG(DC_WIN_H_INITIAL_DDA);
  777. DUMP_REG(DC_WIN_V_INITIAL_DDA);
  778. DUMP_REG(DC_WIN_DDA_INC);
  779. DUMP_REG(DC_WIN_LINE_STRIDE);
  780. DUMP_REG(DC_WIN_BUF_STRIDE);
  781. DUMP_REG(DC_WIN_UV_BUF_STRIDE);
  782. DUMP_REG(DC_WIN_BUFFER_ADDR_MODE);
  783. DUMP_REG(DC_WIN_DV_CONTROL);
  784. DUMP_REG(DC_WIN_BLEND_NOKEY);
  785. DUMP_REG(DC_WIN_BLEND_1WIN);
  786. DUMP_REG(DC_WIN_BLEND_2WIN_X);
  787. DUMP_REG(DC_WIN_BLEND_2WIN_Y);
  788. DUMP_REG(DC_WIN_BLEND_3WIN_XY);
  789. DUMP_REG(DC_WIN_HP_FETCH_CONTROL);
  790. DUMP_REG(DC_WINBUF_START_ADDR);
  791. DUMP_REG(DC_WINBUF_START_ADDR_NS);
  792. DUMP_REG(DC_WINBUF_START_ADDR_U);
  793. DUMP_REG(DC_WINBUF_START_ADDR_U_NS);
  794. DUMP_REG(DC_WINBUF_START_ADDR_V);
  795. DUMP_REG(DC_WINBUF_START_ADDR_V_NS);
  796. DUMP_REG(DC_WINBUF_ADDR_H_OFFSET);
  797. DUMP_REG(DC_WINBUF_ADDR_H_OFFSET_NS);
  798. DUMP_REG(DC_WINBUF_ADDR_V_OFFSET);
  799. DUMP_REG(DC_WINBUF_ADDR_V_OFFSET_NS);
  800. DUMP_REG(DC_WINBUF_UFLOW_STATUS);
  801. DUMP_REG(DC_WINBUF_AD_UFLOW_STATUS);
  802. DUMP_REG(DC_WINBUF_BD_UFLOW_STATUS);
  803. DUMP_REG(DC_WINBUF_CD_UFLOW_STATUS);
  804. #undef DUMP_REG
  805. return 0;
  806. }
  807. static struct drm_info_list debugfs_files[] = {
  808. { "regs", tegra_dc_show_regs, 0, NULL },
  809. };
  810. static int tegra_dc_debugfs_init(struct tegra_dc *dc, struct drm_minor *minor)
  811. {
  812. unsigned int i;
  813. char *name;
  814. int err;
  815. name = kasprintf(GFP_KERNEL, "dc.%d", dc->pipe);
  816. dc->debugfs = debugfs_create_dir(name, minor->debugfs_root);
  817. kfree(name);
  818. if (!dc->debugfs)
  819. return -ENOMEM;
  820. dc->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
  821. GFP_KERNEL);
  822. if (!dc->debugfs_files) {
  823. err = -ENOMEM;
  824. goto remove;
  825. }
  826. for (i = 0; i < ARRAY_SIZE(debugfs_files); i++)
  827. dc->debugfs_files[i].data = dc;
  828. err = drm_debugfs_create_files(dc->debugfs_files,
  829. ARRAY_SIZE(debugfs_files),
  830. dc->debugfs, minor);
  831. if (err < 0)
  832. goto free;
  833. dc->minor = minor;
  834. return 0;
  835. free:
  836. kfree(dc->debugfs_files);
  837. dc->debugfs_files = NULL;
  838. remove:
  839. debugfs_remove(dc->debugfs);
  840. dc->debugfs = NULL;
  841. return err;
  842. }
  843. static int tegra_dc_debugfs_exit(struct tegra_dc *dc)
  844. {
  845. drm_debugfs_remove_files(dc->debugfs_files, ARRAY_SIZE(debugfs_files),
  846. dc->minor);
  847. dc->minor = NULL;
  848. kfree(dc->debugfs_files);
  849. dc->debugfs_files = NULL;
  850. debugfs_remove(dc->debugfs);
  851. dc->debugfs = NULL;
  852. return 0;
  853. }
  854. static int tegra_dc_drm_init(struct host1x_client *client,
  855. struct drm_device *drm)
  856. {
  857. struct tegra_dc *dc = host1x_client_to_dc(client);
  858. int err;
  859. dc->pipe = drm->mode_config.num_crtc;
  860. drm_crtc_init(drm, &dc->base, &tegra_crtc_funcs);
  861. drm_mode_crtc_set_gamma_size(&dc->base, 256);
  862. drm_crtc_helper_add(&dc->base, &tegra_crtc_helper_funcs);
  863. err = tegra_dc_rgb_init(drm, dc);
  864. if (err < 0 && err != -ENODEV) {
  865. dev_err(dc->dev, "failed to initialize RGB output: %d\n", err);
  866. return err;
  867. }
  868. err = tegra_dc_add_planes(drm, dc);
  869. if (err < 0)
  870. return err;
  871. if (IS_ENABLED(CONFIG_DEBUG_FS)) {
  872. err = tegra_dc_debugfs_init(dc, drm->primary);
  873. if (err < 0)
  874. dev_err(dc->dev, "debugfs setup failed: %d\n", err);
  875. }
  876. err = devm_request_irq(dc->dev, dc->irq, tegra_dc_irq, 0,
  877. dev_name(dc->dev), dc);
  878. if (err < 0) {
  879. dev_err(dc->dev, "failed to request IRQ#%u: %d\n", dc->irq,
  880. err);
  881. return err;
  882. }
  883. return 0;
  884. }
  885. static int tegra_dc_drm_exit(struct host1x_client *client)
  886. {
  887. struct tegra_dc *dc = host1x_client_to_dc(client);
  888. int err;
  889. devm_free_irq(dc->dev, dc->irq, dc);
  890. if (IS_ENABLED(CONFIG_DEBUG_FS)) {
  891. err = tegra_dc_debugfs_exit(dc);
  892. if (err < 0)
  893. dev_err(dc->dev, "debugfs cleanup failed: %d\n", err);
  894. }
  895. err = tegra_dc_rgb_exit(dc);
  896. if (err) {
  897. dev_err(dc->dev, "failed to shutdown RGB output: %d\n", err);
  898. return err;
  899. }
  900. return 0;
  901. }
  902. static const struct host1x_client_ops dc_client_ops = {
  903. .drm_init = tegra_dc_drm_init,
  904. .drm_exit = tegra_dc_drm_exit,
  905. };
  906. static int tegra_dc_probe(struct platform_device *pdev)
  907. {
  908. struct host1x *host1x = dev_get_drvdata(pdev->dev.parent);
  909. struct resource *regs;
  910. struct tegra_dc *dc;
  911. int err;
  912. dc = devm_kzalloc(&pdev->dev, sizeof(*dc), GFP_KERNEL);
  913. if (!dc)
  914. return -ENOMEM;
  915. spin_lock_init(&dc->lock);
  916. INIT_LIST_HEAD(&dc->list);
  917. dc->dev = &pdev->dev;
  918. dc->clk = devm_clk_get(&pdev->dev, NULL);
  919. if (IS_ERR(dc->clk)) {
  920. dev_err(&pdev->dev, "failed to get clock\n");
  921. return PTR_ERR(dc->clk);
  922. }
  923. err = clk_prepare_enable(dc->clk);
  924. if (err < 0)
  925. return err;
  926. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  927. if (!regs) {
  928. dev_err(&pdev->dev, "failed to get registers\n");
  929. return -ENXIO;
  930. }
  931. dc->regs = devm_ioremap_resource(&pdev->dev, regs);
  932. if (IS_ERR(dc->regs))
  933. return PTR_ERR(dc->regs);
  934. dc->irq = platform_get_irq(pdev, 0);
  935. if (dc->irq < 0) {
  936. dev_err(&pdev->dev, "failed to get IRQ\n");
  937. return -ENXIO;
  938. }
  939. INIT_LIST_HEAD(&dc->client.list);
  940. dc->client.ops = &dc_client_ops;
  941. dc->client.dev = &pdev->dev;
  942. err = tegra_dc_rgb_probe(dc);
  943. if (err < 0 && err != -ENODEV) {
  944. dev_err(&pdev->dev, "failed to probe RGB output: %d\n", err);
  945. return err;
  946. }
  947. err = host1x_register_client(host1x, &dc->client);
  948. if (err < 0) {
  949. dev_err(&pdev->dev, "failed to register host1x client: %d\n",
  950. err);
  951. return err;
  952. }
  953. platform_set_drvdata(pdev, dc);
  954. return 0;
  955. }
  956. static int tegra_dc_remove(struct platform_device *pdev)
  957. {
  958. struct host1x *host1x = dev_get_drvdata(pdev->dev.parent);
  959. struct tegra_dc *dc = platform_get_drvdata(pdev);
  960. int err;
  961. err = host1x_unregister_client(host1x, &dc->client);
  962. if (err < 0) {
  963. dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
  964. err);
  965. return err;
  966. }
  967. clk_disable_unprepare(dc->clk);
  968. return 0;
  969. }
  970. static struct of_device_id tegra_dc_of_match[] = {
  971. { .compatible = "nvidia,tegra30-dc", },
  972. { .compatible = "nvidia,tegra20-dc", },
  973. { },
  974. };
  975. struct platform_driver tegra_dc_driver = {
  976. .driver = {
  977. .name = "tegra-dc",
  978. .owner = THIS_MODULE,
  979. .of_match_table = tegra_dc_of_match,
  980. },
  981. .probe = tegra_dc_probe,
  982. .remove = tegra_dc_remove,
  983. };