sid.h 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #ifndef SI_H
  25. #define SI_H
  26. #define TAHITI_RB_BITMAP_WIDTH_PER_SH 2
  27. #define TAHITI_GB_ADDR_CONFIG_GOLDEN 0x12011003
  28. #define VERDE_GB_ADDR_CONFIG_GOLDEN 0x12010002
  29. #define CG_MULT_THERMAL_STATUS 0x714
  30. #define ASIC_MAX_TEMP(x) ((x) << 0)
  31. #define ASIC_MAX_TEMP_MASK 0x000001ff
  32. #define ASIC_MAX_TEMP_SHIFT 0
  33. #define CTF_TEMP(x) ((x) << 9)
  34. #define CTF_TEMP_MASK 0x0003fe00
  35. #define CTF_TEMP_SHIFT 9
  36. #define SI_MAX_SH_GPRS 256
  37. #define SI_MAX_TEMP_GPRS 16
  38. #define SI_MAX_SH_THREADS 256
  39. #define SI_MAX_SH_STACK_ENTRIES 4096
  40. #define SI_MAX_FRC_EOV_CNT 16384
  41. #define SI_MAX_BACKENDS 8
  42. #define SI_MAX_BACKENDS_MASK 0xFF
  43. #define SI_MAX_BACKENDS_PER_SE_MASK 0x0F
  44. #define SI_MAX_SIMDS 12
  45. #define SI_MAX_SIMDS_MASK 0x0FFF
  46. #define SI_MAX_SIMDS_PER_SE_MASK 0x00FF
  47. #define SI_MAX_PIPES 8
  48. #define SI_MAX_PIPES_MASK 0xFF
  49. #define SI_MAX_PIPES_PER_SIMD_MASK 0x3F
  50. #define SI_MAX_LDS_NUM 0xFFFF
  51. #define SI_MAX_TCC 16
  52. #define SI_MAX_TCC_MASK 0xFFFF
  53. #define VGA_HDP_CONTROL 0x328
  54. #define VGA_MEMORY_DISABLE (1 << 4)
  55. #define CG_CLKPIN_CNTL 0x660
  56. # define XTALIN_DIVIDE (1 << 1)
  57. #define CG_CLKPIN_CNTL_2 0x664
  58. # define MUX_TCLK_TO_XCLK (1 << 8)
  59. #define DMIF_ADDR_CONFIG 0xBD4
  60. #define SRBM_STATUS 0xE50
  61. #define GRBM_RQ_PENDING (1 << 5)
  62. #define VMC_BUSY (1 << 8)
  63. #define MCB_BUSY (1 << 9)
  64. #define MCB_NON_DISPLAY_BUSY (1 << 10)
  65. #define MCC_BUSY (1 << 11)
  66. #define MCD_BUSY (1 << 12)
  67. #define SEM_BUSY (1 << 14)
  68. #define IH_BUSY (1 << 17)
  69. #define SRBM_SOFT_RESET 0x0E60
  70. #define SOFT_RESET_BIF (1 << 1)
  71. #define SOFT_RESET_DC (1 << 5)
  72. #define SOFT_RESET_DMA1 (1 << 6)
  73. #define SOFT_RESET_GRBM (1 << 8)
  74. #define SOFT_RESET_HDP (1 << 9)
  75. #define SOFT_RESET_IH (1 << 10)
  76. #define SOFT_RESET_MC (1 << 11)
  77. #define SOFT_RESET_ROM (1 << 14)
  78. #define SOFT_RESET_SEM (1 << 15)
  79. #define SOFT_RESET_VMC (1 << 17)
  80. #define SOFT_RESET_DMA (1 << 20)
  81. #define SOFT_RESET_TST (1 << 21)
  82. #define SOFT_RESET_REGBB (1 << 22)
  83. #define SOFT_RESET_ORB (1 << 23)
  84. #define CC_SYS_RB_BACKEND_DISABLE 0xe80
  85. #define GC_USER_SYS_RB_BACKEND_DISABLE 0xe84
  86. #define SRBM_STATUS2 0x0EC4
  87. #define DMA_BUSY (1 << 5)
  88. #define DMA1_BUSY (1 << 6)
  89. #define VM_L2_CNTL 0x1400
  90. #define ENABLE_L2_CACHE (1 << 0)
  91. #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
  92. #define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
  93. #define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
  94. #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
  95. #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
  96. #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
  97. #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
  98. #define VM_L2_CNTL2 0x1404
  99. #define INVALIDATE_ALL_L1_TLBS (1 << 0)
  100. #define INVALIDATE_L2_CACHE (1 << 1)
  101. #define INVALIDATE_CACHE_MODE(x) ((x) << 26)
  102. #define INVALIDATE_PTE_AND_PDE_CACHES 0
  103. #define INVALIDATE_ONLY_PTE_CACHES 1
  104. #define INVALIDATE_ONLY_PDE_CACHES 2
  105. #define VM_L2_CNTL3 0x1408
  106. #define BANK_SELECT(x) ((x) << 0)
  107. #define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
  108. #define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
  109. #define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
  110. #define VM_L2_STATUS 0x140C
  111. #define L2_BUSY (1 << 0)
  112. #define VM_CONTEXT0_CNTL 0x1410
  113. #define ENABLE_CONTEXT (1 << 0)
  114. #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
  115. #define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
  116. #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
  117. #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
  118. #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
  119. #define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
  120. #define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
  121. #define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
  122. #define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
  123. #define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
  124. #define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
  125. #define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
  126. #define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
  127. #define VM_CONTEXT1_CNTL 0x1414
  128. #define VM_CONTEXT0_CNTL2 0x1430
  129. #define VM_CONTEXT1_CNTL2 0x1434
  130. #define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
  131. #define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
  132. #define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
  133. #define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
  134. #define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
  135. #define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
  136. #define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
  137. #define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
  138. #define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC
  139. #define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC
  140. #define VM_INVALIDATE_REQUEST 0x1478
  141. #define VM_INVALIDATE_RESPONSE 0x147c
  142. #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
  143. #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
  144. #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
  145. #define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
  146. #define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
  147. #define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
  148. #define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
  149. #define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
  150. #define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
  151. #define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
  152. #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
  153. #define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
  154. #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
  155. #define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
  156. #define MC_SHARED_CHMAP 0x2004
  157. #define NOOFCHAN_SHIFT 12
  158. #define NOOFCHAN_MASK 0x0000f000
  159. #define MC_SHARED_CHREMAP 0x2008
  160. #define MC_VM_FB_LOCATION 0x2024
  161. #define MC_VM_AGP_TOP 0x2028
  162. #define MC_VM_AGP_BOT 0x202C
  163. #define MC_VM_AGP_BASE 0x2030
  164. #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
  165. #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
  166. #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
  167. #define MC_VM_MX_L1_TLB_CNTL 0x2064
  168. #define ENABLE_L1_TLB (1 << 0)
  169. #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
  170. #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
  171. #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
  172. #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
  173. #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
  174. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  175. #define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
  176. #define MC_SHARED_BLACKOUT_CNTL 0x20ac
  177. #define MC_ARB_RAMCFG 0x2760
  178. #define NOOFBANK_SHIFT 0
  179. #define NOOFBANK_MASK 0x00000003
  180. #define NOOFRANK_SHIFT 2
  181. #define NOOFRANK_MASK 0x00000004
  182. #define NOOFROWS_SHIFT 3
  183. #define NOOFROWS_MASK 0x00000038
  184. #define NOOFCOLS_SHIFT 6
  185. #define NOOFCOLS_MASK 0x000000C0
  186. #define CHANSIZE_SHIFT 8
  187. #define CHANSIZE_MASK 0x00000100
  188. #define CHANSIZE_OVERRIDE (1 << 11)
  189. #define NOOFGROUPS_SHIFT 12
  190. #define NOOFGROUPS_MASK 0x00001000
  191. #define MC_SEQ_TRAIN_WAKEUP_CNTL 0x2808
  192. #define TRAIN_DONE_D0 (1 << 30)
  193. #define TRAIN_DONE_D1 (1 << 31)
  194. #define MC_SEQ_SUP_CNTL 0x28c8
  195. #define RUN_MASK (1 << 0)
  196. #define MC_SEQ_SUP_PGM 0x28cc
  197. #define MC_IO_PAD_CNTL_D0 0x29d0
  198. #define MEM_FALL_OUT_CMD (1 << 8)
  199. #define MC_SEQ_IO_DEBUG_INDEX 0x2a44
  200. #define MC_SEQ_IO_DEBUG_DATA 0x2a48
  201. #define HDP_HOST_PATH_CNTL 0x2C00
  202. #define HDP_NONSURFACE_BASE 0x2C04
  203. #define HDP_NONSURFACE_INFO 0x2C08
  204. #define HDP_NONSURFACE_SIZE 0x2C0C
  205. #define HDP_ADDR_CONFIG 0x2F48
  206. #define HDP_MISC_CNTL 0x2F4C
  207. #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
  208. #define IH_RB_CNTL 0x3e00
  209. # define IH_RB_ENABLE (1 << 0)
  210. # define IH_IB_SIZE(x) ((x) << 1) /* log2 */
  211. # define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
  212. # define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
  213. # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
  214. # define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
  215. # define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
  216. #define IH_RB_BASE 0x3e04
  217. #define IH_RB_RPTR 0x3e08
  218. #define IH_RB_WPTR 0x3e0c
  219. # define RB_OVERFLOW (1 << 0)
  220. # define WPTR_OFFSET_MASK 0x3fffc
  221. #define IH_RB_WPTR_ADDR_HI 0x3e10
  222. #define IH_RB_WPTR_ADDR_LO 0x3e14
  223. #define IH_CNTL 0x3e18
  224. # define ENABLE_INTR (1 << 0)
  225. # define IH_MC_SWAP(x) ((x) << 1)
  226. # define IH_MC_SWAP_NONE 0
  227. # define IH_MC_SWAP_16BIT 1
  228. # define IH_MC_SWAP_32BIT 2
  229. # define IH_MC_SWAP_64BIT 3
  230. # define RPTR_REARM (1 << 4)
  231. # define MC_WRREQ_CREDIT(x) ((x) << 15)
  232. # define MC_WR_CLEAN_CNT(x) ((x) << 20)
  233. # define MC_VMID(x) ((x) << 25)
  234. #define CONFIG_MEMSIZE 0x5428
  235. #define INTERRUPT_CNTL 0x5468
  236. # define IH_DUMMY_RD_OVERRIDE (1 << 0)
  237. # define IH_DUMMY_RD_EN (1 << 1)
  238. # define IH_REQ_NONSNOOP_EN (1 << 3)
  239. # define GEN_IH_INT_EN (1 << 8)
  240. #define INTERRUPT_CNTL2 0x546c
  241. #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
  242. #define BIF_FB_EN 0x5490
  243. #define FB_READ_EN (1 << 0)
  244. #define FB_WRITE_EN (1 << 1)
  245. #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
  246. #define DC_LB_MEMORY_SPLIT 0x6b0c
  247. #define DC_LB_MEMORY_CONFIG(x) ((x) << 20)
  248. #define PRIORITY_A_CNT 0x6b18
  249. #define PRIORITY_MARK_MASK 0x7fff
  250. #define PRIORITY_OFF (1 << 16)
  251. #define PRIORITY_ALWAYS_ON (1 << 20)
  252. #define PRIORITY_B_CNT 0x6b1c
  253. #define DPG_PIPE_ARBITRATION_CONTROL3 0x6cc8
  254. # define LATENCY_WATERMARK_MASK(x) ((x) << 16)
  255. #define DPG_PIPE_LATENCY_CONTROL 0x6ccc
  256. # define LATENCY_LOW_WATERMARK(x) ((x) << 0)
  257. # define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
  258. /* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */
  259. #define VLINE_STATUS 0x6bb8
  260. # define VLINE_OCCURRED (1 << 0)
  261. # define VLINE_ACK (1 << 4)
  262. # define VLINE_STAT (1 << 12)
  263. # define VLINE_INTERRUPT (1 << 16)
  264. # define VLINE_INTERRUPT_TYPE (1 << 17)
  265. /* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */
  266. #define VBLANK_STATUS 0x6bbc
  267. # define VBLANK_OCCURRED (1 << 0)
  268. # define VBLANK_ACK (1 << 4)
  269. # define VBLANK_STAT (1 << 12)
  270. # define VBLANK_INTERRUPT (1 << 16)
  271. # define VBLANK_INTERRUPT_TYPE (1 << 17)
  272. /* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */
  273. #define INT_MASK 0x6b40
  274. # define VBLANK_INT_MASK (1 << 0)
  275. # define VLINE_INT_MASK (1 << 4)
  276. #define DISP_INTERRUPT_STATUS 0x60f4
  277. # define LB_D1_VLINE_INTERRUPT (1 << 2)
  278. # define LB_D1_VBLANK_INTERRUPT (1 << 3)
  279. # define DC_HPD1_INTERRUPT (1 << 17)
  280. # define DC_HPD1_RX_INTERRUPT (1 << 18)
  281. # define DACA_AUTODETECT_INTERRUPT (1 << 22)
  282. # define DACB_AUTODETECT_INTERRUPT (1 << 23)
  283. # define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
  284. # define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
  285. #define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
  286. # define LB_D2_VLINE_INTERRUPT (1 << 2)
  287. # define LB_D2_VBLANK_INTERRUPT (1 << 3)
  288. # define DC_HPD2_INTERRUPT (1 << 17)
  289. # define DC_HPD2_RX_INTERRUPT (1 << 18)
  290. # define DISP_TIMER_INTERRUPT (1 << 24)
  291. #define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
  292. # define LB_D3_VLINE_INTERRUPT (1 << 2)
  293. # define LB_D3_VBLANK_INTERRUPT (1 << 3)
  294. # define DC_HPD3_INTERRUPT (1 << 17)
  295. # define DC_HPD3_RX_INTERRUPT (1 << 18)
  296. #define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
  297. # define LB_D4_VLINE_INTERRUPT (1 << 2)
  298. # define LB_D4_VBLANK_INTERRUPT (1 << 3)
  299. # define DC_HPD4_INTERRUPT (1 << 17)
  300. # define DC_HPD4_RX_INTERRUPT (1 << 18)
  301. #define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
  302. # define LB_D5_VLINE_INTERRUPT (1 << 2)
  303. # define LB_D5_VBLANK_INTERRUPT (1 << 3)
  304. # define DC_HPD5_INTERRUPT (1 << 17)
  305. # define DC_HPD5_RX_INTERRUPT (1 << 18)
  306. #define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
  307. # define LB_D6_VLINE_INTERRUPT (1 << 2)
  308. # define LB_D6_VBLANK_INTERRUPT (1 << 3)
  309. # define DC_HPD6_INTERRUPT (1 << 17)
  310. # define DC_HPD6_RX_INTERRUPT (1 << 18)
  311. /* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */
  312. #define GRPH_INT_STATUS 0x6858
  313. # define GRPH_PFLIP_INT_OCCURRED (1 << 0)
  314. # define GRPH_PFLIP_INT_CLEAR (1 << 8)
  315. /* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */
  316. #define GRPH_INT_CONTROL 0x685c
  317. # define GRPH_PFLIP_INT_MASK (1 << 0)
  318. # define GRPH_PFLIP_INT_TYPE (1 << 8)
  319. #define DACA_AUTODETECT_INT_CONTROL 0x66c8
  320. #define DC_HPD1_INT_STATUS 0x601c
  321. #define DC_HPD2_INT_STATUS 0x6028
  322. #define DC_HPD3_INT_STATUS 0x6034
  323. #define DC_HPD4_INT_STATUS 0x6040
  324. #define DC_HPD5_INT_STATUS 0x604c
  325. #define DC_HPD6_INT_STATUS 0x6058
  326. # define DC_HPDx_INT_STATUS (1 << 0)
  327. # define DC_HPDx_SENSE (1 << 1)
  328. # define DC_HPDx_RX_INT_STATUS (1 << 8)
  329. #define DC_HPD1_INT_CONTROL 0x6020
  330. #define DC_HPD2_INT_CONTROL 0x602c
  331. #define DC_HPD3_INT_CONTROL 0x6038
  332. #define DC_HPD4_INT_CONTROL 0x6044
  333. #define DC_HPD5_INT_CONTROL 0x6050
  334. #define DC_HPD6_INT_CONTROL 0x605c
  335. # define DC_HPDx_INT_ACK (1 << 0)
  336. # define DC_HPDx_INT_POLARITY (1 << 8)
  337. # define DC_HPDx_INT_EN (1 << 16)
  338. # define DC_HPDx_RX_INT_ACK (1 << 20)
  339. # define DC_HPDx_RX_INT_EN (1 << 24)
  340. #define DC_HPD1_CONTROL 0x6024
  341. #define DC_HPD2_CONTROL 0x6030
  342. #define DC_HPD3_CONTROL 0x603c
  343. #define DC_HPD4_CONTROL 0x6048
  344. #define DC_HPD5_CONTROL 0x6054
  345. #define DC_HPD6_CONTROL 0x6060
  346. # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
  347. # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
  348. # define DC_HPDx_EN (1 << 28)
  349. /* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */
  350. #define CRTC_STATUS_FRAME_COUNT 0x6e98
  351. #define GRBM_CNTL 0x8000
  352. #define GRBM_READ_TIMEOUT(x) ((x) << 0)
  353. #define GRBM_STATUS2 0x8008
  354. #define RLC_RQ_PENDING (1 << 0)
  355. #define RLC_BUSY (1 << 8)
  356. #define TC_BUSY (1 << 9)
  357. #define GRBM_STATUS 0x8010
  358. #define CMDFIFO_AVAIL_MASK 0x0000000F
  359. #define RING2_RQ_PENDING (1 << 4)
  360. #define SRBM_RQ_PENDING (1 << 5)
  361. #define RING1_RQ_PENDING (1 << 6)
  362. #define CF_RQ_PENDING (1 << 7)
  363. #define PF_RQ_PENDING (1 << 8)
  364. #define GDS_DMA_RQ_PENDING (1 << 9)
  365. #define GRBM_EE_BUSY (1 << 10)
  366. #define DB_CLEAN (1 << 12)
  367. #define CB_CLEAN (1 << 13)
  368. #define TA_BUSY (1 << 14)
  369. #define GDS_BUSY (1 << 15)
  370. #define VGT_BUSY (1 << 17)
  371. #define IA_BUSY_NO_DMA (1 << 18)
  372. #define IA_BUSY (1 << 19)
  373. #define SX_BUSY (1 << 20)
  374. #define SPI_BUSY (1 << 22)
  375. #define BCI_BUSY (1 << 23)
  376. #define SC_BUSY (1 << 24)
  377. #define PA_BUSY (1 << 25)
  378. #define DB_BUSY (1 << 26)
  379. #define CP_COHERENCY_BUSY (1 << 28)
  380. #define CP_BUSY (1 << 29)
  381. #define CB_BUSY (1 << 30)
  382. #define GUI_ACTIVE (1 << 31)
  383. #define GRBM_STATUS_SE0 0x8014
  384. #define GRBM_STATUS_SE1 0x8018
  385. #define SE_DB_CLEAN (1 << 1)
  386. #define SE_CB_CLEAN (1 << 2)
  387. #define SE_BCI_BUSY (1 << 22)
  388. #define SE_VGT_BUSY (1 << 23)
  389. #define SE_PA_BUSY (1 << 24)
  390. #define SE_TA_BUSY (1 << 25)
  391. #define SE_SX_BUSY (1 << 26)
  392. #define SE_SPI_BUSY (1 << 27)
  393. #define SE_SC_BUSY (1 << 29)
  394. #define SE_DB_BUSY (1 << 30)
  395. #define SE_CB_BUSY (1 << 31)
  396. #define GRBM_SOFT_RESET 0x8020
  397. #define SOFT_RESET_CP (1 << 0)
  398. #define SOFT_RESET_CB (1 << 1)
  399. #define SOFT_RESET_RLC (1 << 2)
  400. #define SOFT_RESET_DB (1 << 3)
  401. #define SOFT_RESET_GDS (1 << 4)
  402. #define SOFT_RESET_PA (1 << 5)
  403. #define SOFT_RESET_SC (1 << 6)
  404. #define SOFT_RESET_BCI (1 << 7)
  405. #define SOFT_RESET_SPI (1 << 8)
  406. #define SOFT_RESET_SX (1 << 10)
  407. #define SOFT_RESET_TC (1 << 11)
  408. #define SOFT_RESET_TA (1 << 12)
  409. #define SOFT_RESET_VGT (1 << 14)
  410. #define SOFT_RESET_IA (1 << 15)
  411. #define GRBM_GFX_INDEX 0x802C
  412. #define INSTANCE_INDEX(x) ((x) << 0)
  413. #define SH_INDEX(x) ((x) << 8)
  414. #define SE_INDEX(x) ((x) << 16)
  415. #define SH_BROADCAST_WRITES (1 << 29)
  416. #define INSTANCE_BROADCAST_WRITES (1 << 30)
  417. #define SE_BROADCAST_WRITES (1 << 31)
  418. #define GRBM_INT_CNTL 0x8060
  419. # define RDERR_INT_ENABLE (1 << 0)
  420. # define GUI_IDLE_INT_ENABLE (1 << 19)
  421. #define CP_STRMOUT_CNTL 0x84FC
  422. #define SCRATCH_REG0 0x8500
  423. #define SCRATCH_REG1 0x8504
  424. #define SCRATCH_REG2 0x8508
  425. #define SCRATCH_REG3 0x850C
  426. #define SCRATCH_REG4 0x8510
  427. #define SCRATCH_REG5 0x8514
  428. #define SCRATCH_REG6 0x8518
  429. #define SCRATCH_REG7 0x851C
  430. #define SCRATCH_UMSK 0x8540
  431. #define SCRATCH_ADDR 0x8544
  432. #define CP_SEM_WAIT_TIMER 0x85BC
  433. #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x85C8
  434. #define CP_ME_CNTL 0x86D8
  435. #define CP_CE_HALT (1 << 24)
  436. #define CP_PFP_HALT (1 << 26)
  437. #define CP_ME_HALT (1 << 28)
  438. #define CP_COHER_CNTL2 0x85E8
  439. #define CP_RB2_RPTR 0x86f8
  440. #define CP_RB1_RPTR 0x86fc
  441. #define CP_RB0_RPTR 0x8700
  442. #define CP_RB_WPTR_DELAY 0x8704
  443. #define CP_QUEUE_THRESHOLDS 0x8760
  444. #define ROQ_IB1_START(x) ((x) << 0)
  445. #define ROQ_IB2_START(x) ((x) << 8)
  446. #define CP_MEQ_THRESHOLDS 0x8764
  447. #define MEQ1_START(x) ((x) << 0)
  448. #define MEQ2_START(x) ((x) << 8)
  449. #define CP_PERFMON_CNTL 0x87FC
  450. #define VGT_VTX_VECT_EJECT_REG 0x88B0
  451. #define VGT_CACHE_INVALIDATION 0x88C4
  452. #define CACHE_INVALIDATION(x) ((x) << 0)
  453. #define VC_ONLY 0
  454. #define TC_ONLY 1
  455. #define VC_AND_TC 2
  456. #define AUTO_INVLD_EN(x) ((x) << 6)
  457. #define NO_AUTO 0
  458. #define ES_AUTO 1
  459. #define GS_AUTO 2
  460. #define ES_AND_GS_AUTO 3
  461. #define VGT_ESGS_RING_SIZE 0x88C8
  462. #define VGT_GSVS_RING_SIZE 0x88CC
  463. #define VGT_GS_VERTEX_REUSE 0x88D4
  464. #define VGT_PRIMITIVE_TYPE 0x8958
  465. #define VGT_INDEX_TYPE 0x895C
  466. #define VGT_NUM_INDICES 0x8970
  467. #define VGT_NUM_INSTANCES 0x8974
  468. #define VGT_TF_RING_SIZE 0x8988
  469. #define VGT_HS_OFFCHIP_PARAM 0x89B0
  470. #define VGT_TF_MEMORY_BASE 0x89B8
  471. #define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
  472. #define INACTIVE_CUS_MASK 0xFFFF0000
  473. #define INACTIVE_CUS_SHIFT 16
  474. #define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
  475. #define PA_CL_ENHANCE 0x8A14
  476. #define CLIP_VTX_REORDER_ENA (1 << 0)
  477. #define NUM_CLIP_SEQ(x) ((x) << 1)
  478. #define PA_SU_LINE_STIPPLE_VALUE 0x8A60
  479. #define PA_SC_LINE_STIPPLE_STATE 0x8B10
  480. #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
  481. #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  482. #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
  483. #define PA_SC_FIFO_SIZE 0x8BCC
  484. #define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
  485. #define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
  486. #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
  487. #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
  488. #define PA_SC_ENHANCE 0x8BF0
  489. #define SQ_CONFIG 0x8C00
  490. #define SQC_CACHES 0x8C08
  491. #define SX_DEBUG_1 0x9060
  492. #define SPI_STATIC_THREAD_MGMT_1 0x90E0
  493. #define SPI_STATIC_THREAD_MGMT_2 0x90E4
  494. #define SPI_STATIC_THREAD_MGMT_3 0x90E8
  495. #define SPI_PS_MAX_WAVE_ID 0x90EC
  496. #define SPI_CONFIG_CNTL 0x9100
  497. #define SPI_CONFIG_CNTL_1 0x913C
  498. #define VTX_DONE_DELAY(x) ((x) << 0)
  499. #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
  500. #define CGTS_TCC_DISABLE 0x9148
  501. #define CGTS_USER_TCC_DISABLE 0x914C
  502. #define TCC_DISABLE_MASK 0xFFFF0000
  503. #define TCC_DISABLE_SHIFT 16
  504. #define TA_CNTL_AUX 0x9508
  505. #define CC_RB_BACKEND_DISABLE 0x98F4
  506. #define BACKEND_DISABLE(x) ((x) << 16)
  507. #define GB_ADDR_CONFIG 0x98F8
  508. #define NUM_PIPES(x) ((x) << 0)
  509. #define NUM_PIPES_MASK 0x00000007
  510. #define NUM_PIPES_SHIFT 0
  511. #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
  512. #define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
  513. #define PIPE_INTERLEAVE_SIZE_SHIFT 4
  514. #define NUM_SHADER_ENGINES(x) ((x) << 12)
  515. #define NUM_SHADER_ENGINES_MASK 0x00003000
  516. #define NUM_SHADER_ENGINES_SHIFT 12
  517. #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
  518. #define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
  519. #define SHADER_ENGINE_TILE_SIZE_SHIFT 16
  520. #define NUM_GPUS(x) ((x) << 20)
  521. #define NUM_GPUS_MASK 0x00700000
  522. #define NUM_GPUS_SHIFT 20
  523. #define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
  524. #define MULTI_GPU_TILE_SIZE_MASK 0x03000000
  525. #define MULTI_GPU_TILE_SIZE_SHIFT 24
  526. #define ROW_SIZE(x) ((x) << 28)
  527. #define ROW_SIZE_MASK 0x30000000
  528. #define ROW_SIZE_SHIFT 28
  529. #define GB_TILE_MODE0 0x9910
  530. # define MICRO_TILE_MODE(x) ((x) << 0)
  531. # define ADDR_SURF_DISPLAY_MICRO_TILING 0
  532. # define ADDR_SURF_THIN_MICRO_TILING 1
  533. # define ADDR_SURF_DEPTH_MICRO_TILING 2
  534. # define ARRAY_MODE(x) ((x) << 2)
  535. # define ARRAY_LINEAR_GENERAL 0
  536. # define ARRAY_LINEAR_ALIGNED 1
  537. # define ARRAY_1D_TILED_THIN1 2
  538. # define ARRAY_2D_TILED_THIN1 4
  539. # define PIPE_CONFIG(x) ((x) << 6)
  540. # define ADDR_SURF_P2 0
  541. # define ADDR_SURF_P4_8x16 4
  542. # define ADDR_SURF_P4_16x16 5
  543. # define ADDR_SURF_P4_16x32 6
  544. # define ADDR_SURF_P4_32x32 7
  545. # define ADDR_SURF_P8_16x16_8x16 8
  546. # define ADDR_SURF_P8_16x32_8x16 9
  547. # define ADDR_SURF_P8_32x32_8x16 10
  548. # define ADDR_SURF_P8_16x32_16x16 11
  549. # define ADDR_SURF_P8_32x32_16x16 12
  550. # define ADDR_SURF_P8_32x32_16x32 13
  551. # define ADDR_SURF_P8_32x64_32x32 14
  552. # define TILE_SPLIT(x) ((x) << 11)
  553. # define ADDR_SURF_TILE_SPLIT_64B 0
  554. # define ADDR_SURF_TILE_SPLIT_128B 1
  555. # define ADDR_SURF_TILE_SPLIT_256B 2
  556. # define ADDR_SURF_TILE_SPLIT_512B 3
  557. # define ADDR_SURF_TILE_SPLIT_1KB 4
  558. # define ADDR_SURF_TILE_SPLIT_2KB 5
  559. # define ADDR_SURF_TILE_SPLIT_4KB 6
  560. # define BANK_WIDTH(x) ((x) << 14)
  561. # define ADDR_SURF_BANK_WIDTH_1 0
  562. # define ADDR_SURF_BANK_WIDTH_2 1
  563. # define ADDR_SURF_BANK_WIDTH_4 2
  564. # define ADDR_SURF_BANK_WIDTH_8 3
  565. # define BANK_HEIGHT(x) ((x) << 16)
  566. # define ADDR_SURF_BANK_HEIGHT_1 0
  567. # define ADDR_SURF_BANK_HEIGHT_2 1
  568. # define ADDR_SURF_BANK_HEIGHT_4 2
  569. # define ADDR_SURF_BANK_HEIGHT_8 3
  570. # define MACRO_TILE_ASPECT(x) ((x) << 18)
  571. # define ADDR_SURF_MACRO_ASPECT_1 0
  572. # define ADDR_SURF_MACRO_ASPECT_2 1
  573. # define ADDR_SURF_MACRO_ASPECT_4 2
  574. # define ADDR_SURF_MACRO_ASPECT_8 3
  575. # define NUM_BANKS(x) ((x) << 20)
  576. # define ADDR_SURF_2_BANK 0
  577. # define ADDR_SURF_4_BANK 1
  578. # define ADDR_SURF_8_BANK 2
  579. # define ADDR_SURF_16_BANK 3
  580. #define CB_PERFCOUNTER0_SELECT0 0x9a20
  581. #define CB_PERFCOUNTER0_SELECT1 0x9a24
  582. #define CB_PERFCOUNTER1_SELECT0 0x9a28
  583. #define CB_PERFCOUNTER1_SELECT1 0x9a2c
  584. #define CB_PERFCOUNTER2_SELECT0 0x9a30
  585. #define CB_PERFCOUNTER2_SELECT1 0x9a34
  586. #define CB_PERFCOUNTER3_SELECT0 0x9a38
  587. #define CB_PERFCOUNTER3_SELECT1 0x9a3c
  588. #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
  589. #define BACKEND_DISABLE_MASK 0x00FF0000
  590. #define BACKEND_DISABLE_SHIFT 16
  591. #define TCP_CHAN_STEER_LO 0xac0c
  592. #define TCP_CHAN_STEER_HI 0xac10
  593. #define CP_RB0_BASE 0xC100
  594. #define CP_RB0_CNTL 0xC104
  595. #define RB_BUFSZ(x) ((x) << 0)
  596. #define RB_BLKSZ(x) ((x) << 8)
  597. #define BUF_SWAP_32BIT (2 << 16)
  598. #define RB_NO_UPDATE (1 << 27)
  599. #define RB_RPTR_WR_ENA (1 << 31)
  600. #define CP_RB0_RPTR_ADDR 0xC10C
  601. #define CP_RB0_RPTR_ADDR_HI 0xC110
  602. #define CP_RB0_WPTR 0xC114
  603. #define CP_PFP_UCODE_ADDR 0xC150
  604. #define CP_PFP_UCODE_DATA 0xC154
  605. #define CP_ME_RAM_RADDR 0xC158
  606. #define CP_ME_RAM_WADDR 0xC15C
  607. #define CP_ME_RAM_DATA 0xC160
  608. #define CP_CE_UCODE_ADDR 0xC168
  609. #define CP_CE_UCODE_DATA 0xC16C
  610. #define CP_RB1_BASE 0xC180
  611. #define CP_RB1_CNTL 0xC184
  612. #define CP_RB1_RPTR_ADDR 0xC188
  613. #define CP_RB1_RPTR_ADDR_HI 0xC18C
  614. #define CP_RB1_WPTR 0xC190
  615. #define CP_RB2_BASE 0xC194
  616. #define CP_RB2_CNTL 0xC198
  617. #define CP_RB2_RPTR_ADDR 0xC19C
  618. #define CP_RB2_RPTR_ADDR_HI 0xC1A0
  619. #define CP_RB2_WPTR 0xC1A4
  620. #define CP_INT_CNTL_RING0 0xC1A8
  621. #define CP_INT_CNTL_RING1 0xC1AC
  622. #define CP_INT_CNTL_RING2 0xC1B0
  623. # define CNTX_BUSY_INT_ENABLE (1 << 19)
  624. # define CNTX_EMPTY_INT_ENABLE (1 << 20)
  625. # define WAIT_MEM_SEM_INT_ENABLE (1 << 21)
  626. # define TIME_STAMP_INT_ENABLE (1 << 26)
  627. # define CP_RINGID2_INT_ENABLE (1 << 29)
  628. # define CP_RINGID1_INT_ENABLE (1 << 30)
  629. # define CP_RINGID0_INT_ENABLE (1 << 31)
  630. #define CP_INT_STATUS_RING0 0xC1B4
  631. #define CP_INT_STATUS_RING1 0xC1B8
  632. #define CP_INT_STATUS_RING2 0xC1BC
  633. # define WAIT_MEM_SEM_INT_STAT (1 << 21)
  634. # define TIME_STAMP_INT_STAT (1 << 26)
  635. # define CP_RINGID2_INT_STAT (1 << 29)
  636. # define CP_RINGID1_INT_STAT (1 << 30)
  637. # define CP_RINGID0_INT_STAT (1 << 31)
  638. #define CP_DEBUG 0xC1FC
  639. #define RLC_CNTL 0xC300
  640. # define RLC_ENABLE (1 << 0)
  641. #define RLC_RL_BASE 0xC304
  642. #define RLC_RL_SIZE 0xC308
  643. #define RLC_LB_CNTL 0xC30C
  644. #define RLC_SAVE_AND_RESTORE_BASE 0xC310
  645. #define RLC_LB_CNTR_MAX 0xC314
  646. #define RLC_LB_CNTR_INIT 0xC318
  647. #define RLC_CLEAR_STATE_RESTORE_BASE 0xC320
  648. #define RLC_UCODE_ADDR 0xC32C
  649. #define RLC_UCODE_DATA 0xC330
  650. #define RLC_GPU_CLOCK_COUNT_LSB 0xC338
  651. #define RLC_GPU_CLOCK_COUNT_MSB 0xC33C
  652. #define RLC_CAPTURE_GPU_CLOCK_COUNT 0xC340
  653. #define RLC_MC_CNTL 0xC344
  654. #define RLC_UCODE_CNTL 0xC348
  655. #define PA_SC_RASTER_CONFIG 0x28350
  656. # define RASTER_CONFIG_RB_MAP_0 0
  657. # define RASTER_CONFIG_RB_MAP_1 1
  658. # define RASTER_CONFIG_RB_MAP_2 2
  659. # define RASTER_CONFIG_RB_MAP_3 3
  660. #define VGT_EVENT_INITIATOR 0x28a90
  661. # define SAMPLE_STREAMOUTSTATS1 (1 << 0)
  662. # define SAMPLE_STREAMOUTSTATS2 (2 << 0)
  663. # define SAMPLE_STREAMOUTSTATS3 (3 << 0)
  664. # define CACHE_FLUSH_TS (4 << 0)
  665. # define CACHE_FLUSH (6 << 0)
  666. # define CS_PARTIAL_FLUSH (7 << 0)
  667. # define VGT_STREAMOUT_RESET (10 << 0)
  668. # define END_OF_PIPE_INCR_DE (11 << 0)
  669. # define END_OF_PIPE_IB_END (12 << 0)
  670. # define RST_PIX_CNT (13 << 0)
  671. # define VS_PARTIAL_FLUSH (15 << 0)
  672. # define PS_PARTIAL_FLUSH (16 << 0)
  673. # define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0)
  674. # define ZPASS_DONE (21 << 0)
  675. # define CACHE_FLUSH_AND_INV_EVENT (22 << 0)
  676. # define PERFCOUNTER_START (23 << 0)
  677. # define PERFCOUNTER_STOP (24 << 0)
  678. # define PIPELINESTAT_START (25 << 0)
  679. # define PIPELINESTAT_STOP (26 << 0)
  680. # define PERFCOUNTER_SAMPLE (27 << 0)
  681. # define SAMPLE_PIPELINESTAT (30 << 0)
  682. # define SAMPLE_STREAMOUTSTATS (32 << 0)
  683. # define RESET_VTX_CNT (33 << 0)
  684. # define VGT_FLUSH (36 << 0)
  685. # define BOTTOM_OF_PIPE_TS (40 << 0)
  686. # define DB_CACHE_FLUSH_AND_INV (42 << 0)
  687. # define FLUSH_AND_INV_DB_DATA_TS (43 << 0)
  688. # define FLUSH_AND_INV_DB_META (44 << 0)
  689. # define FLUSH_AND_INV_CB_DATA_TS (45 << 0)
  690. # define FLUSH_AND_INV_CB_META (46 << 0)
  691. # define CS_DONE (47 << 0)
  692. # define PS_DONE (48 << 0)
  693. # define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0)
  694. # define THREAD_TRACE_START (51 << 0)
  695. # define THREAD_TRACE_STOP (52 << 0)
  696. # define THREAD_TRACE_FLUSH (54 << 0)
  697. # define THREAD_TRACE_FINISH (55 << 0)
  698. /*
  699. * PM4
  700. */
  701. #define PACKET0(reg, n) ((RADEON_PACKET_TYPE0 << 30) | \
  702. (((reg) >> 2) & 0xFFFF) | \
  703. ((n) & 0x3FFF) << 16)
  704. #define CP_PACKET2 0x80000000
  705. #define PACKET2_PAD_SHIFT 0
  706. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  707. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  708. #define PACKET3(op, n) ((RADEON_PACKET_TYPE3 << 30) | \
  709. (((op) & 0xFF) << 8) | \
  710. ((n) & 0x3FFF) << 16)
  711. #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
  712. /* Packet 3 types */
  713. #define PACKET3_NOP 0x10
  714. #define PACKET3_SET_BASE 0x11
  715. #define PACKET3_BASE_INDEX(x) ((x) << 0)
  716. #define GDS_PARTITION_BASE 2
  717. #define CE_PARTITION_BASE 3
  718. #define PACKET3_CLEAR_STATE 0x12
  719. #define PACKET3_INDEX_BUFFER_SIZE 0x13
  720. #define PACKET3_DISPATCH_DIRECT 0x15
  721. #define PACKET3_DISPATCH_INDIRECT 0x16
  722. #define PACKET3_ALLOC_GDS 0x1B
  723. #define PACKET3_WRITE_GDS_RAM 0x1C
  724. #define PACKET3_ATOMIC_GDS 0x1D
  725. #define PACKET3_ATOMIC 0x1E
  726. #define PACKET3_OCCLUSION_QUERY 0x1F
  727. #define PACKET3_SET_PREDICATION 0x20
  728. #define PACKET3_REG_RMW 0x21
  729. #define PACKET3_COND_EXEC 0x22
  730. #define PACKET3_PRED_EXEC 0x23
  731. #define PACKET3_DRAW_INDIRECT 0x24
  732. #define PACKET3_DRAW_INDEX_INDIRECT 0x25
  733. #define PACKET3_INDEX_BASE 0x26
  734. #define PACKET3_DRAW_INDEX_2 0x27
  735. #define PACKET3_CONTEXT_CONTROL 0x28
  736. #define PACKET3_INDEX_TYPE 0x2A
  737. #define PACKET3_DRAW_INDIRECT_MULTI 0x2C
  738. #define PACKET3_DRAW_INDEX_AUTO 0x2D
  739. #define PACKET3_DRAW_INDEX_IMMD 0x2E
  740. #define PACKET3_NUM_INSTANCES 0x2F
  741. #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
  742. #define PACKET3_INDIRECT_BUFFER_CONST 0x31
  743. #define PACKET3_INDIRECT_BUFFER 0x32
  744. #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
  745. #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
  746. #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36
  747. #define PACKET3_WRITE_DATA 0x37
  748. #define WRITE_DATA_DST_SEL(x) ((x) << 8)
  749. /* 0 - register
  750. * 1 - memory (sync - via GRBM)
  751. * 2 - tc/l2
  752. * 3 - gds
  753. * 4 - reserved
  754. * 5 - memory (async - direct)
  755. */
  756. #define WR_ONE_ADDR (1 << 16)
  757. #define WR_CONFIRM (1 << 20)
  758. #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
  759. /* 0 - me
  760. * 1 - pfp
  761. * 2 - ce
  762. */
  763. #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
  764. #define PACKET3_MEM_SEMAPHORE 0x39
  765. #define PACKET3_MPEG_INDEX 0x3A
  766. #define PACKET3_COPY_DW 0x3B
  767. #define PACKET3_WAIT_REG_MEM 0x3C
  768. #define PACKET3_MEM_WRITE 0x3D
  769. #define PACKET3_COPY_DATA 0x40
  770. #define PACKET3_CP_DMA 0x41
  771. /* 1. header
  772. * 2. SRC_ADDR_LO or DATA [31:0]
  773. * 3. CP_SYNC [31] | SRC_SEL [30:29] | ENGINE [27] | DST_SEL [21:20] |
  774. * SRC_ADDR_HI [7:0]
  775. * 4. DST_ADDR_LO [31:0]
  776. * 5. DST_ADDR_HI [7:0]
  777. * 6. COMMAND [30:21] | BYTE_COUNT [20:0]
  778. */
  779. # define PACKET3_CP_DMA_DST_SEL(x) ((x) << 20)
  780. /* 0 - SRC_ADDR
  781. * 1 - GDS
  782. */
  783. # define PACKET3_CP_DMA_ENGINE(x) ((x) << 27)
  784. /* 0 - ME
  785. * 1 - PFP
  786. */
  787. # define PACKET3_CP_DMA_SRC_SEL(x) ((x) << 29)
  788. /* 0 - SRC_ADDR
  789. * 1 - GDS
  790. * 2 - DATA
  791. */
  792. # define PACKET3_CP_DMA_CP_SYNC (1 << 31)
  793. /* COMMAND */
  794. # define PACKET3_CP_DMA_DIS_WC (1 << 21)
  795. # define PACKET3_CP_DMA_CMD_SRC_SWAP(x) ((x) << 23)
  796. /* 0 - none
  797. * 1 - 8 in 16
  798. * 2 - 8 in 32
  799. * 3 - 8 in 64
  800. */
  801. # define PACKET3_CP_DMA_CMD_DST_SWAP(x) ((x) << 24)
  802. /* 0 - none
  803. * 1 - 8 in 16
  804. * 2 - 8 in 32
  805. * 3 - 8 in 64
  806. */
  807. # define PACKET3_CP_DMA_CMD_SAS (1 << 26)
  808. /* 0 - memory
  809. * 1 - register
  810. */
  811. # define PACKET3_CP_DMA_CMD_DAS (1 << 27)
  812. /* 0 - memory
  813. * 1 - register
  814. */
  815. # define PACKET3_CP_DMA_CMD_SAIC (1 << 28)
  816. # define PACKET3_CP_DMA_CMD_DAIC (1 << 29)
  817. # define PACKET3_CP_DMA_CMD_RAW_WAIT (1 << 30)
  818. #define PACKET3_PFP_SYNC_ME 0x42
  819. #define PACKET3_SURFACE_SYNC 0x43
  820. # define PACKET3_DEST_BASE_0_ENA (1 << 0)
  821. # define PACKET3_DEST_BASE_1_ENA (1 << 1)
  822. # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
  823. # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
  824. # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
  825. # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
  826. # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
  827. # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
  828. # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
  829. # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
  830. # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
  831. # define PACKET3_DEST_BASE_2_ENA (1 << 19)
  832. # define PACKET3_DEST_BASE_3_ENA (1 << 21)
  833. # define PACKET3_TCL1_ACTION_ENA (1 << 22)
  834. # define PACKET3_TC_ACTION_ENA (1 << 23)
  835. # define PACKET3_CB_ACTION_ENA (1 << 25)
  836. # define PACKET3_DB_ACTION_ENA (1 << 26)
  837. # define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
  838. # define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
  839. #define PACKET3_ME_INITIALIZE 0x44
  840. #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
  841. #define PACKET3_COND_WRITE 0x45
  842. #define PACKET3_EVENT_WRITE 0x46
  843. #define EVENT_TYPE(x) ((x) << 0)
  844. #define EVENT_INDEX(x) ((x) << 8)
  845. /* 0 - any non-TS event
  846. * 1 - ZPASS_DONE
  847. * 2 - SAMPLE_PIPELINESTAT
  848. * 3 - SAMPLE_STREAMOUTSTAT*
  849. * 4 - *S_PARTIAL_FLUSH
  850. * 5 - EOP events
  851. * 6 - EOS events
  852. * 7 - CACHE_FLUSH, CACHE_FLUSH_AND_INV_EVENT
  853. */
  854. #define INV_L2 (1 << 20)
  855. /* INV TC L2 cache when EVENT_INDEX = 7 */
  856. #define PACKET3_EVENT_WRITE_EOP 0x47
  857. #define DATA_SEL(x) ((x) << 29)
  858. /* 0 - discard
  859. * 1 - send low 32bit data
  860. * 2 - send 64bit data
  861. * 3 - send 64bit counter value
  862. */
  863. #define INT_SEL(x) ((x) << 24)
  864. /* 0 - none
  865. * 1 - interrupt only (DATA_SEL = 0)
  866. * 2 - interrupt when data write is confirmed
  867. */
  868. #define PACKET3_EVENT_WRITE_EOS 0x48
  869. #define PACKET3_PREAMBLE_CNTL 0x4A
  870. # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
  871. # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
  872. #define PACKET3_ONE_REG_WRITE 0x57
  873. #define PACKET3_LOAD_CONFIG_REG 0x5F
  874. #define PACKET3_LOAD_CONTEXT_REG 0x60
  875. #define PACKET3_LOAD_SH_REG 0x61
  876. #define PACKET3_SET_CONFIG_REG 0x68
  877. #define PACKET3_SET_CONFIG_REG_START 0x00008000
  878. #define PACKET3_SET_CONFIG_REG_END 0x0000b000
  879. #define PACKET3_SET_CONTEXT_REG 0x69
  880. #define PACKET3_SET_CONTEXT_REG_START 0x00028000
  881. #define PACKET3_SET_CONTEXT_REG_END 0x00029000
  882. #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
  883. #define PACKET3_SET_RESOURCE_INDIRECT 0x74
  884. #define PACKET3_SET_SH_REG 0x76
  885. #define PACKET3_SET_SH_REG_START 0x0000b000
  886. #define PACKET3_SET_SH_REG_END 0x0000c000
  887. #define PACKET3_SET_SH_REG_OFFSET 0x77
  888. #define PACKET3_ME_WRITE 0x7A
  889. #define PACKET3_SCRATCH_RAM_WRITE 0x7D
  890. #define PACKET3_SCRATCH_RAM_READ 0x7E
  891. #define PACKET3_CE_WRITE 0x7F
  892. #define PACKET3_LOAD_CONST_RAM 0x80
  893. #define PACKET3_WRITE_CONST_RAM 0x81
  894. #define PACKET3_WRITE_CONST_RAM_OFFSET 0x82
  895. #define PACKET3_DUMP_CONST_RAM 0x83
  896. #define PACKET3_INCREMENT_CE_COUNTER 0x84
  897. #define PACKET3_INCREMENT_DE_COUNTER 0x85
  898. #define PACKET3_WAIT_ON_CE_COUNTER 0x86
  899. #define PACKET3_WAIT_ON_DE_COUNTER 0x87
  900. #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
  901. #define PACKET3_SET_CE_DE_COUNTERS 0x89
  902. #define PACKET3_WAIT_ON_AVAIL_BUFFER 0x8A
  903. #define PACKET3_SWITCH_BUFFER 0x8B
  904. /* ASYNC DMA - first instance at 0xd000, second at 0xd800 */
  905. #define DMA0_REGISTER_OFFSET 0x0 /* not a register */
  906. #define DMA1_REGISTER_OFFSET 0x800 /* not a register */
  907. #define DMA_RB_CNTL 0xd000
  908. # define DMA_RB_ENABLE (1 << 0)
  909. # define DMA_RB_SIZE(x) ((x) << 1) /* log2 */
  910. # define DMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
  911. # define DMA_RPTR_WRITEBACK_ENABLE (1 << 12)
  912. # define DMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
  913. # define DMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
  914. #define DMA_RB_BASE 0xd004
  915. #define DMA_RB_RPTR 0xd008
  916. #define DMA_RB_WPTR 0xd00c
  917. #define DMA_RB_RPTR_ADDR_HI 0xd01c
  918. #define DMA_RB_RPTR_ADDR_LO 0xd020
  919. #define DMA_IB_CNTL 0xd024
  920. # define DMA_IB_ENABLE (1 << 0)
  921. # define DMA_IB_SWAP_ENABLE (1 << 4)
  922. #define DMA_IB_RPTR 0xd028
  923. #define DMA_CNTL 0xd02c
  924. # define TRAP_ENABLE (1 << 0)
  925. # define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
  926. # define SEM_WAIT_INT_ENABLE (1 << 2)
  927. # define DATA_SWAP_ENABLE (1 << 3)
  928. # define FENCE_SWAP_ENABLE (1 << 4)
  929. # define CTXEMPTY_INT_ENABLE (1 << 28)
  930. #define DMA_STATUS_REG 0xd034
  931. # define DMA_IDLE (1 << 0)
  932. #define DMA_TILING_CONFIG 0xd0b8
  933. #define DMA_PACKET(cmd, b, t, s, n) ((((cmd) & 0xF) << 28) | \
  934. (((b) & 0x1) << 26) | \
  935. (((t) & 0x1) << 23) | \
  936. (((s) & 0x1) << 22) | \
  937. (((n) & 0xFFFFF) << 0))
  938. #define DMA_IB_PACKET(cmd, vmid, n) ((((cmd) & 0xF) << 28) | \
  939. (((vmid) & 0xF) << 20) | \
  940. (((n) & 0xFFFFF) << 0))
  941. #define DMA_PTE_PDE_PACKET(n) ((2 << 28) | \
  942. (1 << 26) | \
  943. (1 << 21) | \
  944. (((n) & 0xFFFFF) << 0))
  945. /* async DMA Packet types */
  946. #define DMA_PACKET_WRITE 0x2
  947. #define DMA_PACKET_COPY 0x3
  948. #define DMA_PACKET_INDIRECT_BUFFER 0x4
  949. #define DMA_PACKET_SEMAPHORE 0x5
  950. #define DMA_PACKET_FENCE 0x6
  951. #define DMA_PACKET_TRAP 0x7
  952. #define DMA_PACKET_SRBM_WRITE 0x9
  953. #define DMA_PACKET_CONSTANT_FILL 0xd
  954. #define DMA_PACKET_NOP 0xf
  955. #endif