si.c 137 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <linux/module.h>
  28. #include <drm/drmP.h>
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include <drm/radeon_drm.h>
  32. #include "sid.h"
  33. #include "atom.h"
  34. #include "si_blit_shaders.h"
  35. #define SI_PFP_UCODE_SIZE 2144
  36. #define SI_PM4_UCODE_SIZE 2144
  37. #define SI_CE_UCODE_SIZE 2144
  38. #define SI_RLC_UCODE_SIZE 2048
  39. #define SI_MC_UCODE_SIZE 7769
  40. #define OLAND_MC_UCODE_SIZE 7863
  41. MODULE_FIRMWARE("radeon/TAHITI_pfp.bin");
  42. MODULE_FIRMWARE("radeon/TAHITI_me.bin");
  43. MODULE_FIRMWARE("radeon/TAHITI_ce.bin");
  44. MODULE_FIRMWARE("radeon/TAHITI_mc.bin");
  45. MODULE_FIRMWARE("radeon/TAHITI_rlc.bin");
  46. MODULE_FIRMWARE("radeon/PITCAIRN_pfp.bin");
  47. MODULE_FIRMWARE("radeon/PITCAIRN_me.bin");
  48. MODULE_FIRMWARE("radeon/PITCAIRN_ce.bin");
  49. MODULE_FIRMWARE("radeon/PITCAIRN_mc.bin");
  50. MODULE_FIRMWARE("radeon/PITCAIRN_rlc.bin");
  51. MODULE_FIRMWARE("radeon/VERDE_pfp.bin");
  52. MODULE_FIRMWARE("radeon/VERDE_me.bin");
  53. MODULE_FIRMWARE("radeon/VERDE_ce.bin");
  54. MODULE_FIRMWARE("radeon/VERDE_mc.bin");
  55. MODULE_FIRMWARE("radeon/VERDE_rlc.bin");
  56. MODULE_FIRMWARE("radeon/OLAND_pfp.bin");
  57. MODULE_FIRMWARE("radeon/OLAND_me.bin");
  58. MODULE_FIRMWARE("radeon/OLAND_ce.bin");
  59. MODULE_FIRMWARE("radeon/OLAND_mc.bin");
  60. MODULE_FIRMWARE("radeon/OLAND_rlc.bin");
  61. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  62. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  63. extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
  64. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  65. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  66. extern u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev);
  67. extern void evergreen_print_gpu_status_regs(struct radeon_device *rdev);
  68. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  69. #define PCIE_BUS_CLK 10000
  70. #define TCLK (PCIE_BUS_CLK / 10)
  71. /**
  72. * si_get_xclk - get the xclk
  73. *
  74. * @rdev: radeon_device pointer
  75. *
  76. * Returns the reference clock used by the gfx engine
  77. * (SI).
  78. */
  79. u32 si_get_xclk(struct radeon_device *rdev)
  80. {
  81. u32 reference_clock = rdev->clock.spll.reference_freq;
  82. u32 tmp;
  83. tmp = RREG32(CG_CLKPIN_CNTL_2);
  84. if (tmp & MUX_TCLK_TO_XCLK)
  85. return TCLK;
  86. tmp = RREG32(CG_CLKPIN_CNTL);
  87. if (tmp & XTALIN_DIVIDE)
  88. return reference_clock / 4;
  89. return reference_clock;
  90. }
  91. /* get temperature in millidegrees */
  92. int si_get_temp(struct radeon_device *rdev)
  93. {
  94. u32 temp;
  95. int actual_temp = 0;
  96. temp = (RREG32(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  97. CTF_TEMP_SHIFT;
  98. if (temp & 0x200)
  99. actual_temp = 255;
  100. else
  101. actual_temp = temp & 0x1ff;
  102. actual_temp = (actual_temp * 1000);
  103. return actual_temp;
  104. }
  105. #define TAHITI_IO_MC_REGS_SIZE 36
  106. static const u32 tahiti_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  107. {0x0000006f, 0x03044000},
  108. {0x00000070, 0x0480c018},
  109. {0x00000071, 0x00000040},
  110. {0x00000072, 0x01000000},
  111. {0x00000074, 0x000000ff},
  112. {0x00000075, 0x00143400},
  113. {0x00000076, 0x08ec0800},
  114. {0x00000077, 0x040000cc},
  115. {0x00000079, 0x00000000},
  116. {0x0000007a, 0x21000409},
  117. {0x0000007c, 0x00000000},
  118. {0x0000007d, 0xe8000000},
  119. {0x0000007e, 0x044408a8},
  120. {0x0000007f, 0x00000003},
  121. {0x00000080, 0x00000000},
  122. {0x00000081, 0x01000000},
  123. {0x00000082, 0x02000000},
  124. {0x00000083, 0x00000000},
  125. {0x00000084, 0xe3f3e4f4},
  126. {0x00000085, 0x00052024},
  127. {0x00000087, 0x00000000},
  128. {0x00000088, 0x66036603},
  129. {0x00000089, 0x01000000},
  130. {0x0000008b, 0x1c0a0000},
  131. {0x0000008c, 0xff010000},
  132. {0x0000008e, 0xffffefff},
  133. {0x0000008f, 0xfff3efff},
  134. {0x00000090, 0xfff3efbf},
  135. {0x00000094, 0x00101101},
  136. {0x00000095, 0x00000fff},
  137. {0x00000096, 0x00116fff},
  138. {0x00000097, 0x60010000},
  139. {0x00000098, 0x10010000},
  140. {0x00000099, 0x00006000},
  141. {0x0000009a, 0x00001000},
  142. {0x0000009f, 0x00a77400}
  143. };
  144. static const u32 pitcairn_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  145. {0x0000006f, 0x03044000},
  146. {0x00000070, 0x0480c018},
  147. {0x00000071, 0x00000040},
  148. {0x00000072, 0x01000000},
  149. {0x00000074, 0x000000ff},
  150. {0x00000075, 0x00143400},
  151. {0x00000076, 0x08ec0800},
  152. {0x00000077, 0x040000cc},
  153. {0x00000079, 0x00000000},
  154. {0x0000007a, 0x21000409},
  155. {0x0000007c, 0x00000000},
  156. {0x0000007d, 0xe8000000},
  157. {0x0000007e, 0x044408a8},
  158. {0x0000007f, 0x00000003},
  159. {0x00000080, 0x00000000},
  160. {0x00000081, 0x01000000},
  161. {0x00000082, 0x02000000},
  162. {0x00000083, 0x00000000},
  163. {0x00000084, 0xe3f3e4f4},
  164. {0x00000085, 0x00052024},
  165. {0x00000087, 0x00000000},
  166. {0x00000088, 0x66036603},
  167. {0x00000089, 0x01000000},
  168. {0x0000008b, 0x1c0a0000},
  169. {0x0000008c, 0xff010000},
  170. {0x0000008e, 0xffffefff},
  171. {0x0000008f, 0xfff3efff},
  172. {0x00000090, 0xfff3efbf},
  173. {0x00000094, 0x00101101},
  174. {0x00000095, 0x00000fff},
  175. {0x00000096, 0x00116fff},
  176. {0x00000097, 0x60010000},
  177. {0x00000098, 0x10010000},
  178. {0x00000099, 0x00006000},
  179. {0x0000009a, 0x00001000},
  180. {0x0000009f, 0x00a47400}
  181. };
  182. static const u32 verde_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  183. {0x0000006f, 0x03044000},
  184. {0x00000070, 0x0480c018},
  185. {0x00000071, 0x00000040},
  186. {0x00000072, 0x01000000},
  187. {0x00000074, 0x000000ff},
  188. {0x00000075, 0x00143400},
  189. {0x00000076, 0x08ec0800},
  190. {0x00000077, 0x040000cc},
  191. {0x00000079, 0x00000000},
  192. {0x0000007a, 0x21000409},
  193. {0x0000007c, 0x00000000},
  194. {0x0000007d, 0xe8000000},
  195. {0x0000007e, 0x044408a8},
  196. {0x0000007f, 0x00000003},
  197. {0x00000080, 0x00000000},
  198. {0x00000081, 0x01000000},
  199. {0x00000082, 0x02000000},
  200. {0x00000083, 0x00000000},
  201. {0x00000084, 0xe3f3e4f4},
  202. {0x00000085, 0x00052024},
  203. {0x00000087, 0x00000000},
  204. {0x00000088, 0x66036603},
  205. {0x00000089, 0x01000000},
  206. {0x0000008b, 0x1c0a0000},
  207. {0x0000008c, 0xff010000},
  208. {0x0000008e, 0xffffefff},
  209. {0x0000008f, 0xfff3efff},
  210. {0x00000090, 0xfff3efbf},
  211. {0x00000094, 0x00101101},
  212. {0x00000095, 0x00000fff},
  213. {0x00000096, 0x00116fff},
  214. {0x00000097, 0x60010000},
  215. {0x00000098, 0x10010000},
  216. {0x00000099, 0x00006000},
  217. {0x0000009a, 0x00001000},
  218. {0x0000009f, 0x00a37400}
  219. };
  220. static const u32 oland_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  221. {0x0000006f, 0x03044000},
  222. {0x00000070, 0x0480c018},
  223. {0x00000071, 0x00000040},
  224. {0x00000072, 0x01000000},
  225. {0x00000074, 0x000000ff},
  226. {0x00000075, 0x00143400},
  227. {0x00000076, 0x08ec0800},
  228. {0x00000077, 0x040000cc},
  229. {0x00000079, 0x00000000},
  230. {0x0000007a, 0x21000409},
  231. {0x0000007c, 0x00000000},
  232. {0x0000007d, 0xe8000000},
  233. {0x0000007e, 0x044408a8},
  234. {0x0000007f, 0x00000003},
  235. {0x00000080, 0x00000000},
  236. {0x00000081, 0x01000000},
  237. {0x00000082, 0x02000000},
  238. {0x00000083, 0x00000000},
  239. {0x00000084, 0xe3f3e4f4},
  240. {0x00000085, 0x00052024},
  241. {0x00000087, 0x00000000},
  242. {0x00000088, 0x66036603},
  243. {0x00000089, 0x01000000},
  244. {0x0000008b, 0x1c0a0000},
  245. {0x0000008c, 0xff010000},
  246. {0x0000008e, 0xffffefff},
  247. {0x0000008f, 0xfff3efff},
  248. {0x00000090, 0xfff3efbf},
  249. {0x00000094, 0x00101101},
  250. {0x00000095, 0x00000fff},
  251. {0x00000096, 0x00116fff},
  252. {0x00000097, 0x60010000},
  253. {0x00000098, 0x10010000},
  254. {0x00000099, 0x00006000},
  255. {0x0000009a, 0x00001000},
  256. {0x0000009f, 0x00a17730}
  257. };
  258. /* ucode loading */
  259. static int si_mc_load_microcode(struct radeon_device *rdev)
  260. {
  261. const __be32 *fw_data;
  262. u32 running, blackout = 0;
  263. u32 *io_mc_regs;
  264. int i, ucode_size, regs_size;
  265. if (!rdev->mc_fw)
  266. return -EINVAL;
  267. switch (rdev->family) {
  268. case CHIP_TAHITI:
  269. io_mc_regs = (u32 *)&tahiti_io_mc_regs;
  270. ucode_size = SI_MC_UCODE_SIZE;
  271. regs_size = TAHITI_IO_MC_REGS_SIZE;
  272. break;
  273. case CHIP_PITCAIRN:
  274. io_mc_regs = (u32 *)&pitcairn_io_mc_regs;
  275. ucode_size = SI_MC_UCODE_SIZE;
  276. regs_size = TAHITI_IO_MC_REGS_SIZE;
  277. break;
  278. case CHIP_VERDE:
  279. default:
  280. io_mc_regs = (u32 *)&verde_io_mc_regs;
  281. ucode_size = SI_MC_UCODE_SIZE;
  282. regs_size = TAHITI_IO_MC_REGS_SIZE;
  283. break;
  284. case CHIP_OLAND:
  285. io_mc_regs = (u32 *)&oland_io_mc_regs;
  286. ucode_size = OLAND_MC_UCODE_SIZE;
  287. regs_size = TAHITI_IO_MC_REGS_SIZE;
  288. break;
  289. }
  290. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  291. if (running == 0) {
  292. if (running) {
  293. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  294. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  295. }
  296. /* reset the engine and set to writable */
  297. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  298. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  299. /* load mc io regs */
  300. for (i = 0; i < regs_size; i++) {
  301. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  302. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  303. }
  304. /* load the MC ucode */
  305. fw_data = (const __be32 *)rdev->mc_fw->data;
  306. for (i = 0; i < ucode_size; i++)
  307. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  308. /* put the engine back into the active state */
  309. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  310. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  311. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  312. /* wait for training to complete */
  313. for (i = 0; i < rdev->usec_timeout; i++) {
  314. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  315. break;
  316. udelay(1);
  317. }
  318. for (i = 0; i < rdev->usec_timeout; i++) {
  319. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  320. break;
  321. udelay(1);
  322. }
  323. if (running)
  324. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  325. }
  326. return 0;
  327. }
  328. static int si_init_microcode(struct radeon_device *rdev)
  329. {
  330. struct platform_device *pdev;
  331. const char *chip_name;
  332. const char *rlc_chip_name;
  333. size_t pfp_req_size, me_req_size, ce_req_size, rlc_req_size, mc_req_size;
  334. char fw_name[30];
  335. int err;
  336. DRM_DEBUG("\n");
  337. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  338. err = IS_ERR(pdev);
  339. if (err) {
  340. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  341. return -EINVAL;
  342. }
  343. switch (rdev->family) {
  344. case CHIP_TAHITI:
  345. chip_name = "TAHITI";
  346. rlc_chip_name = "TAHITI";
  347. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  348. me_req_size = SI_PM4_UCODE_SIZE * 4;
  349. ce_req_size = SI_CE_UCODE_SIZE * 4;
  350. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  351. mc_req_size = SI_MC_UCODE_SIZE * 4;
  352. break;
  353. case CHIP_PITCAIRN:
  354. chip_name = "PITCAIRN";
  355. rlc_chip_name = "PITCAIRN";
  356. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  357. me_req_size = SI_PM4_UCODE_SIZE * 4;
  358. ce_req_size = SI_CE_UCODE_SIZE * 4;
  359. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  360. mc_req_size = SI_MC_UCODE_SIZE * 4;
  361. break;
  362. case CHIP_VERDE:
  363. chip_name = "VERDE";
  364. rlc_chip_name = "VERDE";
  365. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  366. me_req_size = SI_PM4_UCODE_SIZE * 4;
  367. ce_req_size = SI_CE_UCODE_SIZE * 4;
  368. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  369. mc_req_size = SI_MC_UCODE_SIZE * 4;
  370. break;
  371. case CHIP_OLAND:
  372. chip_name = "OLAND";
  373. rlc_chip_name = "OLAND";
  374. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  375. me_req_size = SI_PM4_UCODE_SIZE * 4;
  376. ce_req_size = SI_CE_UCODE_SIZE * 4;
  377. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  378. mc_req_size = OLAND_MC_UCODE_SIZE * 4;
  379. break;
  380. default: BUG();
  381. }
  382. DRM_INFO("Loading %s Microcode\n", chip_name);
  383. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  384. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  385. if (err)
  386. goto out;
  387. if (rdev->pfp_fw->size != pfp_req_size) {
  388. printk(KERN_ERR
  389. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  390. rdev->pfp_fw->size, fw_name);
  391. err = -EINVAL;
  392. goto out;
  393. }
  394. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  395. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  396. if (err)
  397. goto out;
  398. if (rdev->me_fw->size != me_req_size) {
  399. printk(KERN_ERR
  400. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  401. rdev->me_fw->size, fw_name);
  402. err = -EINVAL;
  403. }
  404. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  405. err = request_firmware(&rdev->ce_fw, fw_name, &pdev->dev);
  406. if (err)
  407. goto out;
  408. if (rdev->ce_fw->size != ce_req_size) {
  409. printk(KERN_ERR
  410. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  411. rdev->ce_fw->size, fw_name);
  412. err = -EINVAL;
  413. }
  414. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  415. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  416. if (err)
  417. goto out;
  418. if (rdev->rlc_fw->size != rlc_req_size) {
  419. printk(KERN_ERR
  420. "si_rlc: Bogus length %zu in firmware \"%s\"\n",
  421. rdev->rlc_fw->size, fw_name);
  422. err = -EINVAL;
  423. }
  424. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  425. err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
  426. if (err)
  427. goto out;
  428. if (rdev->mc_fw->size != mc_req_size) {
  429. printk(KERN_ERR
  430. "si_mc: Bogus length %zu in firmware \"%s\"\n",
  431. rdev->mc_fw->size, fw_name);
  432. err = -EINVAL;
  433. }
  434. out:
  435. platform_device_unregister(pdev);
  436. if (err) {
  437. if (err != -EINVAL)
  438. printk(KERN_ERR
  439. "si_cp: Failed to load firmware \"%s\"\n",
  440. fw_name);
  441. release_firmware(rdev->pfp_fw);
  442. rdev->pfp_fw = NULL;
  443. release_firmware(rdev->me_fw);
  444. rdev->me_fw = NULL;
  445. release_firmware(rdev->ce_fw);
  446. rdev->ce_fw = NULL;
  447. release_firmware(rdev->rlc_fw);
  448. rdev->rlc_fw = NULL;
  449. release_firmware(rdev->mc_fw);
  450. rdev->mc_fw = NULL;
  451. }
  452. return err;
  453. }
  454. /* watermark setup */
  455. static u32 dce6_line_buffer_adjust(struct radeon_device *rdev,
  456. struct radeon_crtc *radeon_crtc,
  457. struct drm_display_mode *mode,
  458. struct drm_display_mode *other_mode)
  459. {
  460. u32 tmp;
  461. /*
  462. * Line Buffer Setup
  463. * There are 3 line buffers, each one shared by 2 display controllers.
  464. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  465. * the display controllers. The paritioning is done via one of four
  466. * preset allocations specified in bits 21:20:
  467. * 0 - half lb
  468. * 2 - whole lb, other crtc must be disabled
  469. */
  470. /* this can get tricky if we have two large displays on a paired group
  471. * of crtcs. Ideally for multiple large displays we'd assign them to
  472. * non-linked crtcs for maximum line buffer allocation.
  473. */
  474. if (radeon_crtc->base.enabled && mode) {
  475. if (other_mode)
  476. tmp = 0; /* 1/2 */
  477. else
  478. tmp = 2; /* whole */
  479. } else
  480. tmp = 0;
  481. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset,
  482. DC_LB_MEMORY_CONFIG(tmp));
  483. if (radeon_crtc->base.enabled && mode) {
  484. switch (tmp) {
  485. case 0:
  486. default:
  487. return 4096 * 2;
  488. case 2:
  489. return 8192 * 2;
  490. }
  491. }
  492. /* controller not enabled, so no lb used */
  493. return 0;
  494. }
  495. static u32 si_get_number_of_dram_channels(struct radeon_device *rdev)
  496. {
  497. u32 tmp = RREG32(MC_SHARED_CHMAP);
  498. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  499. case 0:
  500. default:
  501. return 1;
  502. case 1:
  503. return 2;
  504. case 2:
  505. return 4;
  506. case 3:
  507. return 8;
  508. case 4:
  509. return 3;
  510. case 5:
  511. return 6;
  512. case 6:
  513. return 10;
  514. case 7:
  515. return 12;
  516. case 8:
  517. return 16;
  518. }
  519. }
  520. struct dce6_wm_params {
  521. u32 dram_channels; /* number of dram channels */
  522. u32 yclk; /* bandwidth per dram data pin in kHz */
  523. u32 sclk; /* engine clock in kHz */
  524. u32 disp_clk; /* display clock in kHz */
  525. u32 src_width; /* viewport width */
  526. u32 active_time; /* active display time in ns */
  527. u32 blank_time; /* blank time in ns */
  528. bool interlaced; /* mode is interlaced */
  529. fixed20_12 vsc; /* vertical scale ratio */
  530. u32 num_heads; /* number of active crtcs */
  531. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  532. u32 lb_size; /* line buffer allocated to pipe */
  533. u32 vtaps; /* vertical scaler taps */
  534. };
  535. static u32 dce6_dram_bandwidth(struct dce6_wm_params *wm)
  536. {
  537. /* Calculate raw DRAM Bandwidth */
  538. fixed20_12 dram_efficiency; /* 0.7 */
  539. fixed20_12 yclk, dram_channels, bandwidth;
  540. fixed20_12 a;
  541. a.full = dfixed_const(1000);
  542. yclk.full = dfixed_const(wm->yclk);
  543. yclk.full = dfixed_div(yclk, a);
  544. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  545. a.full = dfixed_const(10);
  546. dram_efficiency.full = dfixed_const(7);
  547. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  548. bandwidth.full = dfixed_mul(dram_channels, yclk);
  549. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  550. return dfixed_trunc(bandwidth);
  551. }
  552. static u32 dce6_dram_bandwidth_for_display(struct dce6_wm_params *wm)
  553. {
  554. /* Calculate DRAM Bandwidth and the part allocated to display. */
  555. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  556. fixed20_12 yclk, dram_channels, bandwidth;
  557. fixed20_12 a;
  558. a.full = dfixed_const(1000);
  559. yclk.full = dfixed_const(wm->yclk);
  560. yclk.full = dfixed_div(yclk, a);
  561. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  562. a.full = dfixed_const(10);
  563. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  564. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  565. bandwidth.full = dfixed_mul(dram_channels, yclk);
  566. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  567. return dfixed_trunc(bandwidth);
  568. }
  569. static u32 dce6_data_return_bandwidth(struct dce6_wm_params *wm)
  570. {
  571. /* Calculate the display Data return Bandwidth */
  572. fixed20_12 return_efficiency; /* 0.8 */
  573. fixed20_12 sclk, bandwidth;
  574. fixed20_12 a;
  575. a.full = dfixed_const(1000);
  576. sclk.full = dfixed_const(wm->sclk);
  577. sclk.full = dfixed_div(sclk, a);
  578. a.full = dfixed_const(10);
  579. return_efficiency.full = dfixed_const(8);
  580. return_efficiency.full = dfixed_div(return_efficiency, a);
  581. a.full = dfixed_const(32);
  582. bandwidth.full = dfixed_mul(a, sclk);
  583. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  584. return dfixed_trunc(bandwidth);
  585. }
  586. static u32 dce6_get_dmif_bytes_per_request(struct dce6_wm_params *wm)
  587. {
  588. return 32;
  589. }
  590. static u32 dce6_dmif_request_bandwidth(struct dce6_wm_params *wm)
  591. {
  592. /* Calculate the DMIF Request Bandwidth */
  593. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  594. fixed20_12 disp_clk, sclk, bandwidth;
  595. fixed20_12 a, b1, b2;
  596. u32 min_bandwidth;
  597. a.full = dfixed_const(1000);
  598. disp_clk.full = dfixed_const(wm->disp_clk);
  599. disp_clk.full = dfixed_div(disp_clk, a);
  600. a.full = dfixed_const(dce6_get_dmif_bytes_per_request(wm) / 2);
  601. b1.full = dfixed_mul(a, disp_clk);
  602. a.full = dfixed_const(1000);
  603. sclk.full = dfixed_const(wm->sclk);
  604. sclk.full = dfixed_div(sclk, a);
  605. a.full = dfixed_const(dce6_get_dmif_bytes_per_request(wm));
  606. b2.full = dfixed_mul(a, sclk);
  607. a.full = dfixed_const(10);
  608. disp_clk_request_efficiency.full = dfixed_const(8);
  609. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  610. min_bandwidth = min(dfixed_trunc(b1), dfixed_trunc(b2));
  611. a.full = dfixed_const(min_bandwidth);
  612. bandwidth.full = dfixed_mul(a, disp_clk_request_efficiency);
  613. return dfixed_trunc(bandwidth);
  614. }
  615. static u32 dce6_available_bandwidth(struct dce6_wm_params *wm)
  616. {
  617. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  618. u32 dram_bandwidth = dce6_dram_bandwidth(wm);
  619. u32 data_return_bandwidth = dce6_data_return_bandwidth(wm);
  620. u32 dmif_req_bandwidth = dce6_dmif_request_bandwidth(wm);
  621. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  622. }
  623. static u32 dce6_average_bandwidth(struct dce6_wm_params *wm)
  624. {
  625. /* Calculate the display mode Average Bandwidth
  626. * DisplayMode should contain the source and destination dimensions,
  627. * timing, etc.
  628. */
  629. fixed20_12 bpp;
  630. fixed20_12 line_time;
  631. fixed20_12 src_width;
  632. fixed20_12 bandwidth;
  633. fixed20_12 a;
  634. a.full = dfixed_const(1000);
  635. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  636. line_time.full = dfixed_div(line_time, a);
  637. bpp.full = dfixed_const(wm->bytes_per_pixel);
  638. src_width.full = dfixed_const(wm->src_width);
  639. bandwidth.full = dfixed_mul(src_width, bpp);
  640. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  641. bandwidth.full = dfixed_div(bandwidth, line_time);
  642. return dfixed_trunc(bandwidth);
  643. }
  644. static u32 dce6_latency_watermark(struct dce6_wm_params *wm)
  645. {
  646. /* First calcualte the latency in ns */
  647. u32 mc_latency = 2000; /* 2000 ns. */
  648. u32 available_bandwidth = dce6_available_bandwidth(wm);
  649. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  650. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  651. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  652. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  653. (wm->num_heads * cursor_line_pair_return_time);
  654. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  655. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  656. u32 tmp, dmif_size = 12288;
  657. fixed20_12 a, b, c;
  658. if (wm->num_heads == 0)
  659. return 0;
  660. a.full = dfixed_const(2);
  661. b.full = dfixed_const(1);
  662. if ((wm->vsc.full > a.full) ||
  663. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  664. (wm->vtaps >= 5) ||
  665. ((wm->vsc.full >= a.full) && wm->interlaced))
  666. max_src_lines_per_dst_line = 4;
  667. else
  668. max_src_lines_per_dst_line = 2;
  669. a.full = dfixed_const(available_bandwidth);
  670. b.full = dfixed_const(wm->num_heads);
  671. a.full = dfixed_div(a, b);
  672. b.full = dfixed_const(mc_latency + 512);
  673. c.full = dfixed_const(wm->disp_clk);
  674. b.full = dfixed_div(b, c);
  675. c.full = dfixed_const(dmif_size);
  676. b.full = dfixed_div(c, b);
  677. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  678. b.full = dfixed_const(1000);
  679. c.full = dfixed_const(wm->disp_clk);
  680. b.full = dfixed_div(c, b);
  681. c.full = dfixed_const(wm->bytes_per_pixel);
  682. b.full = dfixed_mul(b, c);
  683. lb_fill_bw = min(tmp, dfixed_trunc(b));
  684. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  685. b.full = dfixed_const(1000);
  686. c.full = dfixed_const(lb_fill_bw);
  687. b.full = dfixed_div(c, b);
  688. a.full = dfixed_div(a, b);
  689. line_fill_time = dfixed_trunc(a);
  690. if (line_fill_time < wm->active_time)
  691. return latency;
  692. else
  693. return latency + (line_fill_time - wm->active_time);
  694. }
  695. static bool dce6_average_bandwidth_vs_dram_bandwidth_for_display(struct dce6_wm_params *wm)
  696. {
  697. if (dce6_average_bandwidth(wm) <=
  698. (dce6_dram_bandwidth_for_display(wm) / wm->num_heads))
  699. return true;
  700. else
  701. return false;
  702. };
  703. static bool dce6_average_bandwidth_vs_available_bandwidth(struct dce6_wm_params *wm)
  704. {
  705. if (dce6_average_bandwidth(wm) <=
  706. (dce6_available_bandwidth(wm) / wm->num_heads))
  707. return true;
  708. else
  709. return false;
  710. };
  711. static bool dce6_check_latency_hiding(struct dce6_wm_params *wm)
  712. {
  713. u32 lb_partitions = wm->lb_size / wm->src_width;
  714. u32 line_time = wm->active_time + wm->blank_time;
  715. u32 latency_tolerant_lines;
  716. u32 latency_hiding;
  717. fixed20_12 a;
  718. a.full = dfixed_const(1);
  719. if (wm->vsc.full > a.full)
  720. latency_tolerant_lines = 1;
  721. else {
  722. if (lb_partitions <= (wm->vtaps + 1))
  723. latency_tolerant_lines = 1;
  724. else
  725. latency_tolerant_lines = 2;
  726. }
  727. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  728. if (dce6_latency_watermark(wm) <= latency_hiding)
  729. return true;
  730. else
  731. return false;
  732. }
  733. static void dce6_program_watermarks(struct radeon_device *rdev,
  734. struct radeon_crtc *radeon_crtc,
  735. u32 lb_size, u32 num_heads)
  736. {
  737. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  738. struct dce6_wm_params wm;
  739. u32 pixel_period;
  740. u32 line_time = 0;
  741. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  742. u32 priority_a_mark = 0, priority_b_mark = 0;
  743. u32 priority_a_cnt = PRIORITY_OFF;
  744. u32 priority_b_cnt = PRIORITY_OFF;
  745. u32 tmp, arb_control3;
  746. fixed20_12 a, b, c;
  747. if (radeon_crtc->base.enabled && num_heads && mode) {
  748. pixel_period = 1000000 / (u32)mode->clock;
  749. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  750. priority_a_cnt = 0;
  751. priority_b_cnt = 0;
  752. wm.yclk = rdev->pm.current_mclk * 10;
  753. wm.sclk = rdev->pm.current_sclk * 10;
  754. wm.disp_clk = mode->clock;
  755. wm.src_width = mode->crtc_hdisplay;
  756. wm.active_time = mode->crtc_hdisplay * pixel_period;
  757. wm.blank_time = line_time - wm.active_time;
  758. wm.interlaced = false;
  759. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  760. wm.interlaced = true;
  761. wm.vsc = radeon_crtc->vsc;
  762. wm.vtaps = 1;
  763. if (radeon_crtc->rmx_type != RMX_OFF)
  764. wm.vtaps = 2;
  765. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  766. wm.lb_size = lb_size;
  767. if (rdev->family == CHIP_ARUBA)
  768. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  769. else
  770. wm.dram_channels = si_get_number_of_dram_channels(rdev);
  771. wm.num_heads = num_heads;
  772. /* set for high clocks */
  773. latency_watermark_a = min(dce6_latency_watermark(&wm), (u32)65535);
  774. /* set for low clocks */
  775. /* wm.yclk = low clk; wm.sclk = low clk */
  776. latency_watermark_b = min(dce6_latency_watermark(&wm), (u32)65535);
  777. /* possibly force display priority to high */
  778. /* should really do this at mode validation time... */
  779. if (!dce6_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  780. !dce6_average_bandwidth_vs_available_bandwidth(&wm) ||
  781. !dce6_check_latency_hiding(&wm) ||
  782. (rdev->disp_priority == 2)) {
  783. DRM_DEBUG_KMS("force priority to high\n");
  784. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  785. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  786. }
  787. a.full = dfixed_const(1000);
  788. b.full = dfixed_const(mode->clock);
  789. b.full = dfixed_div(b, a);
  790. c.full = dfixed_const(latency_watermark_a);
  791. c.full = dfixed_mul(c, b);
  792. c.full = dfixed_mul(c, radeon_crtc->hsc);
  793. c.full = dfixed_div(c, a);
  794. a.full = dfixed_const(16);
  795. c.full = dfixed_div(c, a);
  796. priority_a_mark = dfixed_trunc(c);
  797. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  798. a.full = dfixed_const(1000);
  799. b.full = dfixed_const(mode->clock);
  800. b.full = dfixed_div(b, a);
  801. c.full = dfixed_const(latency_watermark_b);
  802. c.full = dfixed_mul(c, b);
  803. c.full = dfixed_mul(c, radeon_crtc->hsc);
  804. c.full = dfixed_div(c, a);
  805. a.full = dfixed_const(16);
  806. c.full = dfixed_div(c, a);
  807. priority_b_mark = dfixed_trunc(c);
  808. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  809. }
  810. /* select wm A */
  811. arb_control3 = RREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset);
  812. tmp = arb_control3;
  813. tmp &= ~LATENCY_WATERMARK_MASK(3);
  814. tmp |= LATENCY_WATERMARK_MASK(1);
  815. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, tmp);
  816. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  817. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  818. LATENCY_HIGH_WATERMARK(line_time)));
  819. /* select wm B */
  820. tmp = RREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset);
  821. tmp &= ~LATENCY_WATERMARK_MASK(3);
  822. tmp |= LATENCY_WATERMARK_MASK(2);
  823. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, tmp);
  824. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  825. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  826. LATENCY_HIGH_WATERMARK(line_time)));
  827. /* restore original selection */
  828. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, arb_control3);
  829. /* write the priority marks */
  830. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  831. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  832. }
  833. void dce6_bandwidth_update(struct radeon_device *rdev)
  834. {
  835. struct drm_display_mode *mode0 = NULL;
  836. struct drm_display_mode *mode1 = NULL;
  837. u32 num_heads = 0, lb_size;
  838. int i;
  839. radeon_update_display_priority(rdev);
  840. for (i = 0; i < rdev->num_crtc; i++) {
  841. if (rdev->mode_info.crtcs[i]->base.enabled)
  842. num_heads++;
  843. }
  844. for (i = 0; i < rdev->num_crtc; i += 2) {
  845. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  846. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  847. lb_size = dce6_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  848. dce6_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  849. lb_size = dce6_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  850. dce6_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  851. }
  852. }
  853. /*
  854. * Core functions
  855. */
  856. static void si_tiling_mode_table_init(struct radeon_device *rdev)
  857. {
  858. const u32 num_tile_mode_states = 32;
  859. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  860. switch (rdev->config.si.mem_row_size_in_kb) {
  861. case 1:
  862. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  863. break;
  864. case 2:
  865. default:
  866. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  867. break;
  868. case 4:
  869. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  870. break;
  871. }
  872. if ((rdev->family == CHIP_TAHITI) ||
  873. (rdev->family == CHIP_PITCAIRN)) {
  874. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  875. switch (reg_offset) {
  876. case 0: /* non-AA compressed depth or any compressed stencil */
  877. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  878. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  879. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  880. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  881. NUM_BANKS(ADDR_SURF_16_BANK) |
  882. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  883. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  884. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  885. break;
  886. case 1: /* 2xAA/4xAA compressed depth only */
  887. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  888. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  889. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  890. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  891. NUM_BANKS(ADDR_SURF_16_BANK) |
  892. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  893. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  894. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  895. break;
  896. case 2: /* 8xAA compressed depth only */
  897. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  898. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  899. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  900. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  901. NUM_BANKS(ADDR_SURF_16_BANK) |
  902. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  903. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  904. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  905. break;
  906. case 3: /* 2xAA/4xAA compressed depth with stencil (for depth buffer) */
  907. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  908. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  909. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  910. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  911. NUM_BANKS(ADDR_SURF_16_BANK) |
  912. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  913. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  914. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  915. break;
  916. case 4: /* Maps w/ a dimension less than the 2D macro-tile dimensions (for mipmapped depth textures) */
  917. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  918. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  919. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  920. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  921. NUM_BANKS(ADDR_SURF_16_BANK) |
  922. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  923. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  924. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  925. break;
  926. case 5: /* Uncompressed 16bpp depth - and stencil buffer allocated with it */
  927. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  928. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  929. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  930. TILE_SPLIT(split_equal_to_row_size) |
  931. NUM_BANKS(ADDR_SURF_16_BANK) |
  932. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  933. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  934. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  935. break;
  936. case 6: /* Uncompressed 32bpp depth - and stencil buffer allocated with it */
  937. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  938. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  939. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  940. TILE_SPLIT(split_equal_to_row_size) |
  941. NUM_BANKS(ADDR_SURF_16_BANK) |
  942. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  943. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  944. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  945. break;
  946. case 7: /* Uncompressed 8bpp stencil without depth (drivers typically do not use) */
  947. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  948. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  949. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  950. TILE_SPLIT(split_equal_to_row_size) |
  951. NUM_BANKS(ADDR_SURF_16_BANK) |
  952. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  953. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  954. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  955. break;
  956. case 8: /* 1D and 1D Array Surfaces */
  957. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  958. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  959. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  960. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  961. NUM_BANKS(ADDR_SURF_16_BANK) |
  962. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  963. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  964. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  965. break;
  966. case 9: /* Displayable maps. */
  967. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  968. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  969. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  970. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  971. NUM_BANKS(ADDR_SURF_16_BANK) |
  972. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  973. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  974. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  975. break;
  976. case 10: /* Display 8bpp. */
  977. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  978. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  979. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  980. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  981. NUM_BANKS(ADDR_SURF_16_BANK) |
  982. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  983. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  984. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  985. break;
  986. case 11: /* Display 16bpp. */
  987. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  988. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  989. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  990. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  991. NUM_BANKS(ADDR_SURF_16_BANK) |
  992. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  993. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  994. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  995. break;
  996. case 12: /* Display 32bpp. */
  997. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  998. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  999. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1000. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1001. NUM_BANKS(ADDR_SURF_16_BANK) |
  1002. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1003. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1004. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1005. break;
  1006. case 13: /* Thin. */
  1007. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1008. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1009. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1010. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1011. NUM_BANKS(ADDR_SURF_16_BANK) |
  1012. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1013. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1014. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1015. break;
  1016. case 14: /* Thin 8 bpp. */
  1017. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1018. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1019. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1020. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1021. NUM_BANKS(ADDR_SURF_16_BANK) |
  1022. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1023. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1024. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1025. break;
  1026. case 15: /* Thin 16 bpp. */
  1027. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1028. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1029. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1030. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1031. NUM_BANKS(ADDR_SURF_16_BANK) |
  1032. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1033. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1034. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1035. break;
  1036. case 16: /* Thin 32 bpp. */
  1037. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1038. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1039. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1040. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1041. NUM_BANKS(ADDR_SURF_16_BANK) |
  1042. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1043. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1044. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1045. break;
  1046. case 17: /* Thin 64 bpp. */
  1047. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1048. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1049. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1050. TILE_SPLIT(split_equal_to_row_size) |
  1051. NUM_BANKS(ADDR_SURF_16_BANK) |
  1052. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1053. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1054. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1055. break;
  1056. case 21: /* 8 bpp PRT. */
  1057. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1058. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1059. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1060. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1061. NUM_BANKS(ADDR_SURF_16_BANK) |
  1062. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1063. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1064. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1065. break;
  1066. case 22: /* 16 bpp PRT */
  1067. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1068. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1069. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1070. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1071. NUM_BANKS(ADDR_SURF_16_BANK) |
  1072. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1073. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1074. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1075. break;
  1076. case 23: /* 32 bpp PRT */
  1077. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1078. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1079. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1080. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1081. NUM_BANKS(ADDR_SURF_16_BANK) |
  1082. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1083. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1084. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1085. break;
  1086. case 24: /* 64 bpp PRT */
  1087. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1088. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1089. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1090. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1091. NUM_BANKS(ADDR_SURF_16_BANK) |
  1092. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1093. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1094. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1095. break;
  1096. case 25: /* 128 bpp PRT */
  1097. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1098. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1099. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1100. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1101. NUM_BANKS(ADDR_SURF_8_BANK) |
  1102. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1103. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1104. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1105. break;
  1106. default:
  1107. gb_tile_moden = 0;
  1108. break;
  1109. }
  1110. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1111. }
  1112. } else if ((rdev->family == CHIP_VERDE) ||
  1113. (rdev->family == CHIP_OLAND)) {
  1114. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1115. switch (reg_offset) {
  1116. case 0: /* non-AA compressed depth or any compressed stencil */
  1117. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1118. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1119. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1120. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1121. NUM_BANKS(ADDR_SURF_16_BANK) |
  1122. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1123. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1124. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1125. break;
  1126. case 1: /* 2xAA/4xAA compressed depth only */
  1127. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1128. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1129. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1130. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1131. NUM_BANKS(ADDR_SURF_16_BANK) |
  1132. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1133. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1134. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1135. break;
  1136. case 2: /* 8xAA compressed depth only */
  1137. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1138. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1139. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1140. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1141. NUM_BANKS(ADDR_SURF_16_BANK) |
  1142. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1143. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1144. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1145. break;
  1146. case 3: /* 2xAA/4xAA compressed depth with stencil (for depth buffer) */
  1147. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1148. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1149. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1150. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1151. NUM_BANKS(ADDR_SURF_16_BANK) |
  1152. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1153. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1154. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1155. break;
  1156. case 4: /* Maps w/ a dimension less than the 2D macro-tile dimensions (for mipmapped depth textures) */
  1157. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1158. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1159. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1160. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1161. NUM_BANKS(ADDR_SURF_16_BANK) |
  1162. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1163. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1164. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1165. break;
  1166. case 5: /* Uncompressed 16bpp depth - and stencil buffer allocated with it */
  1167. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1168. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1169. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1170. TILE_SPLIT(split_equal_to_row_size) |
  1171. NUM_BANKS(ADDR_SURF_16_BANK) |
  1172. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1173. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1174. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1175. break;
  1176. case 6: /* Uncompressed 32bpp depth - and stencil buffer allocated with it */
  1177. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1178. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1179. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1180. TILE_SPLIT(split_equal_to_row_size) |
  1181. NUM_BANKS(ADDR_SURF_16_BANK) |
  1182. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1183. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1184. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1185. break;
  1186. case 7: /* Uncompressed 8bpp stencil without depth (drivers typically do not use) */
  1187. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1188. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1189. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1190. TILE_SPLIT(split_equal_to_row_size) |
  1191. NUM_BANKS(ADDR_SURF_16_BANK) |
  1192. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1193. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1194. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1195. break;
  1196. case 8: /* 1D and 1D Array Surfaces */
  1197. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1198. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1199. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1200. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1201. NUM_BANKS(ADDR_SURF_16_BANK) |
  1202. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1203. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1204. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1205. break;
  1206. case 9: /* Displayable maps. */
  1207. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1208. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1209. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1210. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1211. NUM_BANKS(ADDR_SURF_16_BANK) |
  1212. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1213. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1214. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1215. break;
  1216. case 10: /* Display 8bpp. */
  1217. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1218. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1219. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1220. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1221. NUM_BANKS(ADDR_SURF_16_BANK) |
  1222. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1223. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1224. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1225. break;
  1226. case 11: /* Display 16bpp. */
  1227. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1228. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1229. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1230. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1231. NUM_BANKS(ADDR_SURF_16_BANK) |
  1232. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1233. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1234. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1235. break;
  1236. case 12: /* Display 32bpp. */
  1237. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1238. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1239. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1240. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1241. NUM_BANKS(ADDR_SURF_16_BANK) |
  1242. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1243. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1244. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1245. break;
  1246. case 13: /* Thin. */
  1247. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1248. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1249. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1250. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1251. NUM_BANKS(ADDR_SURF_16_BANK) |
  1252. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1253. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1254. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1255. break;
  1256. case 14: /* Thin 8 bpp. */
  1257. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1258. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1259. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1260. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1261. NUM_BANKS(ADDR_SURF_16_BANK) |
  1262. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1263. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1264. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1265. break;
  1266. case 15: /* Thin 16 bpp. */
  1267. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1268. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1269. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1270. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1271. NUM_BANKS(ADDR_SURF_16_BANK) |
  1272. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1273. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1274. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1275. break;
  1276. case 16: /* Thin 32 bpp. */
  1277. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1278. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1279. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1280. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1281. NUM_BANKS(ADDR_SURF_16_BANK) |
  1282. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1283. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1284. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1285. break;
  1286. case 17: /* Thin 64 bpp. */
  1287. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1288. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1289. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1290. TILE_SPLIT(split_equal_to_row_size) |
  1291. NUM_BANKS(ADDR_SURF_16_BANK) |
  1292. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1293. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1294. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1295. break;
  1296. case 21: /* 8 bpp PRT. */
  1297. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1298. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1299. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1300. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1301. NUM_BANKS(ADDR_SURF_16_BANK) |
  1302. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1303. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1304. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1305. break;
  1306. case 22: /* 16 bpp PRT */
  1307. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1308. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1309. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1310. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1311. NUM_BANKS(ADDR_SURF_16_BANK) |
  1312. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1313. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1314. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1315. break;
  1316. case 23: /* 32 bpp PRT */
  1317. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1318. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1319. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1320. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1321. NUM_BANKS(ADDR_SURF_16_BANK) |
  1322. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1323. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1324. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1325. break;
  1326. case 24: /* 64 bpp PRT */
  1327. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1328. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1329. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1330. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1331. NUM_BANKS(ADDR_SURF_16_BANK) |
  1332. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1333. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1334. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1335. break;
  1336. case 25: /* 128 bpp PRT */
  1337. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1338. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1339. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1340. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1341. NUM_BANKS(ADDR_SURF_8_BANK) |
  1342. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1343. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1344. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1345. break;
  1346. default:
  1347. gb_tile_moden = 0;
  1348. break;
  1349. }
  1350. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1351. }
  1352. } else
  1353. DRM_ERROR("unknown asic: 0x%x\n", rdev->family);
  1354. }
  1355. static void si_select_se_sh(struct radeon_device *rdev,
  1356. u32 se_num, u32 sh_num)
  1357. {
  1358. u32 data = INSTANCE_BROADCAST_WRITES;
  1359. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  1360. data = SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  1361. else if (se_num == 0xffffffff)
  1362. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  1363. else if (sh_num == 0xffffffff)
  1364. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  1365. else
  1366. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  1367. WREG32(GRBM_GFX_INDEX, data);
  1368. }
  1369. static u32 si_create_bitmask(u32 bit_width)
  1370. {
  1371. u32 i, mask = 0;
  1372. for (i = 0; i < bit_width; i++) {
  1373. mask <<= 1;
  1374. mask |= 1;
  1375. }
  1376. return mask;
  1377. }
  1378. static u32 si_get_cu_enabled(struct radeon_device *rdev, u32 cu_per_sh)
  1379. {
  1380. u32 data, mask;
  1381. data = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  1382. if (data & 1)
  1383. data &= INACTIVE_CUS_MASK;
  1384. else
  1385. data = 0;
  1386. data |= RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  1387. data >>= INACTIVE_CUS_SHIFT;
  1388. mask = si_create_bitmask(cu_per_sh);
  1389. return ~data & mask;
  1390. }
  1391. static void si_setup_spi(struct radeon_device *rdev,
  1392. u32 se_num, u32 sh_per_se,
  1393. u32 cu_per_sh)
  1394. {
  1395. int i, j, k;
  1396. u32 data, mask, active_cu;
  1397. for (i = 0; i < se_num; i++) {
  1398. for (j = 0; j < sh_per_se; j++) {
  1399. si_select_se_sh(rdev, i, j);
  1400. data = RREG32(SPI_STATIC_THREAD_MGMT_3);
  1401. active_cu = si_get_cu_enabled(rdev, cu_per_sh);
  1402. mask = 1;
  1403. for (k = 0; k < 16; k++) {
  1404. mask <<= k;
  1405. if (active_cu & mask) {
  1406. data &= ~mask;
  1407. WREG32(SPI_STATIC_THREAD_MGMT_3, data);
  1408. break;
  1409. }
  1410. }
  1411. }
  1412. }
  1413. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1414. }
  1415. static u32 si_get_rb_disabled(struct radeon_device *rdev,
  1416. u32 max_rb_num, u32 se_num,
  1417. u32 sh_per_se)
  1418. {
  1419. u32 data, mask;
  1420. data = RREG32(CC_RB_BACKEND_DISABLE);
  1421. if (data & 1)
  1422. data &= BACKEND_DISABLE_MASK;
  1423. else
  1424. data = 0;
  1425. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  1426. data >>= BACKEND_DISABLE_SHIFT;
  1427. mask = si_create_bitmask(max_rb_num / se_num / sh_per_se);
  1428. return data & mask;
  1429. }
  1430. static void si_setup_rb(struct radeon_device *rdev,
  1431. u32 se_num, u32 sh_per_se,
  1432. u32 max_rb_num)
  1433. {
  1434. int i, j;
  1435. u32 data, mask;
  1436. u32 disabled_rbs = 0;
  1437. u32 enabled_rbs = 0;
  1438. for (i = 0; i < se_num; i++) {
  1439. for (j = 0; j < sh_per_se; j++) {
  1440. si_select_se_sh(rdev, i, j);
  1441. data = si_get_rb_disabled(rdev, max_rb_num, se_num, sh_per_se);
  1442. disabled_rbs |= data << ((i * sh_per_se + j) * TAHITI_RB_BITMAP_WIDTH_PER_SH);
  1443. }
  1444. }
  1445. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1446. mask = 1;
  1447. for (i = 0; i < max_rb_num; i++) {
  1448. if (!(disabled_rbs & mask))
  1449. enabled_rbs |= mask;
  1450. mask <<= 1;
  1451. }
  1452. for (i = 0; i < se_num; i++) {
  1453. si_select_se_sh(rdev, i, 0xffffffff);
  1454. data = 0;
  1455. for (j = 0; j < sh_per_se; j++) {
  1456. switch (enabled_rbs & 3) {
  1457. case 1:
  1458. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  1459. break;
  1460. case 2:
  1461. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  1462. break;
  1463. case 3:
  1464. default:
  1465. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  1466. break;
  1467. }
  1468. enabled_rbs >>= 2;
  1469. }
  1470. WREG32(PA_SC_RASTER_CONFIG, data);
  1471. }
  1472. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1473. }
  1474. static void si_gpu_init(struct radeon_device *rdev)
  1475. {
  1476. u32 gb_addr_config = 0;
  1477. u32 mc_shared_chmap, mc_arb_ramcfg;
  1478. u32 sx_debug_1;
  1479. u32 hdp_host_path_cntl;
  1480. u32 tmp;
  1481. int i, j;
  1482. switch (rdev->family) {
  1483. case CHIP_TAHITI:
  1484. rdev->config.si.max_shader_engines = 2;
  1485. rdev->config.si.max_tile_pipes = 12;
  1486. rdev->config.si.max_cu_per_sh = 8;
  1487. rdev->config.si.max_sh_per_se = 2;
  1488. rdev->config.si.max_backends_per_se = 4;
  1489. rdev->config.si.max_texture_channel_caches = 12;
  1490. rdev->config.si.max_gprs = 256;
  1491. rdev->config.si.max_gs_threads = 32;
  1492. rdev->config.si.max_hw_contexts = 8;
  1493. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  1494. rdev->config.si.sc_prim_fifo_size_backend = 0x100;
  1495. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  1496. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  1497. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1498. break;
  1499. case CHIP_PITCAIRN:
  1500. rdev->config.si.max_shader_engines = 2;
  1501. rdev->config.si.max_tile_pipes = 8;
  1502. rdev->config.si.max_cu_per_sh = 5;
  1503. rdev->config.si.max_sh_per_se = 2;
  1504. rdev->config.si.max_backends_per_se = 4;
  1505. rdev->config.si.max_texture_channel_caches = 8;
  1506. rdev->config.si.max_gprs = 256;
  1507. rdev->config.si.max_gs_threads = 32;
  1508. rdev->config.si.max_hw_contexts = 8;
  1509. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  1510. rdev->config.si.sc_prim_fifo_size_backend = 0x100;
  1511. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  1512. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  1513. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1514. break;
  1515. case CHIP_VERDE:
  1516. default:
  1517. rdev->config.si.max_shader_engines = 1;
  1518. rdev->config.si.max_tile_pipes = 4;
  1519. rdev->config.si.max_cu_per_sh = 2;
  1520. rdev->config.si.max_sh_per_se = 2;
  1521. rdev->config.si.max_backends_per_se = 4;
  1522. rdev->config.si.max_texture_channel_caches = 4;
  1523. rdev->config.si.max_gprs = 256;
  1524. rdev->config.si.max_gs_threads = 32;
  1525. rdev->config.si.max_hw_contexts = 8;
  1526. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  1527. rdev->config.si.sc_prim_fifo_size_backend = 0x40;
  1528. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  1529. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  1530. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  1531. break;
  1532. case CHIP_OLAND:
  1533. rdev->config.si.max_shader_engines = 1;
  1534. rdev->config.si.max_tile_pipes = 4;
  1535. rdev->config.si.max_cu_per_sh = 6;
  1536. rdev->config.si.max_sh_per_se = 1;
  1537. rdev->config.si.max_backends_per_se = 2;
  1538. rdev->config.si.max_texture_channel_caches = 4;
  1539. rdev->config.si.max_gprs = 256;
  1540. rdev->config.si.max_gs_threads = 16;
  1541. rdev->config.si.max_hw_contexts = 8;
  1542. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  1543. rdev->config.si.sc_prim_fifo_size_backend = 0x40;
  1544. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  1545. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  1546. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  1547. break;
  1548. }
  1549. /* Initialize HDP */
  1550. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1551. WREG32((0x2c14 + j), 0x00000000);
  1552. WREG32((0x2c18 + j), 0x00000000);
  1553. WREG32((0x2c1c + j), 0x00000000);
  1554. WREG32((0x2c20 + j), 0x00000000);
  1555. WREG32((0x2c24 + j), 0x00000000);
  1556. }
  1557. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1558. evergreen_fix_pci_max_read_req_size(rdev);
  1559. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  1560. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1561. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1562. rdev->config.si.num_tile_pipes = rdev->config.si.max_tile_pipes;
  1563. rdev->config.si.mem_max_burst_length_bytes = 256;
  1564. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  1565. rdev->config.si.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1566. if (rdev->config.si.mem_row_size_in_kb > 4)
  1567. rdev->config.si.mem_row_size_in_kb = 4;
  1568. /* XXX use MC settings? */
  1569. rdev->config.si.shader_engine_tile_size = 32;
  1570. rdev->config.si.num_gpus = 1;
  1571. rdev->config.si.multi_gpu_tile_size = 64;
  1572. /* fix up row size */
  1573. gb_addr_config &= ~ROW_SIZE_MASK;
  1574. switch (rdev->config.si.mem_row_size_in_kb) {
  1575. case 1:
  1576. default:
  1577. gb_addr_config |= ROW_SIZE(0);
  1578. break;
  1579. case 2:
  1580. gb_addr_config |= ROW_SIZE(1);
  1581. break;
  1582. case 4:
  1583. gb_addr_config |= ROW_SIZE(2);
  1584. break;
  1585. }
  1586. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1587. * not have bank info, so create a custom tiling dword.
  1588. * bits 3:0 num_pipes
  1589. * bits 7:4 num_banks
  1590. * bits 11:8 group_size
  1591. * bits 15:12 row_size
  1592. */
  1593. rdev->config.si.tile_config = 0;
  1594. switch (rdev->config.si.num_tile_pipes) {
  1595. case 1:
  1596. rdev->config.si.tile_config |= (0 << 0);
  1597. break;
  1598. case 2:
  1599. rdev->config.si.tile_config |= (1 << 0);
  1600. break;
  1601. case 4:
  1602. rdev->config.si.tile_config |= (2 << 0);
  1603. break;
  1604. case 8:
  1605. default:
  1606. /* XXX what about 12? */
  1607. rdev->config.si.tile_config |= (3 << 0);
  1608. break;
  1609. }
  1610. switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
  1611. case 0: /* four banks */
  1612. rdev->config.si.tile_config |= 0 << 4;
  1613. break;
  1614. case 1: /* eight banks */
  1615. rdev->config.si.tile_config |= 1 << 4;
  1616. break;
  1617. case 2: /* sixteen banks */
  1618. default:
  1619. rdev->config.si.tile_config |= 2 << 4;
  1620. break;
  1621. }
  1622. rdev->config.si.tile_config |=
  1623. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  1624. rdev->config.si.tile_config |=
  1625. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  1626. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1627. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1628. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1629. WREG32(DMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
  1630. WREG32(DMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
  1631. si_tiling_mode_table_init(rdev);
  1632. si_setup_rb(rdev, rdev->config.si.max_shader_engines,
  1633. rdev->config.si.max_sh_per_se,
  1634. rdev->config.si.max_backends_per_se);
  1635. si_setup_spi(rdev, rdev->config.si.max_shader_engines,
  1636. rdev->config.si.max_sh_per_se,
  1637. rdev->config.si.max_cu_per_sh);
  1638. /* set HW defaults for 3D engine */
  1639. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1640. ROQ_IB2_START(0x2b)));
  1641. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  1642. sx_debug_1 = RREG32(SX_DEBUG_1);
  1643. WREG32(SX_DEBUG_1, sx_debug_1);
  1644. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1645. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.si.sc_prim_fifo_size_frontend) |
  1646. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.si.sc_prim_fifo_size_backend) |
  1647. SC_HIZ_TILE_FIFO_SIZE(rdev->config.si.sc_hiz_tile_fifo_size) |
  1648. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.si.sc_earlyz_tile_fifo_size)));
  1649. WREG32(VGT_NUM_INSTANCES, 1);
  1650. WREG32(CP_PERFMON_CNTL, 0);
  1651. WREG32(SQ_CONFIG, 0);
  1652. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1653. FORCE_EOV_MAX_REZ_CNT(255)));
  1654. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  1655. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  1656. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1657. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1658. WREG32(CB_PERFCOUNTER0_SELECT0, 0);
  1659. WREG32(CB_PERFCOUNTER0_SELECT1, 0);
  1660. WREG32(CB_PERFCOUNTER1_SELECT0, 0);
  1661. WREG32(CB_PERFCOUNTER1_SELECT1, 0);
  1662. WREG32(CB_PERFCOUNTER2_SELECT0, 0);
  1663. WREG32(CB_PERFCOUNTER2_SELECT1, 0);
  1664. WREG32(CB_PERFCOUNTER3_SELECT0, 0);
  1665. WREG32(CB_PERFCOUNTER3_SELECT1, 0);
  1666. tmp = RREG32(HDP_MISC_CNTL);
  1667. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  1668. WREG32(HDP_MISC_CNTL, tmp);
  1669. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1670. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1671. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1672. udelay(50);
  1673. }
  1674. /*
  1675. * GPU scratch registers helpers function.
  1676. */
  1677. static void si_scratch_init(struct radeon_device *rdev)
  1678. {
  1679. int i;
  1680. rdev->scratch.num_reg = 7;
  1681. rdev->scratch.reg_base = SCRATCH_REG0;
  1682. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1683. rdev->scratch.free[i] = true;
  1684. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  1685. }
  1686. }
  1687. void si_fence_ring_emit(struct radeon_device *rdev,
  1688. struct radeon_fence *fence)
  1689. {
  1690. struct radeon_ring *ring = &rdev->ring[fence->ring];
  1691. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  1692. /* flush read cache over gart */
  1693. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1694. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  1695. radeon_ring_write(ring, 0);
  1696. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1697. radeon_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  1698. PACKET3_TC_ACTION_ENA |
  1699. PACKET3_SH_KCACHE_ACTION_ENA |
  1700. PACKET3_SH_ICACHE_ACTION_ENA);
  1701. radeon_ring_write(ring, 0xFFFFFFFF);
  1702. radeon_ring_write(ring, 0);
  1703. radeon_ring_write(ring, 10); /* poll interval */
  1704. /* EVENT_WRITE_EOP - flush caches, send int */
  1705. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1706. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) | EVENT_INDEX(5));
  1707. radeon_ring_write(ring, addr & 0xffffffff);
  1708. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  1709. radeon_ring_write(ring, fence->seq);
  1710. radeon_ring_write(ring, 0);
  1711. }
  1712. /*
  1713. * IB stuff
  1714. */
  1715. void si_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1716. {
  1717. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1718. u32 header;
  1719. if (ib->is_const_ib) {
  1720. /* set switch buffer packet before const IB */
  1721. radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1722. radeon_ring_write(ring, 0);
  1723. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  1724. } else {
  1725. u32 next_rptr;
  1726. if (ring->rptr_save_reg) {
  1727. next_rptr = ring->wptr + 3 + 4 + 8;
  1728. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1729. radeon_ring_write(ring, ((ring->rptr_save_reg -
  1730. PACKET3_SET_CONFIG_REG_START) >> 2));
  1731. radeon_ring_write(ring, next_rptr);
  1732. } else if (rdev->wb.enabled) {
  1733. next_rptr = ring->wptr + 5 + 4 + 8;
  1734. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1735. radeon_ring_write(ring, (1 << 8));
  1736. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  1737. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  1738. radeon_ring_write(ring, next_rptr);
  1739. }
  1740. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  1741. }
  1742. radeon_ring_write(ring, header);
  1743. radeon_ring_write(ring,
  1744. #ifdef __BIG_ENDIAN
  1745. (2 << 0) |
  1746. #endif
  1747. (ib->gpu_addr & 0xFFFFFFFC));
  1748. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  1749. radeon_ring_write(ring, ib->length_dw |
  1750. (ib->vm ? (ib->vm->id << 24) : 0));
  1751. if (!ib->is_const_ib) {
  1752. /* flush read cache over gart for this vmid */
  1753. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1754. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  1755. radeon_ring_write(ring, ib->vm ? ib->vm->id : 0);
  1756. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1757. radeon_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  1758. PACKET3_TC_ACTION_ENA |
  1759. PACKET3_SH_KCACHE_ACTION_ENA |
  1760. PACKET3_SH_ICACHE_ACTION_ENA);
  1761. radeon_ring_write(ring, 0xFFFFFFFF);
  1762. radeon_ring_write(ring, 0);
  1763. radeon_ring_write(ring, 10); /* poll interval */
  1764. }
  1765. }
  1766. /*
  1767. * CP.
  1768. */
  1769. static void si_cp_enable(struct radeon_device *rdev, bool enable)
  1770. {
  1771. if (enable)
  1772. WREG32(CP_ME_CNTL, 0);
  1773. else {
  1774. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1775. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  1776. WREG32(SCRATCH_UMSK, 0);
  1777. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1778. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1779. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1780. }
  1781. udelay(50);
  1782. }
  1783. static int si_cp_load_microcode(struct radeon_device *rdev)
  1784. {
  1785. const __be32 *fw_data;
  1786. int i;
  1787. if (!rdev->me_fw || !rdev->pfp_fw)
  1788. return -EINVAL;
  1789. si_cp_enable(rdev, false);
  1790. /* PFP */
  1791. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1792. WREG32(CP_PFP_UCODE_ADDR, 0);
  1793. for (i = 0; i < SI_PFP_UCODE_SIZE; i++)
  1794. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1795. WREG32(CP_PFP_UCODE_ADDR, 0);
  1796. /* CE */
  1797. fw_data = (const __be32 *)rdev->ce_fw->data;
  1798. WREG32(CP_CE_UCODE_ADDR, 0);
  1799. for (i = 0; i < SI_CE_UCODE_SIZE; i++)
  1800. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  1801. WREG32(CP_CE_UCODE_ADDR, 0);
  1802. /* ME */
  1803. fw_data = (const __be32 *)rdev->me_fw->data;
  1804. WREG32(CP_ME_RAM_WADDR, 0);
  1805. for (i = 0; i < SI_PM4_UCODE_SIZE; i++)
  1806. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1807. WREG32(CP_ME_RAM_WADDR, 0);
  1808. WREG32(CP_PFP_UCODE_ADDR, 0);
  1809. WREG32(CP_CE_UCODE_ADDR, 0);
  1810. WREG32(CP_ME_RAM_WADDR, 0);
  1811. WREG32(CP_ME_RAM_RADDR, 0);
  1812. return 0;
  1813. }
  1814. static int si_cp_start(struct radeon_device *rdev)
  1815. {
  1816. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1817. int r, i;
  1818. r = radeon_ring_lock(rdev, ring, 7 + 4);
  1819. if (r) {
  1820. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1821. return r;
  1822. }
  1823. /* init the CP */
  1824. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1825. radeon_ring_write(ring, 0x1);
  1826. radeon_ring_write(ring, 0x0);
  1827. radeon_ring_write(ring, rdev->config.si.max_hw_contexts - 1);
  1828. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1829. radeon_ring_write(ring, 0);
  1830. radeon_ring_write(ring, 0);
  1831. /* init the CE partitions */
  1832. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1833. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1834. radeon_ring_write(ring, 0xc000);
  1835. radeon_ring_write(ring, 0xe000);
  1836. radeon_ring_unlock_commit(rdev, ring);
  1837. si_cp_enable(rdev, true);
  1838. r = radeon_ring_lock(rdev, ring, si_default_size + 10);
  1839. if (r) {
  1840. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1841. return r;
  1842. }
  1843. /* setup clear context state */
  1844. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1845. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1846. for (i = 0; i < si_default_size; i++)
  1847. radeon_ring_write(ring, si_default_state[i]);
  1848. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1849. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1850. /* set clear context state */
  1851. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1852. radeon_ring_write(ring, 0);
  1853. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1854. radeon_ring_write(ring, 0x00000316);
  1855. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1856. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  1857. radeon_ring_unlock_commit(rdev, ring);
  1858. for (i = RADEON_RING_TYPE_GFX_INDEX; i <= CAYMAN_RING_TYPE_CP2_INDEX; ++i) {
  1859. ring = &rdev->ring[i];
  1860. r = radeon_ring_lock(rdev, ring, 2);
  1861. /* clear the compute context state */
  1862. radeon_ring_write(ring, PACKET3_COMPUTE(PACKET3_CLEAR_STATE, 0));
  1863. radeon_ring_write(ring, 0);
  1864. radeon_ring_unlock_commit(rdev, ring);
  1865. }
  1866. return 0;
  1867. }
  1868. static void si_cp_fini(struct radeon_device *rdev)
  1869. {
  1870. struct radeon_ring *ring;
  1871. si_cp_enable(rdev, false);
  1872. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1873. radeon_ring_fini(rdev, ring);
  1874. radeon_scratch_free(rdev, ring->rptr_save_reg);
  1875. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  1876. radeon_ring_fini(rdev, ring);
  1877. radeon_scratch_free(rdev, ring->rptr_save_reg);
  1878. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  1879. radeon_ring_fini(rdev, ring);
  1880. radeon_scratch_free(rdev, ring->rptr_save_reg);
  1881. }
  1882. static int si_cp_resume(struct radeon_device *rdev)
  1883. {
  1884. struct radeon_ring *ring;
  1885. u32 tmp;
  1886. u32 rb_bufsz;
  1887. int r;
  1888. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1889. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1890. SOFT_RESET_PA |
  1891. SOFT_RESET_VGT |
  1892. SOFT_RESET_SPI |
  1893. SOFT_RESET_SX));
  1894. RREG32(GRBM_SOFT_RESET);
  1895. mdelay(15);
  1896. WREG32(GRBM_SOFT_RESET, 0);
  1897. RREG32(GRBM_SOFT_RESET);
  1898. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1899. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1900. /* Set the write pointer delay */
  1901. WREG32(CP_RB_WPTR_DELAY, 0);
  1902. WREG32(CP_DEBUG, 0);
  1903. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1904. /* ring 0 - compute and gfx */
  1905. /* Set ring buffer size */
  1906. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1907. rb_bufsz = drm_order(ring->ring_size / 8);
  1908. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1909. #ifdef __BIG_ENDIAN
  1910. tmp |= BUF_SWAP_32BIT;
  1911. #endif
  1912. WREG32(CP_RB0_CNTL, tmp);
  1913. /* Initialize the ring buffer's read and write pointers */
  1914. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  1915. ring->wptr = 0;
  1916. WREG32(CP_RB0_WPTR, ring->wptr);
  1917. /* set the wb address whether it's enabled or not */
  1918. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  1919. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1920. if (rdev->wb.enabled)
  1921. WREG32(SCRATCH_UMSK, 0xff);
  1922. else {
  1923. tmp |= RB_NO_UPDATE;
  1924. WREG32(SCRATCH_UMSK, 0);
  1925. }
  1926. mdelay(1);
  1927. WREG32(CP_RB0_CNTL, tmp);
  1928. WREG32(CP_RB0_BASE, ring->gpu_addr >> 8);
  1929. ring->rptr = RREG32(CP_RB0_RPTR);
  1930. /* ring1 - compute only */
  1931. /* Set ring buffer size */
  1932. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  1933. rb_bufsz = drm_order(ring->ring_size / 8);
  1934. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1935. #ifdef __BIG_ENDIAN
  1936. tmp |= BUF_SWAP_32BIT;
  1937. #endif
  1938. WREG32(CP_RB1_CNTL, tmp);
  1939. /* Initialize the ring buffer's read and write pointers */
  1940. WREG32(CP_RB1_CNTL, tmp | RB_RPTR_WR_ENA);
  1941. ring->wptr = 0;
  1942. WREG32(CP_RB1_WPTR, ring->wptr);
  1943. /* set the wb address whether it's enabled or not */
  1944. WREG32(CP_RB1_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFFFFFFFC);
  1945. WREG32(CP_RB1_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFF);
  1946. mdelay(1);
  1947. WREG32(CP_RB1_CNTL, tmp);
  1948. WREG32(CP_RB1_BASE, ring->gpu_addr >> 8);
  1949. ring->rptr = RREG32(CP_RB1_RPTR);
  1950. /* ring2 - compute only */
  1951. /* Set ring buffer size */
  1952. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  1953. rb_bufsz = drm_order(ring->ring_size / 8);
  1954. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1955. #ifdef __BIG_ENDIAN
  1956. tmp |= BUF_SWAP_32BIT;
  1957. #endif
  1958. WREG32(CP_RB2_CNTL, tmp);
  1959. /* Initialize the ring buffer's read and write pointers */
  1960. WREG32(CP_RB2_CNTL, tmp | RB_RPTR_WR_ENA);
  1961. ring->wptr = 0;
  1962. WREG32(CP_RB2_WPTR, ring->wptr);
  1963. /* set the wb address whether it's enabled or not */
  1964. WREG32(CP_RB2_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFFFFFFFC);
  1965. WREG32(CP_RB2_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFF);
  1966. mdelay(1);
  1967. WREG32(CP_RB2_CNTL, tmp);
  1968. WREG32(CP_RB2_BASE, ring->gpu_addr >> 8);
  1969. ring->rptr = RREG32(CP_RB2_RPTR);
  1970. /* start the rings */
  1971. si_cp_start(rdev);
  1972. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  1973. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = true;
  1974. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = true;
  1975. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1976. if (r) {
  1977. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1978. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1979. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1980. return r;
  1981. }
  1982. r = radeon_ring_test(rdev, CAYMAN_RING_TYPE_CP1_INDEX, &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX]);
  1983. if (r) {
  1984. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1985. }
  1986. r = radeon_ring_test(rdev, CAYMAN_RING_TYPE_CP2_INDEX, &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX]);
  1987. if (r) {
  1988. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1989. }
  1990. return 0;
  1991. }
  1992. static u32 si_gpu_check_soft_reset(struct radeon_device *rdev)
  1993. {
  1994. u32 reset_mask = 0;
  1995. u32 tmp;
  1996. /* GRBM_STATUS */
  1997. tmp = RREG32(GRBM_STATUS);
  1998. if (tmp & (PA_BUSY | SC_BUSY |
  1999. BCI_BUSY | SX_BUSY |
  2000. TA_BUSY | VGT_BUSY |
  2001. DB_BUSY | CB_BUSY |
  2002. GDS_BUSY | SPI_BUSY |
  2003. IA_BUSY | IA_BUSY_NO_DMA))
  2004. reset_mask |= RADEON_RESET_GFX;
  2005. if (tmp & (CF_RQ_PENDING | PF_RQ_PENDING |
  2006. CP_BUSY | CP_COHERENCY_BUSY))
  2007. reset_mask |= RADEON_RESET_CP;
  2008. if (tmp & GRBM_EE_BUSY)
  2009. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  2010. /* GRBM_STATUS2 */
  2011. tmp = RREG32(GRBM_STATUS2);
  2012. if (tmp & (RLC_RQ_PENDING | RLC_BUSY))
  2013. reset_mask |= RADEON_RESET_RLC;
  2014. /* DMA_STATUS_REG 0 */
  2015. tmp = RREG32(DMA_STATUS_REG + DMA0_REGISTER_OFFSET);
  2016. if (!(tmp & DMA_IDLE))
  2017. reset_mask |= RADEON_RESET_DMA;
  2018. /* DMA_STATUS_REG 1 */
  2019. tmp = RREG32(DMA_STATUS_REG + DMA1_REGISTER_OFFSET);
  2020. if (!(tmp & DMA_IDLE))
  2021. reset_mask |= RADEON_RESET_DMA1;
  2022. /* SRBM_STATUS2 */
  2023. tmp = RREG32(SRBM_STATUS2);
  2024. if (tmp & DMA_BUSY)
  2025. reset_mask |= RADEON_RESET_DMA;
  2026. if (tmp & DMA1_BUSY)
  2027. reset_mask |= RADEON_RESET_DMA1;
  2028. /* SRBM_STATUS */
  2029. tmp = RREG32(SRBM_STATUS);
  2030. if (tmp & IH_BUSY)
  2031. reset_mask |= RADEON_RESET_IH;
  2032. if (tmp & SEM_BUSY)
  2033. reset_mask |= RADEON_RESET_SEM;
  2034. if (tmp & GRBM_RQ_PENDING)
  2035. reset_mask |= RADEON_RESET_GRBM;
  2036. if (tmp & VMC_BUSY)
  2037. reset_mask |= RADEON_RESET_VMC;
  2038. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  2039. MCC_BUSY | MCD_BUSY))
  2040. reset_mask |= RADEON_RESET_MC;
  2041. if (evergreen_is_display_hung(rdev))
  2042. reset_mask |= RADEON_RESET_DISPLAY;
  2043. /* VM_L2_STATUS */
  2044. tmp = RREG32(VM_L2_STATUS);
  2045. if (tmp & L2_BUSY)
  2046. reset_mask |= RADEON_RESET_VMC;
  2047. /* Skip MC reset as it's mostly likely not hung, just busy */
  2048. if (reset_mask & RADEON_RESET_MC) {
  2049. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  2050. reset_mask &= ~RADEON_RESET_MC;
  2051. }
  2052. return reset_mask;
  2053. }
  2054. static void si_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  2055. {
  2056. struct evergreen_mc_save save;
  2057. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  2058. u32 tmp;
  2059. if (reset_mask == 0)
  2060. return;
  2061. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  2062. evergreen_print_gpu_status_regs(rdev);
  2063. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  2064. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  2065. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  2066. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  2067. /* Disable CP parsing/prefetching */
  2068. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  2069. if (reset_mask & RADEON_RESET_DMA) {
  2070. /* dma0 */
  2071. tmp = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
  2072. tmp &= ~DMA_RB_ENABLE;
  2073. WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, tmp);
  2074. }
  2075. if (reset_mask & RADEON_RESET_DMA1) {
  2076. /* dma1 */
  2077. tmp = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
  2078. tmp &= ~DMA_RB_ENABLE;
  2079. WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, tmp);
  2080. }
  2081. udelay(50);
  2082. evergreen_mc_stop(rdev, &save);
  2083. if (evergreen_mc_wait_for_idle(rdev)) {
  2084. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2085. }
  2086. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP)) {
  2087. grbm_soft_reset = SOFT_RESET_CB |
  2088. SOFT_RESET_DB |
  2089. SOFT_RESET_GDS |
  2090. SOFT_RESET_PA |
  2091. SOFT_RESET_SC |
  2092. SOFT_RESET_BCI |
  2093. SOFT_RESET_SPI |
  2094. SOFT_RESET_SX |
  2095. SOFT_RESET_TC |
  2096. SOFT_RESET_TA |
  2097. SOFT_RESET_VGT |
  2098. SOFT_RESET_IA;
  2099. }
  2100. if (reset_mask & RADEON_RESET_CP) {
  2101. grbm_soft_reset |= SOFT_RESET_CP | SOFT_RESET_VGT;
  2102. srbm_soft_reset |= SOFT_RESET_GRBM;
  2103. }
  2104. if (reset_mask & RADEON_RESET_DMA)
  2105. srbm_soft_reset |= SOFT_RESET_DMA;
  2106. if (reset_mask & RADEON_RESET_DMA1)
  2107. srbm_soft_reset |= SOFT_RESET_DMA1;
  2108. if (reset_mask & RADEON_RESET_DISPLAY)
  2109. srbm_soft_reset |= SOFT_RESET_DC;
  2110. if (reset_mask & RADEON_RESET_RLC)
  2111. grbm_soft_reset |= SOFT_RESET_RLC;
  2112. if (reset_mask & RADEON_RESET_SEM)
  2113. srbm_soft_reset |= SOFT_RESET_SEM;
  2114. if (reset_mask & RADEON_RESET_IH)
  2115. srbm_soft_reset |= SOFT_RESET_IH;
  2116. if (reset_mask & RADEON_RESET_GRBM)
  2117. srbm_soft_reset |= SOFT_RESET_GRBM;
  2118. if (reset_mask & RADEON_RESET_VMC)
  2119. srbm_soft_reset |= SOFT_RESET_VMC;
  2120. if (reset_mask & RADEON_RESET_MC)
  2121. srbm_soft_reset |= SOFT_RESET_MC;
  2122. if (grbm_soft_reset) {
  2123. tmp = RREG32(GRBM_SOFT_RESET);
  2124. tmp |= grbm_soft_reset;
  2125. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2126. WREG32(GRBM_SOFT_RESET, tmp);
  2127. tmp = RREG32(GRBM_SOFT_RESET);
  2128. udelay(50);
  2129. tmp &= ~grbm_soft_reset;
  2130. WREG32(GRBM_SOFT_RESET, tmp);
  2131. tmp = RREG32(GRBM_SOFT_RESET);
  2132. }
  2133. if (srbm_soft_reset) {
  2134. tmp = RREG32(SRBM_SOFT_RESET);
  2135. tmp |= srbm_soft_reset;
  2136. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2137. WREG32(SRBM_SOFT_RESET, tmp);
  2138. tmp = RREG32(SRBM_SOFT_RESET);
  2139. udelay(50);
  2140. tmp &= ~srbm_soft_reset;
  2141. WREG32(SRBM_SOFT_RESET, tmp);
  2142. tmp = RREG32(SRBM_SOFT_RESET);
  2143. }
  2144. /* Wait a little for things to settle down */
  2145. udelay(50);
  2146. evergreen_mc_resume(rdev, &save);
  2147. udelay(50);
  2148. evergreen_print_gpu_status_regs(rdev);
  2149. }
  2150. int si_asic_reset(struct radeon_device *rdev)
  2151. {
  2152. u32 reset_mask;
  2153. reset_mask = si_gpu_check_soft_reset(rdev);
  2154. if (reset_mask)
  2155. r600_set_bios_scratch_engine_hung(rdev, true);
  2156. si_gpu_soft_reset(rdev, reset_mask);
  2157. reset_mask = si_gpu_check_soft_reset(rdev);
  2158. if (!reset_mask)
  2159. r600_set_bios_scratch_engine_hung(rdev, false);
  2160. return 0;
  2161. }
  2162. /**
  2163. * si_gfx_is_lockup - Check if the GFX engine is locked up
  2164. *
  2165. * @rdev: radeon_device pointer
  2166. * @ring: radeon_ring structure holding ring information
  2167. *
  2168. * Check if the GFX engine is locked up.
  2169. * Returns true if the engine appears to be locked up, false if not.
  2170. */
  2171. bool si_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2172. {
  2173. u32 reset_mask = si_gpu_check_soft_reset(rdev);
  2174. if (!(reset_mask & (RADEON_RESET_GFX |
  2175. RADEON_RESET_COMPUTE |
  2176. RADEON_RESET_CP))) {
  2177. radeon_ring_lockup_update(ring);
  2178. return false;
  2179. }
  2180. /* force CP activities */
  2181. radeon_ring_force_activity(rdev, ring);
  2182. return radeon_ring_test_lockup(rdev, ring);
  2183. }
  2184. /**
  2185. * si_dma_is_lockup - Check if the DMA engine is locked up
  2186. *
  2187. * @rdev: radeon_device pointer
  2188. * @ring: radeon_ring structure holding ring information
  2189. *
  2190. * Check if the async DMA engine is locked up.
  2191. * Returns true if the engine appears to be locked up, false if not.
  2192. */
  2193. bool si_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2194. {
  2195. u32 reset_mask = si_gpu_check_soft_reset(rdev);
  2196. u32 mask;
  2197. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  2198. mask = RADEON_RESET_DMA;
  2199. else
  2200. mask = RADEON_RESET_DMA1;
  2201. if (!(reset_mask & mask)) {
  2202. radeon_ring_lockup_update(ring);
  2203. return false;
  2204. }
  2205. /* force ring activities */
  2206. radeon_ring_force_activity(rdev, ring);
  2207. return radeon_ring_test_lockup(rdev, ring);
  2208. }
  2209. /* MC */
  2210. static void si_mc_program(struct radeon_device *rdev)
  2211. {
  2212. struct evergreen_mc_save save;
  2213. u32 tmp;
  2214. int i, j;
  2215. /* Initialize HDP */
  2216. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  2217. WREG32((0x2c14 + j), 0x00000000);
  2218. WREG32((0x2c18 + j), 0x00000000);
  2219. WREG32((0x2c1c + j), 0x00000000);
  2220. WREG32((0x2c20 + j), 0x00000000);
  2221. WREG32((0x2c24 + j), 0x00000000);
  2222. }
  2223. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  2224. evergreen_mc_stop(rdev, &save);
  2225. if (radeon_mc_wait_for_idle(rdev)) {
  2226. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2227. }
  2228. /* Lockout access through VGA aperture*/
  2229. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  2230. /* Update configuration */
  2231. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  2232. rdev->mc.vram_start >> 12);
  2233. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  2234. rdev->mc.vram_end >> 12);
  2235. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  2236. rdev->vram_scratch.gpu_addr >> 12);
  2237. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  2238. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  2239. WREG32(MC_VM_FB_LOCATION, tmp);
  2240. /* XXX double check these! */
  2241. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  2242. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  2243. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  2244. WREG32(MC_VM_AGP_BASE, 0);
  2245. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  2246. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  2247. if (radeon_mc_wait_for_idle(rdev)) {
  2248. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2249. }
  2250. evergreen_mc_resume(rdev, &save);
  2251. /* we need to own VRAM, so turn off the VGA renderer here
  2252. * to stop it overwriting our objects */
  2253. rv515_vga_render_disable(rdev);
  2254. }
  2255. /* SI MC address space is 40 bits */
  2256. static void si_vram_location(struct radeon_device *rdev,
  2257. struct radeon_mc *mc, u64 base)
  2258. {
  2259. mc->vram_start = base;
  2260. if (mc->mc_vram_size > (0xFFFFFFFFFFULL - base + 1)) {
  2261. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  2262. mc->real_vram_size = mc->aper_size;
  2263. mc->mc_vram_size = mc->aper_size;
  2264. }
  2265. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  2266. dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  2267. mc->mc_vram_size >> 20, mc->vram_start,
  2268. mc->vram_end, mc->real_vram_size >> 20);
  2269. }
  2270. static void si_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  2271. {
  2272. u64 size_af, size_bf;
  2273. size_af = ((0xFFFFFFFFFFULL - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  2274. size_bf = mc->vram_start & ~mc->gtt_base_align;
  2275. if (size_bf > size_af) {
  2276. if (mc->gtt_size > size_bf) {
  2277. dev_warn(rdev->dev, "limiting GTT\n");
  2278. mc->gtt_size = size_bf;
  2279. }
  2280. mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
  2281. } else {
  2282. if (mc->gtt_size > size_af) {
  2283. dev_warn(rdev->dev, "limiting GTT\n");
  2284. mc->gtt_size = size_af;
  2285. }
  2286. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  2287. }
  2288. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  2289. dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  2290. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  2291. }
  2292. static void si_vram_gtt_location(struct radeon_device *rdev,
  2293. struct radeon_mc *mc)
  2294. {
  2295. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  2296. /* leave room for at least 1024M GTT */
  2297. dev_warn(rdev->dev, "limiting VRAM\n");
  2298. mc->real_vram_size = 0xFFC0000000ULL;
  2299. mc->mc_vram_size = 0xFFC0000000ULL;
  2300. }
  2301. si_vram_location(rdev, &rdev->mc, 0);
  2302. rdev->mc.gtt_base_align = 0;
  2303. si_gtt_location(rdev, mc);
  2304. }
  2305. static int si_mc_init(struct radeon_device *rdev)
  2306. {
  2307. u32 tmp;
  2308. int chansize, numchan;
  2309. /* Get VRAM informations */
  2310. rdev->mc.vram_is_ddr = true;
  2311. tmp = RREG32(MC_ARB_RAMCFG);
  2312. if (tmp & CHANSIZE_OVERRIDE) {
  2313. chansize = 16;
  2314. } else if (tmp & CHANSIZE_MASK) {
  2315. chansize = 64;
  2316. } else {
  2317. chansize = 32;
  2318. }
  2319. tmp = RREG32(MC_SHARED_CHMAP);
  2320. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  2321. case 0:
  2322. default:
  2323. numchan = 1;
  2324. break;
  2325. case 1:
  2326. numchan = 2;
  2327. break;
  2328. case 2:
  2329. numchan = 4;
  2330. break;
  2331. case 3:
  2332. numchan = 8;
  2333. break;
  2334. case 4:
  2335. numchan = 3;
  2336. break;
  2337. case 5:
  2338. numchan = 6;
  2339. break;
  2340. case 6:
  2341. numchan = 10;
  2342. break;
  2343. case 7:
  2344. numchan = 12;
  2345. break;
  2346. case 8:
  2347. numchan = 16;
  2348. break;
  2349. }
  2350. rdev->mc.vram_width = numchan * chansize;
  2351. /* Could aper size report 0 ? */
  2352. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2353. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2354. /* size in MB on si */
  2355. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2356. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2357. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2358. si_vram_gtt_location(rdev, &rdev->mc);
  2359. radeon_update_bandwidth_info(rdev);
  2360. return 0;
  2361. }
  2362. /*
  2363. * GART
  2364. */
  2365. void si_pcie_gart_tlb_flush(struct radeon_device *rdev)
  2366. {
  2367. /* flush hdp cache */
  2368. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  2369. /* bits 0-15 are the VM contexts0-15 */
  2370. WREG32(VM_INVALIDATE_REQUEST, 1);
  2371. }
  2372. static int si_pcie_gart_enable(struct radeon_device *rdev)
  2373. {
  2374. int r, i;
  2375. if (rdev->gart.robj == NULL) {
  2376. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  2377. return -EINVAL;
  2378. }
  2379. r = radeon_gart_table_vram_pin(rdev);
  2380. if (r)
  2381. return r;
  2382. radeon_gart_restore(rdev);
  2383. /* Setup TLB control */
  2384. WREG32(MC_VM_MX_L1_TLB_CNTL,
  2385. (0xA << 7) |
  2386. ENABLE_L1_TLB |
  2387. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  2388. ENABLE_ADVANCED_DRIVER_MODEL |
  2389. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  2390. /* Setup L2 cache */
  2391. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  2392. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  2393. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  2394. EFFECTIVE_L2_QUEUE_SIZE(7) |
  2395. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  2396. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  2397. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  2398. L2_CACHE_BIGK_FRAGMENT_SIZE(0));
  2399. /* setup context0 */
  2400. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  2401. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  2402. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  2403. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  2404. (u32)(rdev->dummy_page.addr >> 12));
  2405. WREG32(VM_CONTEXT0_CNTL2, 0);
  2406. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  2407. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  2408. WREG32(0x15D4, 0);
  2409. WREG32(0x15D8, 0);
  2410. WREG32(0x15DC, 0);
  2411. /* empty context1-15 */
  2412. /* set vm size, must be a multiple of 4 */
  2413. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  2414. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn);
  2415. /* Assign the pt base to something valid for now; the pts used for
  2416. * the VMs are determined by the application and setup and assigned
  2417. * on the fly in the vm part of radeon_gart.c
  2418. */
  2419. for (i = 1; i < 16; i++) {
  2420. if (i < 8)
  2421. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  2422. rdev->gart.table_addr >> 12);
  2423. else
  2424. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  2425. rdev->gart.table_addr >> 12);
  2426. }
  2427. /* enable context1-15 */
  2428. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  2429. (u32)(rdev->dummy_page.addr >> 12));
  2430. WREG32(VM_CONTEXT1_CNTL2, 4);
  2431. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  2432. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2433. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  2434. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2435. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  2436. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2437. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  2438. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2439. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  2440. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2441. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  2442. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  2443. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  2444. si_pcie_gart_tlb_flush(rdev);
  2445. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  2446. (unsigned)(rdev->mc.gtt_size >> 20),
  2447. (unsigned long long)rdev->gart.table_addr);
  2448. rdev->gart.ready = true;
  2449. return 0;
  2450. }
  2451. static void si_pcie_gart_disable(struct radeon_device *rdev)
  2452. {
  2453. /* Disable all tables */
  2454. WREG32(VM_CONTEXT0_CNTL, 0);
  2455. WREG32(VM_CONTEXT1_CNTL, 0);
  2456. /* Setup TLB control */
  2457. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  2458. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  2459. /* Setup L2 cache */
  2460. WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  2461. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  2462. EFFECTIVE_L2_QUEUE_SIZE(7) |
  2463. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  2464. WREG32(VM_L2_CNTL2, 0);
  2465. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  2466. L2_CACHE_BIGK_FRAGMENT_SIZE(0));
  2467. radeon_gart_table_vram_unpin(rdev);
  2468. }
  2469. static void si_pcie_gart_fini(struct radeon_device *rdev)
  2470. {
  2471. si_pcie_gart_disable(rdev);
  2472. radeon_gart_table_vram_free(rdev);
  2473. radeon_gart_fini(rdev);
  2474. }
  2475. /* vm parser */
  2476. static bool si_vm_reg_valid(u32 reg)
  2477. {
  2478. /* context regs are fine */
  2479. if (reg >= 0x28000)
  2480. return true;
  2481. /* check config regs */
  2482. switch (reg) {
  2483. case GRBM_GFX_INDEX:
  2484. case CP_STRMOUT_CNTL:
  2485. case VGT_VTX_VECT_EJECT_REG:
  2486. case VGT_CACHE_INVALIDATION:
  2487. case VGT_ESGS_RING_SIZE:
  2488. case VGT_GSVS_RING_SIZE:
  2489. case VGT_GS_VERTEX_REUSE:
  2490. case VGT_PRIMITIVE_TYPE:
  2491. case VGT_INDEX_TYPE:
  2492. case VGT_NUM_INDICES:
  2493. case VGT_NUM_INSTANCES:
  2494. case VGT_TF_RING_SIZE:
  2495. case VGT_HS_OFFCHIP_PARAM:
  2496. case VGT_TF_MEMORY_BASE:
  2497. case PA_CL_ENHANCE:
  2498. case PA_SU_LINE_STIPPLE_VALUE:
  2499. case PA_SC_LINE_STIPPLE_STATE:
  2500. case PA_SC_ENHANCE:
  2501. case SQC_CACHES:
  2502. case SPI_STATIC_THREAD_MGMT_1:
  2503. case SPI_STATIC_THREAD_MGMT_2:
  2504. case SPI_STATIC_THREAD_MGMT_3:
  2505. case SPI_PS_MAX_WAVE_ID:
  2506. case SPI_CONFIG_CNTL:
  2507. case SPI_CONFIG_CNTL_1:
  2508. case TA_CNTL_AUX:
  2509. return true;
  2510. default:
  2511. DRM_ERROR("Invalid register 0x%x in CS\n", reg);
  2512. return false;
  2513. }
  2514. }
  2515. static int si_vm_packet3_ce_check(struct radeon_device *rdev,
  2516. u32 *ib, struct radeon_cs_packet *pkt)
  2517. {
  2518. switch (pkt->opcode) {
  2519. case PACKET3_NOP:
  2520. case PACKET3_SET_BASE:
  2521. case PACKET3_SET_CE_DE_COUNTERS:
  2522. case PACKET3_LOAD_CONST_RAM:
  2523. case PACKET3_WRITE_CONST_RAM:
  2524. case PACKET3_WRITE_CONST_RAM_OFFSET:
  2525. case PACKET3_DUMP_CONST_RAM:
  2526. case PACKET3_INCREMENT_CE_COUNTER:
  2527. case PACKET3_WAIT_ON_DE_COUNTER:
  2528. case PACKET3_CE_WRITE:
  2529. break;
  2530. default:
  2531. DRM_ERROR("Invalid CE packet3: 0x%x\n", pkt->opcode);
  2532. return -EINVAL;
  2533. }
  2534. return 0;
  2535. }
  2536. static int si_vm_packet3_gfx_check(struct radeon_device *rdev,
  2537. u32 *ib, struct radeon_cs_packet *pkt)
  2538. {
  2539. u32 idx = pkt->idx + 1;
  2540. u32 idx_value = ib[idx];
  2541. u32 start_reg, end_reg, reg, i;
  2542. u32 command, info;
  2543. switch (pkt->opcode) {
  2544. case PACKET3_NOP:
  2545. case PACKET3_SET_BASE:
  2546. case PACKET3_CLEAR_STATE:
  2547. case PACKET3_INDEX_BUFFER_SIZE:
  2548. case PACKET3_DISPATCH_DIRECT:
  2549. case PACKET3_DISPATCH_INDIRECT:
  2550. case PACKET3_ALLOC_GDS:
  2551. case PACKET3_WRITE_GDS_RAM:
  2552. case PACKET3_ATOMIC_GDS:
  2553. case PACKET3_ATOMIC:
  2554. case PACKET3_OCCLUSION_QUERY:
  2555. case PACKET3_SET_PREDICATION:
  2556. case PACKET3_COND_EXEC:
  2557. case PACKET3_PRED_EXEC:
  2558. case PACKET3_DRAW_INDIRECT:
  2559. case PACKET3_DRAW_INDEX_INDIRECT:
  2560. case PACKET3_INDEX_BASE:
  2561. case PACKET3_DRAW_INDEX_2:
  2562. case PACKET3_CONTEXT_CONTROL:
  2563. case PACKET3_INDEX_TYPE:
  2564. case PACKET3_DRAW_INDIRECT_MULTI:
  2565. case PACKET3_DRAW_INDEX_AUTO:
  2566. case PACKET3_DRAW_INDEX_IMMD:
  2567. case PACKET3_NUM_INSTANCES:
  2568. case PACKET3_DRAW_INDEX_MULTI_AUTO:
  2569. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2570. case PACKET3_DRAW_INDEX_OFFSET_2:
  2571. case PACKET3_DRAW_INDEX_MULTI_ELEMENT:
  2572. case PACKET3_DRAW_INDEX_INDIRECT_MULTI:
  2573. case PACKET3_MPEG_INDEX:
  2574. case PACKET3_WAIT_REG_MEM:
  2575. case PACKET3_MEM_WRITE:
  2576. case PACKET3_PFP_SYNC_ME:
  2577. case PACKET3_SURFACE_SYNC:
  2578. case PACKET3_EVENT_WRITE:
  2579. case PACKET3_EVENT_WRITE_EOP:
  2580. case PACKET3_EVENT_WRITE_EOS:
  2581. case PACKET3_SET_CONTEXT_REG:
  2582. case PACKET3_SET_CONTEXT_REG_INDIRECT:
  2583. case PACKET3_SET_SH_REG:
  2584. case PACKET3_SET_SH_REG_OFFSET:
  2585. case PACKET3_INCREMENT_DE_COUNTER:
  2586. case PACKET3_WAIT_ON_CE_COUNTER:
  2587. case PACKET3_WAIT_ON_AVAIL_BUFFER:
  2588. case PACKET3_ME_WRITE:
  2589. break;
  2590. case PACKET3_COPY_DATA:
  2591. if ((idx_value & 0xf00) == 0) {
  2592. reg = ib[idx + 3] * 4;
  2593. if (!si_vm_reg_valid(reg))
  2594. return -EINVAL;
  2595. }
  2596. break;
  2597. case PACKET3_WRITE_DATA:
  2598. if ((idx_value & 0xf00) == 0) {
  2599. start_reg = ib[idx + 1] * 4;
  2600. if (idx_value & 0x10000) {
  2601. if (!si_vm_reg_valid(start_reg))
  2602. return -EINVAL;
  2603. } else {
  2604. for (i = 0; i < (pkt->count - 2); i++) {
  2605. reg = start_reg + (4 * i);
  2606. if (!si_vm_reg_valid(reg))
  2607. return -EINVAL;
  2608. }
  2609. }
  2610. }
  2611. break;
  2612. case PACKET3_COND_WRITE:
  2613. if (idx_value & 0x100) {
  2614. reg = ib[idx + 5] * 4;
  2615. if (!si_vm_reg_valid(reg))
  2616. return -EINVAL;
  2617. }
  2618. break;
  2619. case PACKET3_COPY_DW:
  2620. if (idx_value & 0x2) {
  2621. reg = ib[idx + 3] * 4;
  2622. if (!si_vm_reg_valid(reg))
  2623. return -EINVAL;
  2624. }
  2625. break;
  2626. case PACKET3_SET_CONFIG_REG:
  2627. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
  2628. end_reg = 4 * pkt->count + start_reg - 4;
  2629. if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
  2630. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  2631. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  2632. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  2633. return -EINVAL;
  2634. }
  2635. for (i = 0; i < pkt->count; i++) {
  2636. reg = start_reg + (4 * i);
  2637. if (!si_vm_reg_valid(reg))
  2638. return -EINVAL;
  2639. }
  2640. break;
  2641. case PACKET3_CP_DMA:
  2642. command = ib[idx + 4];
  2643. info = ib[idx + 1];
  2644. if (command & PACKET3_CP_DMA_CMD_SAS) {
  2645. /* src address space is register */
  2646. if (((info & 0x60000000) >> 29) == 0) {
  2647. start_reg = idx_value << 2;
  2648. if (command & PACKET3_CP_DMA_CMD_SAIC) {
  2649. reg = start_reg;
  2650. if (!si_vm_reg_valid(reg)) {
  2651. DRM_ERROR("CP DMA Bad SRC register\n");
  2652. return -EINVAL;
  2653. }
  2654. } else {
  2655. for (i = 0; i < (command & 0x1fffff); i++) {
  2656. reg = start_reg + (4 * i);
  2657. if (!si_vm_reg_valid(reg)) {
  2658. DRM_ERROR("CP DMA Bad SRC register\n");
  2659. return -EINVAL;
  2660. }
  2661. }
  2662. }
  2663. }
  2664. }
  2665. if (command & PACKET3_CP_DMA_CMD_DAS) {
  2666. /* dst address space is register */
  2667. if (((info & 0x00300000) >> 20) == 0) {
  2668. start_reg = ib[idx + 2];
  2669. if (command & PACKET3_CP_DMA_CMD_DAIC) {
  2670. reg = start_reg;
  2671. if (!si_vm_reg_valid(reg)) {
  2672. DRM_ERROR("CP DMA Bad DST register\n");
  2673. return -EINVAL;
  2674. }
  2675. } else {
  2676. for (i = 0; i < (command & 0x1fffff); i++) {
  2677. reg = start_reg + (4 * i);
  2678. if (!si_vm_reg_valid(reg)) {
  2679. DRM_ERROR("CP DMA Bad DST register\n");
  2680. return -EINVAL;
  2681. }
  2682. }
  2683. }
  2684. }
  2685. }
  2686. break;
  2687. default:
  2688. DRM_ERROR("Invalid GFX packet3: 0x%x\n", pkt->opcode);
  2689. return -EINVAL;
  2690. }
  2691. return 0;
  2692. }
  2693. static int si_vm_packet3_compute_check(struct radeon_device *rdev,
  2694. u32 *ib, struct radeon_cs_packet *pkt)
  2695. {
  2696. u32 idx = pkt->idx + 1;
  2697. u32 idx_value = ib[idx];
  2698. u32 start_reg, reg, i;
  2699. switch (pkt->opcode) {
  2700. case PACKET3_NOP:
  2701. case PACKET3_SET_BASE:
  2702. case PACKET3_CLEAR_STATE:
  2703. case PACKET3_DISPATCH_DIRECT:
  2704. case PACKET3_DISPATCH_INDIRECT:
  2705. case PACKET3_ALLOC_GDS:
  2706. case PACKET3_WRITE_GDS_RAM:
  2707. case PACKET3_ATOMIC_GDS:
  2708. case PACKET3_ATOMIC:
  2709. case PACKET3_OCCLUSION_QUERY:
  2710. case PACKET3_SET_PREDICATION:
  2711. case PACKET3_COND_EXEC:
  2712. case PACKET3_PRED_EXEC:
  2713. case PACKET3_CONTEXT_CONTROL:
  2714. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2715. case PACKET3_WAIT_REG_MEM:
  2716. case PACKET3_MEM_WRITE:
  2717. case PACKET3_PFP_SYNC_ME:
  2718. case PACKET3_SURFACE_SYNC:
  2719. case PACKET3_EVENT_WRITE:
  2720. case PACKET3_EVENT_WRITE_EOP:
  2721. case PACKET3_EVENT_WRITE_EOS:
  2722. case PACKET3_SET_CONTEXT_REG:
  2723. case PACKET3_SET_CONTEXT_REG_INDIRECT:
  2724. case PACKET3_SET_SH_REG:
  2725. case PACKET3_SET_SH_REG_OFFSET:
  2726. case PACKET3_INCREMENT_DE_COUNTER:
  2727. case PACKET3_WAIT_ON_CE_COUNTER:
  2728. case PACKET3_WAIT_ON_AVAIL_BUFFER:
  2729. case PACKET3_ME_WRITE:
  2730. break;
  2731. case PACKET3_COPY_DATA:
  2732. if ((idx_value & 0xf00) == 0) {
  2733. reg = ib[idx + 3] * 4;
  2734. if (!si_vm_reg_valid(reg))
  2735. return -EINVAL;
  2736. }
  2737. break;
  2738. case PACKET3_WRITE_DATA:
  2739. if ((idx_value & 0xf00) == 0) {
  2740. start_reg = ib[idx + 1] * 4;
  2741. if (idx_value & 0x10000) {
  2742. if (!si_vm_reg_valid(start_reg))
  2743. return -EINVAL;
  2744. } else {
  2745. for (i = 0; i < (pkt->count - 2); i++) {
  2746. reg = start_reg + (4 * i);
  2747. if (!si_vm_reg_valid(reg))
  2748. return -EINVAL;
  2749. }
  2750. }
  2751. }
  2752. break;
  2753. case PACKET3_COND_WRITE:
  2754. if (idx_value & 0x100) {
  2755. reg = ib[idx + 5] * 4;
  2756. if (!si_vm_reg_valid(reg))
  2757. return -EINVAL;
  2758. }
  2759. break;
  2760. case PACKET3_COPY_DW:
  2761. if (idx_value & 0x2) {
  2762. reg = ib[idx + 3] * 4;
  2763. if (!si_vm_reg_valid(reg))
  2764. return -EINVAL;
  2765. }
  2766. break;
  2767. default:
  2768. DRM_ERROR("Invalid Compute packet3: 0x%x\n", pkt->opcode);
  2769. return -EINVAL;
  2770. }
  2771. return 0;
  2772. }
  2773. int si_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  2774. {
  2775. int ret = 0;
  2776. u32 idx = 0;
  2777. struct radeon_cs_packet pkt;
  2778. do {
  2779. pkt.idx = idx;
  2780. pkt.type = RADEON_CP_PACKET_GET_TYPE(ib->ptr[idx]);
  2781. pkt.count = RADEON_CP_PACKET_GET_COUNT(ib->ptr[idx]);
  2782. pkt.one_reg_wr = 0;
  2783. switch (pkt.type) {
  2784. case RADEON_PACKET_TYPE0:
  2785. dev_err(rdev->dev, "Packet0 not allowed!\n");
  2786. ret = -EINVAL;
  2787. break;
  2788. case RADEON_PACKET_TYPE2:
  2789. idx += 1;
  2790. break;
  2791. case RADEON_PACKET_TYPE3:
  2792. pkt.opcode = RADEON_CP_PACKET3_GET_OPCODE(ib->ptr[idx]);
  2793. if (ib->is_const_ib)
  2794. ret = si_vm_packet3_ce_check(rdev, ib->ptr, &pkt);
  2795. else {
  2796. switch (ib->ring) {
  2797. case RADEON_RING_TYPE_GFX_INDEX:
  2798. ret = si_vm_packet3_gfx_check(rdev, ib->ptr, &pkt);
  2799. break;
  2800. case CAYMAN_RING_TYPE_CP1_INDEX:
  2801. case CAYMAN_RING_TYPE_CP2_INDEX:
  2802. ret = si_vm_packet3_compute_check(rdev, ib->ptr, &pkt);
  2803. break;
  2804. default:
  2805. dev_err(rdev->dev, "Non-PM4 ring %d !\n", ib->ring);
  2806. ret = -EINVAL;
  2807. break;
  2808. }
  2809. }
  2810. idx += pkt.count + 2;
  2811. break;
  2812. default:
  2813. dev_err(rdev->dev, "Unknown packet type %d !\n", pkt.type);
  2814. ret = -EINVAL;
  2815. break;
  2816. }
  2817. if (ret)
  2818. break;
  2819. } while (idx < ib->length_dw);
  2820. return ret;
  2821. }
  2822. /*
  2823. * vm
  2824. */
  2825. int si_vm_init(struct radeon_device *rdev)
  2826. {
  2827. /* number of VMs */
  2828. rdev->vm_manager.nvm = 16;
  2829. /* base offset of vram pages */
  2830. rdev->vm_manager.vram_base_offset = 0;
  2831. return 0;
  2832. }
  2833. void si_vm_fini(struct radeon_device *rdev)
  2834. {
  2835. }
  2836. /**
  2837. * si_vm_set_page - update the page tables using the CP
  2838. *
  2839. * @rdev: radeon_device pointer
  2840. * @ib: indirect buffer to fill with commands
  2841. * @pe: addr of the page entry
  2842. * @addr: dst addr to write into pe
  2843. * @count: number of page entries to update
  2844. * @incr: increase next addr by incr bytes
  2845. * @flags: access flags
  2846. *
  2847. * Update the page tables using the CP (SI).
  2848. */
  2849. void si_vm_set_page(struct radeon_device *rdev,
  2850. struct radeon_ib *ib,
  2851. uint64_t pe,
  2852. uint64_t addr, unsigned count,
  2853. uint32_t incr, uint32_t flags)
  2854. {
  2855. uint32_t r600_flags = cayman_vm_page_flags(rdev, flags);
  2856. uint64_t value;
  2857. unsigned ndw;
  2858. if (rdev->asic->vm.pt_ring_index == RADEON_RING_TYPE_GFX_INDEX) {
  2859. while (count) {
  2860. ndw = 2 + count * 2;
  2861. if (ndw > 0x3FFE)
  2862. ndw = 0x3FFE;
  2863. ib->ptr[ib->length_dw++] = PACKET3(PACKET3_WRITE_DATA, ndw);
  2864. ib->ptr[ib->length_dw++] = (WRITE_DATA_ENGINE_SEL(0) |
  2865. WRITE_DATA_DST_SEL(1));
  2866. ib->ptr[ib->length_dw++] = pe;
  2867. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  2868. for (; ndw > 2; ndw -= 2, --count, pe += 8) {
  2869. if (flags & RADEON_VM_PAGE_SYSTEM) {
  2870. value = radeon_vm_map_gart(rdev, addr);
  2871. value &= 0xFFFFFFFFFFFFF000ULL;
  2872. } else if (flags & RADEON_VM_PAGE_VALID) {
  2873. value = addr;
  2874. } else {
  2875. value = 0;
  2876. }
  2877. addr += incr;
  2878. value |= r600_flags;
  2879. ib->ptr[ib->length_dw++] = value;
  2880. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  2881. }
  2882. }
  2883. } else {
  2884. /* DMA */
  2885. if (flags & RADEON_VM_PAGE_SYSTEM) {
  2886. while (count) {
  2887. ndw = count * 2;
  2888. if (ndw > 0xFFFFE)
  2889. ndw = 0xFFFFE;
  2890. /* for non-physically contiguous pages (system) */
  2891. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 0, ndw);
  2892. ib->ptr[ib->length_dw++] = pe;
  2893. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  2894. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  2895. if (flags & RADEON_VM_PAGE_SYSTEM) {
  2896. value = radeon_vm_map_gart(rdev, addr);
  2897. value &= 0xFFFFFFFFFFFFF000ULL;
  2898. } else if (flags & RADEON_VM_PAGE_VALID) {
  2899. value = addr;
  2900. } else {
  2901. value = 0;
  2902. }
  2903. addr += incr;
  2904. value |= r600_flags;
  2905. ib->ptr[ib->length_dw++] = value;
  2906. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  2907. }
  2908. }
  2909. } else {
  2910. while (count) {
  2911. ndw = count * 2;
  2912. if (ndw > 0xFFFFE)
  2913. ndw = 0xFFFFE;
  2914. if (flags & RADEON_VM_PAGE_VALID)
  2915. value = addr;
  2916. else
  2917. value = 0;
  2918. /* for physically contiguous pages (vram) */
  2919. ib->ptr[ib->length_dw++] = DMA_PTE_PDE_PACKET(ndw);
  2920. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  2921. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  2922. ib->ptr[ib->length_dw++] = r600_flags; /* mask */
  2923. ib->ptr[ib->length_dw++] = 0;
  2924. ib->ptr[ib->length_dw++] = value; /* value */
  2925. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  2926. ib->ptr[ib->length_dw++] = incr; /* increment size */
  2927. ib->ptr[ib->length_dw++] = 0;
  2928. pe += ndw * 4;
  2929. addr += (ndw / 2) * incr;
  2930. count -= ndw / 2;
  2931. }
  2932. }
  2933. while (ib->length_dw & 0x7)
  2934. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0);
  2935. }
  2936. }
  2937. void si_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  2938. {
  2939. struct radeon_ring *ring = &rdev->ring[ridx];
  2940. if (vm == NULL)
  2941. return;
  2942. /* write new base address */
  2943. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2944. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2945. WRITE_DATA_DST_SEL(0)));
  2946. if (vm->id < 8) {
  2947. radeon_ring_write(ring,
  2948. (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  2949. } else {
  2950. radeon_ring_write(ring,
  2951. (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  2952. }
  2953. radeon_ring_write(ring, 0);
  2954. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  2955. /* flush hdp cache */
  2956. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2957. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2958. WRITE_DATA_DST_SEL(0)));
  2959. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  2960. radeon_ring_write(ring, 0);
  2961. radeon_ring_write(ring, 0x1);
  2962. /* bits 0-15 are the VM contexts0-15 */
  2963. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2964. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2965. WRITE_DATA_DST_SEL(0)));
  2966. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  2967. radeon_ring_write(ring, 0);
  2968. radeon_ring_write(ring, 1 << vm->id);
  2969. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  2970. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  2971. radeon_ring_write(ring, 0x0);
  2972. }
  2973. void si_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  2974. {
  2975. struct radeon_ring *ring = &rdev->ring[ridx];
  2976. if (vm == NULL)
  2977. return;
  2978. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  2979. if (vm->id < 8) {
  2980. radeon_ring_write(ring, (0xf << 16) | ((VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2));
  2981. } else {
  2982. radeon_ring_write(ring, (0xf << 16) | ((VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2));
  2983. }
  2984. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  2985. /* flush hdp cache */
  2986. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  2987. radeon_ring_write(ring, (0xf << 16) | (HDP_MEM_COHERENCY_FLUSH_CNTL >> 2));
  2988. radeon_ring_write(ring, 1);
  2989. /* bits 0-7 are the VM contexts0-7 */
  2990. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  2991. radeon_ring_write(ring, (0xf << 16) | (VM_INVALIDATE_REQUEST >> 2));
  2992. radeon_ring_write(ring, 1 << vm->id);
  2993. }
  2994. /*
  2995. * RLC
  2996. */
  2997. void si_rlc_fini(struct radeon_device *rdev)
  2998. {
  2999. int r;
  3000. /* save restore block */
  3001. if (rdev->rlc.save_restore_obj) {
  3002. r = radeon_bo_reserve(rdev->rlc.save_restore_obj, false);
  3003. if (unlikely(r != 0))
  3004. dev_warn(rdev->dev, "(%d) reserve RLC sr bo failed\n", r);
  3005. radeon_bo_unpin(rdev->rlc.save_restore_obj);
  3006. radeon_bo_unreserve(rdev->rlc.save_restore_obj);
  3007. radeon_bo_unref(&rdev->rlc.save_restore_obj);
  3008. rdev->rlc.save_restore_obj = NULL;
  3009. }
  3010. /* clear state block */
  3011. if (rdev->rlc.clear_state_obj) {
  3012. r = radeon_bo_reserve(rdev->rlc.clear_state_obj, false);
  3013. if (unlikely(r != 0))
  3014. dev_warn(rdev->dev, "(%d) reserve RLC c bo failed\n", r);
  3015. radeon_bo_unpin(rdev->rlc.clear_state_obj);
  3016. radeon_bo_unreserve(rdev->rlc.clear_state_obj);
  3017. radeon_bo_unref(&rdev->rlc.clear_state_obj);
  3018. rdev->rlc.clear_state_obj = NULL;
  3019. }
  3020. }
  3021. int si_rlc_init(struct radeon_device *rdev)
  3022. {
  3023. int r;
  3024. /* save restore block */
  3025. if (rdev->rlc.save_restore_obj == NULL) {
  3026. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
  3027. RADEON_GEM_DOMAIN_VRAM, NULL,
  3028. &rdev->rlc.save_restore_obj);
  3029. if (r) {
  3030. dev_warn(rdev->dev, "(%d) create RLC sr bo failed\n", r);
  3031. return r;
  3032. }
  3033. }
  3034. r = radeon_bo_reserve(rdev->rlc.save_restore_obj, false);
  3035. if (unlikely(r != 0)) {
  3036. si_rlc_fini(rdev);
  3037. return r;
  3038. }
  3039. r = radeon_bo_pin(rdev->rlc.save_restore_obj, RADEON_GEM_DOMAIN_VRAM,
  3040. &rdev->rlc.save_restore_gpu_addr);
  3041. radeon_bo_unreserve(rdev->rlc.save_restore_obj);
  3042. if (r) {
  3043. dev_warn(rdev->dev, "(%d) pin RLC sr bo failed\n", r);
  3044. si_rlc_fini(rdev);
  3045. return r;
  3046. }
  3047. /* clear state block */
  3048. if (rdev->rlc.clear_state_obj == NULL) {
  3049. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
  3050. RADEON_GEM_DOMAIN_VRAM, NULL,
  3051. &rdev->rlc.clear_state_obj);
  3052. if (r) {
  3053. dev_warn(rdev->dev, "(%d) create RLC c bo failed\n", r);
  3054. si_rlc_fini(rdev);
  3055. return r;
  3056. }
  3057. }
  3058. r = radeon_bo_reserve(rdev->rlc.clear_state_obj, false);
  3059. if (unlikely(r != 0)) {
  3060. si_rlc_fini(rdev);
  3061. return r;
  3062. }
  3063. r = radeon_bo_pin(rdev->rlc.clear_state_obj, RADEON_GEM_DOMAIN_VRAM,
  3064. &rdev->rlc.clear_state_gpu_addr);
  3065. radeon_bo_unreserve(rdev->rlc.clear_state_obj);
  3066. if (r) {
  3067. dev_warn(rdev->dev, "(%d) pin RLC c bo failed\n", r);
  3068. si_rlc_fini(rdev);
  3069. return r;
  3070. }
  3071. return 0;
  3072. }
  3073. static void si_rlc_stop(struct radeon_device *rdev)
  3074. {
  3075. WREG32(RLC_CNTL, 0);
  3076. }
  3077. static void si_rlc_start(struct radeon_device *rdev)
  3078. {
  3079. WREG32(RLC_CNTL, RLC_ENABLE);
  3080. }
  3081. static int si_rlc_resume(struct radeon_device *rdev)
  3082. {
  3083. u32 i;
  3084. const __be32 *fw_data;
  3085. if (!rdev->rlc_fw)
  3086. return -EINVAL;
  3087. si_rlc_stop(rdev);
  3088. WREG32(RLC_RL_BASE, 0);
  3089. WREG32(RLC_RL_SIZE, 0);
  3090. WREG32(RLC_LB_CNTL, 0);
  3091. WREG32(RLC_LB_CNTR_MAX, 0xffffffff);
  3092. WREG32(RLC_LB_CNTR_INIT, 0);
  3093. WREG32(RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  3094. WREG32(RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
  3095. WREG32(RLC_MC_CNTL, 0);
  3096. WREG32(RLC_UCODE_CNTL, 0);
  3097. fw_data = (const __be32 *)rdev->rlc_fw->data;
  3098. for (i = 0; i < SI_RLC_UCODE_SIZE; i++) {
  3099. WREG32(RLC_UCODE_ADDR, i);
  3100. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3101. }
  3102. WREG32(RLC_UCODE_ADDR, 0);
  3103. si_rlc_start(rdev);
  3104. return 0;
  3105. }
  3106. static void si_enable_interrupts(struct radeon_device *rdev)
  3107. {
  3108. u32 ih_cntl = RREG32(IH_CNTL);
  3109. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3110. ih_cntl |= ENABLE_INTR;
  3111. ih_rb_cntl |= IH_RB_ENABLE;
  3112. WREG32(IH_CNTL, ih_cntl);
  3113. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3114. rdev->ih.enabled = true;
  3115. }
  3116. static void si_disable_interrupts(struct radeon_device *rdev)
  3117. {
  3118. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3119. u32 ih_cntl = RREG32(IH_CNTL);
  3120. ih_rb_cntl &= ~IH_RB_ENABLE;
  3121. ih_cntl &= ~ENABLE_INTR;
  3122. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3123. WREG32(IH_CNTL, ih_cntl);
  3124. /* set rptr, wptr to 0 */
  3125. WREG32(IH_RB_RPTR, 0);
  3126. WREG32(IH_RB_WPTR, 0);
  3127. rdev->ih.enabled = false;
  3128. rdev->ih.rptr = 0;
  3129. }
  3130. static void si_disable_interrupt_state(struct radeon_device *rdev)
  3131. {
  3132. u32 tmp;
  3133. WREG32(CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  3134. WREG32(CP_INT_CNTL_RING1, 0);
  3135. WREG32(CP_INT_CNTL_RING2, 0);
  3136. tmp = RREG32(DMA_CNTL + DMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3137. WREG32(DMA_CNTL + DMA0_REGISTER_OFFSET, tmp);
  3138. tmp = RREG32(DMA_CNTL + DMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3139. WREG32(DMA_CNTL + DMA1_REGISTER_OFFSET, tmp);
  3140. WREG32(GRBM_INT_CNTL, 0);
  3141. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  3142. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  3143. if (rdev->num_crtc >= 4) {
  3144. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  3145. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  3146. }
  3147. if (rdev->num_crtc >= 6) {
  3148. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  3149. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  3150. }
  3151. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  3152. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  3153. if (rdev->num_crtc >= 4) {
  3154. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  3155. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  3156. }
  3157. if (rdev->num_crtc >= 6) {
  3158. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  3159. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  3160. }
  3161. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  3162. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3163. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3164. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3165. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3166. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3167. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3168. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3169. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3170. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3171. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3172. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3173. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3174. }
  3175. static int si_irq_init(struct radeon_device *rdev)
  3176. {
  3177. int ret = 0;
  3178. int rb_bufsz;
  3179. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  3180. /* allocate ring */
  3181. ret = r600_ih_ring_alloc(rdev);
  3182. if (ret)
  3183. return ret;
  3184. /* disable irqs */
  3185. si_disable_interrupts(rdev);
  3186. /* init rlc */
  3187. ret = si_rlc_resume(rdev);
  3188. if (ret) {
  3189. r600_ih_ring_fini(rdev);
  3190. return ret;
  3191. }
  3192. /* setup interrupt control */
  3193. /* set dummy read address to ring address */
  3194. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  3195. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  3196. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  3197. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  3198. */
  3199. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  3200. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  3201. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  3202. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  3203. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  3204. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  3205. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  3206. IH_WPTR_OVERFLOW_CLEAR |
  3207. (rb_bufsz << 1));
  3208. if (rdev->wb.enabled)
  3209. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  3210. /* set the writeback address whether it's enabled or not */
  3211. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  3212. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  3213. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3214. /* set rptr, wptr to 0 */
  3215. WREG32(IH_RB_RPTR, 0);
  3216. WREG32(IH_RB_WPTR, 0);
  3217. /* Default settings for IH_CNTL (disabled at first) */
  3218. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  3219. /* RPTR_REARM only works if msi's are enabled */
  3220. if (rdev->msi_enabled)
  3221. ih_cntl |= RPTR_REARM;
  3222. WREG32(IH_CNTL, ih_cntl);
  3223. /* force the active interrupt state to all disabled */
  3224. si_disable_interrupt_state(rdev);
  3225. pci_set_master(rdev->pdev);
  3226. /* enable irqs */
  3227. si_enable_interrupts(rdev);
  3228. return ret;
  3229. }
  3230. int si_irq_set(struct radeon_device *rdev)
  3231. {
  3232. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  3233. u32 cp_int_cntl1 = 0, cp_int_cntl2 = 0;
  3234. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  3235. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  3236. u32 grbm_int_cntl = 0;
  3237. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  3238. u32 dma_cntl, dma_cntl1;
  3239. if (!rdev->irq.installed) {
  3240. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  3241. return -EINVAL;
  3242. }
  3243. /* don't enable anything if the ih is disabled */
  3244. if (!rdev->ih.enabled) {
  3245. si_disable_interrupts(rdev);
  3246. /* force the active interrupt state to all disabled */
  3247. si_disable_interrupt_state(rdev);
  3248. return 0;
  3249. }
  3250. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3251. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3252. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3253. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3254. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3255. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3256. dma_cntl = RREG32(DMA_CNTL + DMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3257. dma_cntl1 = RREG32(DMA_CNTL + DMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  3258. /* enable CP interrupts on all rings */
  3259. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  3260. DRM_DEBUG("si_irq_set: sw int gfx\n");
  3261. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  3262. }
  3263. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  3264. DRM_DEBUG("si_irq_set: sw int cp1\n");
  3265. cp_int_cntl1 |= TIME_STAMP_INT_ENABLE;
  3266. }
  3267. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  3268. DRM_DEBUG("si_irq_set: sw int cp2\n");
  3269. cp_int_cntl2 |= TIME_STAMP_INT_ENABLE;
  3270. }
  3271. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  3272. DRM_DEBUG("si_irq_set: sw int dma\n");
  3273. dma_cntl |= TRAP_ENABLE;
  3274. }
  3275. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  3276. DRM_DEBUG("si_irq_set: sw int dma1\n");
  3277. dma_cntl1 |= TRAP_ENABLE;
  3278. }
  3279. if (rdev->irq.crtc_vblank_int[0] ||
  3280. atomic_read(&rdev->irq.pflip[0])) {
  3281. DRM_DEBUG("si_irq_set: vblank 0\n");
  3282. crtc1 |= VBLANK_INT_MASK;
  3283. }
  3284. if (rdev->irq.crtc_vblank_int[1] ||
  3285. atomic_read(&rdev->irq.pflip[1])) {
  3286. DRM_DEBUG("si_irq_set: vblank 1\n");
  3287. crtc2 |= VBLANK_INT_MASK;
  3288. }
  3289. if (rdev->irq.crtc_vblank_int[2] ||
  3290. atomic_read(&rdev->irq.pflip[2])) {
  3291. DRM_DEBUG("si_irq_set: vblank 2\n");
  3292. crtc3 |= VBLANK_INT_MASK;
  3293. }
  3294. if (rdev->irq.crtc_vblank_int[3] ||
  3295. atomic_read(&rdev->irq.pflip[3])) {
  3296. DRM_DEBUG("si_irq_set: vblank 3\n");
  3297. crtc4 |= VBLANK_INT_MASK;
  3298. }
  3299. if (rdev->irq.crtc_vblank_int[4] ||
  3300. atomic_read(&rdev->irq.pflip[4])) {
  3301. DRM_DEBUG("si_irq_set: vblank 4\n");
  3302. crtc5 |= VBLANK_INT_MASK;
  3303. }
  3304. if (rdev->irq.crtc_vblank_int[5] ||
  3305. atomic_read(&rdev->irq.pflip[5])) {
  3306. DRM_DEBUG("si_irq_set: vblank 5\n");
  3307. crtc6 |= VBLANK_INT_MASK;
  3308. }
  3309. if (rdev->irq.hpd[0]) {
  3310. DRM_DEBUG("si_irq_set: hpd 1\n");
  3311. hpd1 |= DC_HPDx_INT_EN;
  3312. }
  3313. if (rdev->irq.hpd[1]) {
  3314. DRM_DEBUG("si_irq_set: hpd 2\n");
  3315. hpd2 |= DC_HPDx_INT_EN;
  3316. }
  3317. if (rdev->irq.hpd[2]) {
  3318. DRM_DEBUG("si_irq_set: hpd 3\n");
  3319. hpd3 |= DC_HPDx_INT_EN;
  3320. }
  3321. if (rdev->irq.hpd[3]) {
  3322. DRM_DEBUG("si_irq_set: hpd 4\n");
  3323. hpd4 |= DC_HPDx_INT_EN;
  3324. }
  3325. if (rdev->irq.hpd[4]) {
  3326. DRM_DEBUG("si_irq_set: hpd 5\n");
  3327. hpd5 |= DC_HPDx_INT_EN;
  3328. }
  3329. if (rdev->irq.hpd[5]) {
  3330. DRM_DEBUG("si_irq_set: hpd 6\n");
  3331. hpd6 |= DC_HPDx_INT_EN;
  3332. }
  3333. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  3334. WREG32(CP_INT_CNTL_RING1, cp_int_cntl1);
  3335. WREG32(CP_INT_CNTL_RING2, cp_int_cntl2);
  3336. WREG32(DMA_CNTL + DMA0_REGISTER_OFFSET, dma_cntl);
  3337. WREG32(DMA_CNTL + DMA1_REGISTER_OFFSET, dma_cntl1);
  3338. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  3339. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  3340. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  3341. if (rdev->num_crtc >= 4) {
  3342. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  3343. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  3344. }
  3345. if (rdev->num_crtc >= 6) {
  3346. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  3347. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  3348. }
  3349. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  3350. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  3351. if (rdev->num_crtc >= 4) {
  3352. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  3353. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  3354. }
  3355. if (rdev->num_crtc >= 6) {
  3356. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  3357. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  3358. }
  3359. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  3360. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  3361. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  3362. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  3363. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  3364. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  3365. return 0;
  3366. }
  3367. static inline void si_irq_ack(struct radeon_device *rdev)
  3368. {
  3369. u32 tmp;
  3370. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  3371. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  3372. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  3373. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  3374. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  3375. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  3376. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  3377. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  3378. if (rdev->num_crtc >= 4) {
  3379. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  3380. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  3381. }
  3382. if (rdev->num_crtc >= 6) {
  3383. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  3384. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  3385. }
  3386. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  3387. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3388. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  3389. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3390. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  3391. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  3392. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  3393. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  3394. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  3395. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  3396. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  3397. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  3398. if (rdev->num_crtc >= 4) {
  3399. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  3400. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3401. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  3402. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3403. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  3404. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  3405. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  3406. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  3407. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  3408. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  3409. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  3410. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  3411. }
  3412. if (rdev->num_crtc >= 6) {
  3413. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  3414. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3415. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  3416. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3417. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  3418. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  3419. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  3420. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  3421. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  3422. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  3423. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  3424. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  3425. }
  3426. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  3427. tmp = RREG32(DC_HPD1_INT_CONTROL);
  3428. tmp |= DC_HPDx_INT_ACK;
  3429. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3430. }
  3431. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  3432. tmp = RREG32(DC_HPD2_INT_CONTROL);
  3433. tmp |= DC_HPDx_INT_ACK;
  3434. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3435. }
  3436. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  3437. tmp = RREG32(DC_HPD3_INT_CONTROL);
  3438. tmp |= DC_HPDx_INT_ACK;
  3439. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3440. }
  3441. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  3442. tmp = RREG32(DC_HPD4_INT_CONTROL);
  3443. tmp |= DC_HPDx_INT_ACK;
  3444. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3445. }
  3446. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  3447. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3448. tmp |= DC_HPDx_INT_ACK;
  3449. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3450. }
  3451. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  3452. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3453. tmp |= DC_HPDx_INT_ACK;
  3454. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3455. }
  3456. }
  3457. static void si_irq_disable(struct radeon_device *rdev)
  3458. {
  3459. si_disable_interrupts(rdev);
  3460. /* Wait and acknowledge irq */
  3461. mdelay(1);
  3462. si_irq_ack(rdev);
  3463. si_disable_interrupt_state(rdev);
  3464. }
  3465. static void si_irq_suspend(struct radeon_device *rdev)
  3466. {
  3467. si_irq_disable(rdev);
  3468. si_rlc_stop(rdev);
  3469. }
  3470. static void si_irq_fini(struct radeon_device *rdev)
  3471. {
  3472. si_irq_suspend(rdev);
  3473. r600_ih_ring_fini(rdev);
  3474. }
  3475. static inline u32 si_get_ih_wptr(struct radeon_device *rdev)
  3476. {
  3477. u32 wptr, tmp;
  3478. if (rdev->wb.enabled)
  3479. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3480. else
  3481. wptr = RREG32(IH_RB_WPTR);
  3482. if (wptr & RB_OVERFLOW) {
  3483. /* When a ring buffer overflow happen start parsing interrupt
  3484. * from the last not overwritten vector (wptr + 16). Hopefully
  3485. * this should allow us to catchup.
  3486. */
  3487. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3488. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3489. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3490. tmp = RREG32(IH_RB_CNTL);
  3491. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3492. WREG32(IH_RB_CNTL, tmp);
  3493. }
  3494. return (wptr & rdev->ih.ptr_mask);
  3495. }
  3496. /* SI IV Ring
  3497. * Each IV ring entry is 128 bits:
  3498. * [7:0] - interrupt source id
  3499. * [31:8] - reserved
  3500. * [59:32] - interrupt source data
  3501. * [63:60] - reserved
  3502. * [71:64] - RINGID
  3503. * [79:72] - VMID
  3504. * [127:80] - reserved
  3505. */
  3506. int si_irq_process(struct radeon_device *rdev)
  3507. {
  3508. u32 wptr;
  3509. u32 rptr;
  3510. u32 src_id, src_data, ring_id;
  3511. u32 ring_index;
  3512. bool queue_hotplug = false;
  3513. if (!rdev->ih.enabled || rdev->shutdown)
  3514. return IRQ_NONE;
  3515. wptr = si_get_ih_wptr(rdev);
  3516. restart_ih:
  3517. /* is somebody else already processing irqs? */
  3518. if (atomic_xchg(&rdev->ih.lock, 1))
  3519. return IRQ_NONE;
  3520. rptr = rdev->ih.rptr;
  3521. DRM_DEBUG("si_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3522. /* Order reading of wptr vs. reading of IH ring data */
  3523. rmb();
  3524. /* display interrupts */
  3525. si_irq_ack(rdev);
  3526. while (rptr != wptr) {
  3527. /* wptr/rptr are in bytes! */
  3528. ring_index = rptr / 4;
  3529. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3530. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3531. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  3532. switch (src_id) {
  3533. case 1: /* D1 vblank/vline */
  3534. switch (src_data) {
  3535. case 0: /* D1 vblank */
  3536. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3537. if (rdev->irq.crtc_vblank_int[0]) {
  3538. drm_handle_vblank(rdev->ddev, 0);
  3539. rdev->pm.vblank_sync = true;
  3540. wake_up(&rdev->irq.vblank_queue);
  3541. }
  3542. if (atomic_read(&rdev->irq.pflip[0]))
  3543. radeon_crtc_handle_flip(rdev, 0);
  3544. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3545. DRM_DEBUG("IH: D1 vblank\n");
  3546. }
  3547. break;
  3548. case 1: /* D1 vline */
  3549. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  3550. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3551. DRM_DEBUG("IH: D1 vline\n");
  3552. }
  3553. break;
  3554. default:
  3555. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3556. break;
  3557. }
  3558. break;
  3559. case 2: /* D2 vblank/vline */
  3560. switch (src_data) {
  3561. case 0: /* D2 vblank */
  3562. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  3563. if (rdev->irq.crtc_vblank_int[1]) {
  3564. drm_handle_vblank(rdev->ddev, 1);
  3565. rdev->pm.vblank_sync = true;
  3566. wake_up(&rdev->irq.vblank_queue);
  3567. }
  3568. if (atomic_read(&rdev->irq.pflip[1]))
  3569. radeon_crtc_handle_flip(rdev, 1);
  3570. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  3571. DRM_DEBUG("IH: D2 vblank\n");
  3572. }
  3573. break;
  3574. case 1: /* D2 vline */
  3575. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  3576. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  3577. DRM_DEBUG("IH: D2 vline\n");
  3578. }
  3579. break;
  3580. default:
  3581. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3582. break;
  3583. }
  3584. break;
  3585. case 3: /* D3 vblank/vline */
  3586. switch (src_data) {
  3587. case 0: /* D3 vblank */
  3588. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  3589. if (rdev->irq.crtc_vblank_int[2]) {
  3590. drm_handle_vblank(rdev->ddev, 2);
  3591. rdev->pm.vblank_sync = true;
  3592. wake_up(&rdev->irq.vblank_queue);
  3593. }
  3594. if (atomic_read(&rdev->irq.pflip[2]))
  3595. radeon_crtc_handle_flip(rdev, 2);
  3596. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  3597. DRM_DEBUG("IH: D3 vblank\n");
  3598. }
  3599. break;
  3600. case 1: /* D3 vline */
  3601. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  3602. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  3603. DRM_DEBUG("IH: D3 vline\n");
  3604. }
  3605. break;
  3606. default:
  3607. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3608. break;
  3609. }
  3610. break;
  3611. case 4: /* D4 vblank/vline */
  3612. switch (src_data) {
  3613. case 0: /* D4 vblank */
  3614. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  3615. if (rdev->irq.crtc_vblank_int[3]) {
  3616. drm_handle_vblank(rdev->ddev, 3);
  3617. rdev->pm.vblank_sync = true;
  3618. wake_up(&rdev->irq.vblank_queue);
  3619. }
  3620. if (atomic_read(&rdev->irq.pflip[3]))
  3621. radeon_crtc_handle_flip(rdev, 3);
  3622. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  3623. DRM_DEBUG("IH: D4 vblank\n");
  3624. }
  3625. break;
  3626. case 1: /* D4 vline */
  3627. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  3628. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  3629. DRM_DEBUG("IH: D4 vline\n");
  3630. }
  3631. break;
  3632. default:
  3633. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3634. break;
  3635. }
  3636. break;
  3637. case 5: /* D5 vblank/vline */
  3638. switch (src_data) {
  3639. case 0: /* D5 vblank */
  3640. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  3641. if (rdev->irq.crtc_vblank_int[4]) {
  3642. drm_handle_vblank(rdev->ddev, 4);
  3643. rdev->pm.vblank_sync = true;
  3644. wake_up(&rdev->irq.vblank_queue);
  3645. }
  3646. if (atomic_read(&rdev->irq.pflip[4]))
  3647. radeon_crtc_handle_flip(rdev, 4);
  3648. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  3649. DRM_DEBUG("IH: D5 vblank\n");
  3650. }
  3651. break;
  3652. case 1: /* D5 vline */
  3653. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  3654. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  3655. DRM_DEBUG("IH: D5 vline\n");
  3656. }
  3657. break;
  3658. default:
  3659. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3660. break;
  3661. }
  3662. break;
  3663. case 6: /* D6 vblank/vline */
  3664. switch (src_data) {
  3665. case 0: /* D6 vblank */
  3666. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  3667. if (rdev->irq.crtc_vblank_int[5]) {
  3668. drm_handle_vblank(rdev->ddev, 5);
  3669. rdev->pm.vblank_sync = true;
  3670. wake_up(&rdev->irq.vblank_queue);
  3671. }
  3672. if (atomic_read(&rdev->irq.pflip[5]))
  3673. radeon_crtc_handle_flip(rdev, 5);
  3674. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  3675. DRM_DEBUG("IH: D6 vblank\n");
  3676. }
  3677. break;
  3678. case 1: /* D6 vline */
  3679. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  3680. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  3681. DRM_DEBUG("IH: D6 vline\n");
  3682. }
  3683. break;
  3684. default:
  3685. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3686. break;
  3687. }
  3688. break;
  3689. case 42: /* HPD hotplug */
  3690. switch (src_data) {
  3691. case 0:
  3692. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  3693. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  3694. queue_hotplug = true;
  3695. DRM_DEBUG("IH: HPD1\n");
  3696. }
  3697. break;
  3698. case 1:
  3699. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  3700. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  3701. queue_hotplug = true;
  3702. DRM_DEBUG("IH: HPD2\n");
  3703. }
  3704. break;
  3705. case 2:
  3706. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  3707. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  3708. queue_hotplug = true;
  3709. DRM_DEBUG("IH: HPD3\n");
  3710. }
  3711. break;
  3712. case 3:
  3713. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  3714. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  3715. queue_hotplug = true;
  3716. DRM_DEBUG("IH: HPD4\n");
  3717. }
  3718. break;
  3719. case 4:
  3720. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  3721. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  3722. queue_hotplug = true;
  3723. DRM_DEBUG("IH: HPD5\n");
  3724. }
  3725. break;
  3726. case 5:
  3727. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  3728. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  3729. queue_hotplug = true;
  3730. DRM_DEBUG("IH: HPD6\n");
  3731. }
  3732. break;
  3733. default:
  3734. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3735. break;
  3736. }
  3737. break;
  3738. case 146:
  3739. case 147:
  3740. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  3741. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  3742. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  3743. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  3744. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  3745. /* reset addr and status */
  3746. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  3747. break;
  3748. case 176: /* RINGID0 CP_INT */
  3749. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3750. break;
  3751. case 177: /* RINGID1 CP_INT */
  3752. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  3753. break;
  3754. case 178: /* RINGID2 CP_INT */
  3755. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  3756. break;
  3757. case 181: /* CP EOP event */
  3758. DRM_DEBUG("IH: CP EOP\n");
  3759. switch (ring_id) {
  3760. case 0:
  3761. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3762. break;
  3763. case 1:
  3764. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  3765. break;
  3766. case 2:
  3767. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  3768. break;
  3769. }
  3770. break;
  3771. case 224: /* DMA trap event */
  3772. DRM_DEBUG("IH: DMA trap\n");
  3773. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  3774. break;
  3775. case 233: /* GUI IDLE */
  3776. DRM_DEBUG("IH: GUI idle\n");
  3777. break;
  3778. case 244: /* DMA trap event */
  3779. DRM_DEBUG("IH: DMA1 trap\n");
  3780. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  3781. break;
  3782. default:
  3783. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3784. break;
  3785. }
  3786. /* wptr/rptr are in bytes! */
  3787. rptr += 16;
  3788. rptr &= rdev->ih.ptr_mask;
  3789. }
  3790. if (queue_hotplug)
  3791. schedule_work(&rdev->hotplug_work);
  3792. rdev->ih.rptr = rptr;
  3793. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3794. atomic_set(&rdev->ih.lock, 0);
  3795. /* make sure wptr hasn't changed while processing */
  3796. wptr = si_get_ih_wptr(rdev);
  3797. if (wptr != rptr)
  3798. goto restart_ih;
  3799. return IRQ_HANDLED;
  3800. }
  3801. /**
  3802. * si_copy_dma - copy pages using the DMA engine
  3803. *
  3804. * @rdev: radeon_device pointer
  3805. * @src_offset: src GPU address
  3806. * @dst_offset: dst GPU address
  3807. * @num_gpu_pages: number of GPU pages to xfer
  3808. * @fence: radeon fence object
  3809. *
  3810. * Copy GPU paging using the DMA engine (SI).
  3811. * Used by the radeon ttm implementation to move pages if
  3812. * registered as the asic copy callback.
  3813. */
  3814. int si_copy_dma(struct radeon_device *rdev,
  3815. uint64_t src_offset, uint64_t dst_offset,
  3816. unsigned num_gpu_pages,
  3817. struct radeon_fence **fence)
  3818. {
  3819. struct radeon_semaphore *sem = NULL;
  3820. int ring_index = rdev->asic->copy.dma_ring_index;
  3821. struct radeon_ring *ring = &rdev->ring[ring_index];
  3822. u32 size_in_bytes, cur_size_in_bytes;
  3823. int i, num_loops;
  3824. int r = 0;
  3825. r = radeon_semaphore_create(rdev, &sem);
  3826. if (r) {
  3827. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3828. return r;
  3829. }
  3830. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  3831. num_loops = DIV_ROUND_UP(size_in_bytes, 0xfffff);
  3832. r = radeon_ring_lock(rdev, ring, num_loops * 5 + 11);
  3833. if (r) {
  3834. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3835. radeon_semaphore_free(rdev, &sem, NULL);
  3836. return r;
  3837. }
  3838. if (radeon_fence_need_sync(*fence, ring->idx)) {
  3839. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  3840. ring->idx);
  3841. radeon_fence_note_sync(*fence, ring->idx);
  3842. } else {
  3843. radeon_semaphore_free(rdev, &sem, NULL);
  3844. }
  3845. for (i = 0; i < num_loops; i++) {
  3846. cur_size_in_bytes = size_in_bytes;
  3847. if (cur_size_in_bytes > 0xFFFFF)
  3848. cur_size_in_bytes = 0xFFFFF;
  3849. size_in_bytes -= cur_size_in_bytes;
  3850. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 1, 0, 0, cur_size_in_bytes));
  3851. radeon_ring_write(ring, dst_offset & 0xffffffff);
  3852. radeon_ring_write(ring, src_offset & 0xffffffff);
  3853. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
  3854. radeon_ring_write(ring, upper_32_bits(src_offset) & 0xff);
  3855. src_offset += cur_size_in_bytes;
  3856. dst_offset += cur_size_in_bytes;
  3857. }
  3858. r = radeon_fence_emit(rdev, fence, ring->idx);
  3859. if (r) {
  3860. radeon_ring_unlock_undo(rdev, ring);
  3861. return r;
  3862. }
  3863. radeon_ring_unlock_commit(rdev, ring);
  3864. radeon_semaphore_free(rdev, &sem, *fence);
  3865. return r;
  3866. }
  3867. /*
  3868. * startup/shutdown callbacks
  3869. */
  3870. static int si_startup(struct radeon_device *rdev)
  3871. {
  3872. struct radeon_ring *ring;
  3873. int r;
  3874. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  3875. !rdev->rlc_fw || !rdev->mc_fw) {
  3876. r = si_init_microcode(rdev);
  3877. if (r) {
  3878. DRM_ERROR("Failed to load firmware!\n");
  3879. return r;
  3880. }
  3881. }
  3882. r = si_mc_load_microcode(rdev);
  3883. if (r) {
  3884. DRM_ERROR("Failed to load MC firmware!\n");
  3885. return r;
  3886. }
  3887. r = r600_vram_scratch_init(rdev);
  3888. if (r)
  3889. return r;
  3890. si_mc_program(rdev);
  3891. r = si_pcie_gart_enable(rdev);
  3892. if (r)
  3893. return r;
  3894. si_gpu_init(rdev);
  3895. #if 0
  3896. r = evergreen_blit_init(rdev);
  3897. if (r) {
  3898. r600_blit_fini(rdev);
  3899. rdev->asic->copy = NULL;
  3900. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  3901. }
  3902. #endif
  3903. /* allocate rlc buffers */
  3904. r = si_rlc_init(rdev);
  3905. if (r) {
  3906. DRM_ERROR("Failed to init rlc BOs!\n");
  3907. return r;
  3908. }
  3909. /* allocate wb buffer */
  3910. r = radeon_wb_init(rdev);
  3911. if (r)
  3912. return r;
  3913. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3914. if (r) {
  3915. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3916. return r;
  3917. }
  3918. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  3919. if (r) {
  3920. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3921. return r;
  3922. }
  3923. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  3924. if (r) {
  3925. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3926. return r;
  3927. }
  3928. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  3929. if (r) {
  3930. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  3931. return r;
  3932. }
  3933. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  3934. if (r) {
  3935. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  3936. return r;
  3937. }
  3938. /* Enable IRQ */
  3939. r = si_irq_init(rdev);
  3940. if (r) {
  3941. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  3942. radeon_irq_kms_fini(rdev);
  3943. return r;
  3944. }
  3945. si_irq_set(rdev);
  3946. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3947. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  3948. CP_RB0_RPTR, CP_RB0_WPTR,
  3949. 0, 0xfffff, RADEON_CP_PACKET2);
  3950. if (r)
  3951. return r;
  3952. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  3953. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP1_RPTR_OFFSET,
  3954. CP_RB1_RPTR, CP_RB1_WPTR,
  3955. 0, 0xfffff, RADEON_CP_PACKET2);
  3956. if (r)
  3957. return r;
  3958. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  3959. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP2_RPTR_OFFSET,
  3960. CP_RB2_RPTR, CP_RB2_WPTR,
  3961. 0, 0xfffff, RADEON_CP_PACKET2);
  3962. if (r)
  3963. return r;
  3964. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  3965. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  3966. DMA_RB_RPTR + DMA0_REGISTER_OFFSET,
  3967. DMA_RB_WPTR + DMA0_REGISTER_OFFSET,
  3968. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0));
  3969. if (r)
  3970. return r;
  3971. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  3972. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  3973. DMA_RB_RPTR + DMA1_REGISTER_OFFSET,
  3974. DMA_RB_WPTR + DMA1_REGISTER_OFFSET,
  3975. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0));
  3976. if (r)
  3977. return r;
  3978. r = si_cp_load_microcode(rdev);
  3979. if (r)
  3980. return r;
  3981. r = si_cp_resume(rdev);
  3982. if (r)
  3983. return r;
  3984. r = cayman_dma_resume(rdev);
  3985. if (r)
  3986. return r;
  3987. r = radeon_ib_pool_init(rdev);
  3988. if (r) {
  3989. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  3990. return r;
  3991. }
  3992. r = radeon_vm_manager_init(rdev);
  3993. if (r) {
  3994. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  3995. return r;
  3996. }
  3997. return 0;
  3998. }
  3999. int si_resume(struct radeon_device *rdev)
  4000. {
  4001. int r;
  4002. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  4003. * posting will perform necessary task to bring back GPU into good
  4004. * shape.
  4005. */
  4006. /* post card */
  4007. atom_asic_init(rdev->mode_info.atom_context);
  4008. rdev->accel_working = true;
  4009. r = si_startup(rdev);
  4010. if (r) {
  4011. DRM_ERROR("si startup failed on resume\n");
  4012. rdev->accel_working = false;
  4013. return r;
  4014. }
  4015. return r;
  4016. }
  4017. int si_suspend(struct radeon_device *rdev)
  4018. {
  4019. radeon_vm_manager_fini(rdev);
  4020. si_cp_enable(rdev, false);
  4021. cayman_dma_stop(rdev);
  4022. si_irq_suspend(rdev);
  4023. radeon_wb_disable(rdev);
  4024. si_pcie_gart_disable(rdev);
  4025. return 0;
  4026. }
  4027. /* Plan is to move initialization in that function and use
  4028. * helper function so that radeon_device_init pretty much
  4029. * do nothing more than calling asic specific function. This
  4030. * should also allow to remove a bunch of callback function
  4031. * like vram_info.
  4032. */
  4033. int si_init(struct radeon_device *rdev)
  4034. {
  4035. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  4036. int r;
  4037. /* Read BIOS */
  4038. if (!radeon_get_bios(rdev)) {
  4039. if (ASIC_IS_AVIVO(rdev))
  4040. return -EINVAL;
  4041. }
  4042. /* Must be an ATOMBIOS */
  4043. if (!rdev->is_atom_bios) {
  4044. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  4045. return -EINVAL;
  4046. }
  4047. r = radeon_atombios_init(rdev);
  4048. if (r)
  4049. return r;
  4050. /* Post card if necessary */
  4051. if (!radeon_card_posted(rdev)) {
  4052. if (!rdev->bios) {
  4053. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  4054. return -EINVAL;
  4055. }
  4056. DRM_INFO("GPU not posted. posting now...\n");
  4057. atom_asic_init(rdev->mode_info.atom_context);
  4058. }
  4059. /* Initialize scratch registers */
  4060. si_scratch_init(rdev);
  4061. /* Initialize surface registers */
  4062. radeon_surface_init(rdev);
  4063. /* Initialize clocks */
  4064. radeon_get_clock_info(rdev->ddev);
  4065. /* Fence driver */
  4066. r = radeon_fence_driver_init(rdev);
  4067. if (r)
  4068. return r;
  4069. /* initialize memory controller */
  4070. r = si_mc_init(rdev);
  4071. if (r)
  4072. return r;
  4073. /* Memory manager */
  4074. r = radeon_bo_init(rdev);
  4075. if (r)
  4076. return r;
  4077. r = radeon_irq_kms_init(rdev);
  4078. if (r)
  4079. return r;
  4080. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  4081. ring->ring_obj = NULL;
  4082. r600_ring_init(rdev, ring, 1024 * 1024);
  4083. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  4084. ring->ring_obj = NULL;
  4085. r600_ring_init(rdev, ring, 1024 * 1024);
  4086. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  4087. ring->ring_obj = NULL;
  4088. r600_ring_init(rdev, ring, 1024 * 1024);
  4089. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  4090. ring->ring_obj = NULL;
  4091. r600_ring_init(rdev, ring, 64 * 1024);
  4092. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  4093. ring->ring_obj = NULL;
  4094. r600_ring_init(rdev, ring, 64 * 1024);
  4095. rdev->ih.ring_obj = NULL;
  4096. r600_ih_ring_init(rdev, 64 * 1024);
  4097. r = r600_pcie_gart_init(rdev);
  4098. if (r)
  4099. return r;
  4100. rdev->accel_working = true;
  4101. r = si_startup(rdev);
  4102. if (r) {
  4103. dev_err(rdev->dev, "disabling GPU acceleration\n");
  4104. si_cp_fini(rdev);
  4105. cayman_dma_fini(rdev);
  4106. si_irq_fini(rdev);
  4107. si_rlc_fini(rdev);
  4108. radeon_wb_fini(rdev);
  4109. radeon_ib_pool_fini(rdev);
  4110. radeon_vm_manager_fini(rdev);
  4111. radeon_irq_kms_fini(rdev);
  4112. si_pcie_gart_fini(rdev);
  4113. rdev->accel_working = false;
  4114. }
  4115. /* Don't start up if the MC ucode is missing.
  4116. * The default clocks and voltages before the MC ucode
  4117. * is loaded are not suffient for advanced operations.
  4118. */
  4119. if (!rdev->mc_fw) {
  4120. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  4121. return -EINVAL;
  4122. }
  4123. return 0;
  4124. }
  4125. void si_fini(struct radeon_device *rdev)
  4126. {
  4127. #if 0
  4128. r600_blit_fini(rdev);
  4129. #endif
  4130. si_cp_fini(rdev);
  4131. cayman_dma_fini(rdev);
  4132. si_irq_fini(rdev);
  4133. si_rlc_fini(rdev);
  4134. radeon_wb_fini(rdev);
  4135. radeon_vm_manager_fini(rdev);
  4136. radeon_ib_pool_fini(rdev);
  4137. radeon_irq_kms_fini(rdev);
  4138. si_pcie_gart_fini(rdev);
  4139. r600_vram_scratch_fini(rdev);
  4140. radeon_gem_fini(rdev);
  4141. radeon_fence_driver_fini(rdev);
  4142. radeon_bo_fini(rdev);
  4143. radeon_atombios_fini(rdev);
  4144. kfree(rdev->bios);
  4145. rdev->bios = NULL;
  4146. }
  4147. /**
  4148. * si_get_gpu_clock_counter - return GPU clock counter snapshot
  4149. *
  4150. * @rdev: radeon_device pointer
  4151. *
  4152. * Fetches a GPU clock counter snapshot (SI).
  4153. * Returns the 64 bit clock counter snapshot.
  4154. */
  4155. uint64_t si_get_gpu_clock_counter(struct radeon_device *rdev)
  4156. {
  4157. uint64_t clock;
  4158. mutex_lock(&rdev->gpu_clock_mutex);
  4159. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4160. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  4161. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4162. mutex_unlock(&rdev->gpu_clock_mutex);
  4163. return clock;
  4164. }