rv770d.h 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674
  1. /*
  2. * Copyright 2009 Advanced Micro Devices, Inc.
  3. * Copyright 2009 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. * Jerome Glisse
  26. */
  27. #ifndef RV770_H
  28. #define RV770_H
  29. #define R7XX_MAX_SH_GPRS 256
  30. #define R7XX_MAX_TEMP_GPRS 16
  31. #define R7XX_MAX_SH_THREADS 256
  32. #define R7XX_MAX_SH_STACK_ENTRIES 4096
  33. #define R7XX_MAX_BACKENDS 8
  34. #define R7XX_MAX_BACKENDS_MASK 0xff
  35. #define R7XX_MAX_SIMDS 16
  36. #define R7XX_MAX_SIMDS_MASK 0xffff
  37. #define R7XX_MAX_PIPES 8
  38. #define R7XX_MAX_PIPES_MASK 0xff
  39. /* Registers */
  40. #define CB_COLOR0_BASE 0x28040
  41. #define CB_COLOR1_BASE 0x28044
  42. #define CB_COLOR2_BASE 0x28048
  43. #define CB_COLOR3_BASE 0x2804C
  44. #define CB_COLOR4_BASE 0x28050
  45. #define CB_COLOR5_BASE 0x28054
  46. #define CB_COLOR6_BASE 0x28058
  47. #define CB_COLOR7_BASE 0x2805C
  48. #define CB_COLOR7_FRAG 0x280FC
  49. #define CC_GC_SHADER_PIPE_CONFIG 0x8950
  50. #define CC_RB_BACKEND_DISABLE 0x98F4
  51. #define BACKEND_DISABLE(x) ((x) << 16)
  52. #define CC_SYS_RB_BACKEND_DISABLE 0x3F88
  53. #define CGTS_SYS_TCC_DISABLE 0x3F90
  54. #define CGTS_TCC_DISABLE 0x9148
  55. #define CGTS_USER_SYS_TCC_DISABLE 0x3F94
  56. #define CGTS_USER_TCC_DISABLE 0x914C
  57. #define CONFIG_MEMSIZE 0x5428
  58. #define CP_ME_CNTL 0x86D8
  59. #define CP_ME_HALT (1<<28)
  60. #define CP_PFP_HALT (1<<26)
  61. #define CP_ME_RAM_DATA 0xC160
  62. #define CP_ME_RAM_RADDR 0xC158
  63. #define CP_ME_RAM_WADDR 0xC15C
  64. #define CP_MEQ_THRESHOLDS 0x8764
  65. #define STQ_SPLIT(x) ((x) << 0)
  66. #define CP_PERFMON_CNTL 0x87FC
  67. #define CP_PFP_UCODE_ADDR 0xC150
  68. #define CP_PFP_UCODE_DATA 0xC154
  69. #define CP_QUEUE_THRESHOLDS 0x8760
  70. #define ROQ_IB1_START(x) ((x) << 0)
  71. #define ROQ_IB2_START(x) ((x) << 8)
  72. #define CP_RB_CNTL 0xC104
  73. #define RB_BUFSZ(x) ((x) << 0)
  74. #define RB_BLKSZ(x) ((x) << 8)
  75. #define RB_NO_UPDATE (1 << 27)
  76. #define RB_RPTR_WR_ENA (1 << 31)
  77. #define BUF_SWAP_32BIT (2 << 16)
  78. #define CP_RB_RPTR 0x8700
  79. #define CP_RB_RPTR_ADDR 0xC10C
  80. #define CP_RB_RPTR_ADDR_HI 0xC110
  81. #define CP_RB_RPTR_WR 0xC108
  82. #define CP_RB_WPTR 0xC114
  83. #define CP_RB_WPTR_ADDR 0xC118
  84. #define CP_RB_WPTR_ADDR_HI 0xC11C
  85. #define CP_RB_WPTR_DELAY 0x8704
  86. #define CP_SEM_WAIT_TIMER 0x85BC
  87. #define DB_DEBUG3 0x98B0
  88. #define DB_CLK_OFF_DELAY(x) ((x) << 11)
  89. #define DB_DEBUG4 0x9B8C
  90. #define DISABLE_TILE_COVERED_FOR_PS_ITER (1 << 6)
  91. #define DCP_TILING_CONFIG 0x6CA0
  92. #define PIPE_TILING(x) ((x) << 1)
  93. #define BANK_TILING(x) ((x) << 4)
  94. #define GROUP_SIZE(x) ((x) << 6)
  95. #define ROW_TILING(x) ((x) << 8)
  96. #define BANK_SWAPS(x) ((x) << 11)
  97. #define SAMPLE_SPLIT(x) ((x) << 14)
  98. #define BACKEND_MAP(x) ((x) << 16)
  99. #define GB_TILING_CONFIG 0x98F0
  100. #define PIPE_TILING__SHIFT 1
  101. #define PIPE_TILING__MASK 0x0000000e
  102. #define DMA_TILING_CONFIG 0x3ec8
  103. #define DMA_TILING_CONFIG2 0xd0b8
  104. #define GC_USER_SHADER_PIPE_CONFIG 0x8954
  105. #define INACTIVE_QD_PIPES(x) ((x) << 8)
  106. #define INACTIVE_QD_PIPES_MASK 0x0000FF00
  107. #define INACTIVE_QD_PIPES_SHIFT 8
  108. #define INACTIVE_SIMDS(x) ((x) << 16)
  109. #define INACTIVE_SIMDS_MASK 0x00FF0000
  110. #define GRBM_CNTL 0x8000
  111. #define GRBM_READ_TIMEOUT(x) ((x) << 0)
  112. #define GRBM_SOFT_RESET 0x8020
  113. #define SOFT_RESET_CP (1<<0)
  114. #define GRBM_STATUS 0x8010
  115. #define CMDFIFO_AVAIL_MASK 0x0000000F
  116. #define GUI_ACTIVE (1<<31)
  117. #define GRBM_STATUS2 0x8014
  118. #define CG_CLKPIN_CNTL 0x660
  119. # define MUX_TCLK_TO_XCLK (1 << 8)
  120. # define XTALIN_DIVIDE (1 << 9)
  121. #define CG_MULT_THERMAL_STATUS 0x740
  122. #define ASIC_T(x) ((x) << 16)
  123. #define ASIC_T_MASK 0x3FF0000
  124. #define ASIC_T_SHIFT 16
  125. #define HDP_HOST_PATH_CNTL 0x2C00
  126. #define HDP_NONSURFACE_BASE 0x2C04
  127. #define HDP_NONSURFACE_INFO 0x2C08
  128. #define HDP_NONSURFACE_SIZE 0x2C0C
  129. #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
  130. #define HDP_TILING_CONFIG 0x2F3C
  131. #define HDP_DEBUG1 0x2F34
  132. #define MC_SHARED_CHMAP 0x2004
  133. #define NOOFCHAN_SHIFT 12
  134. #define NOOFCHAN_MASK 0x00003000
  135. #define MC_SHARED_CHREMAP 0x2008
  136. #define MC_ARB_RAMCFG 0x2760
  137. #define NOOFBANK_SHIFT 0
  138. #define NOOFBANK_MASK 0x00000003
  139. #define NOOFRANK_SHIFT 2
  140. #define NOOFRANK_MASK 0x00000004
  141. #define NOOFROWS_SHIFT 3
  142. #define NOOFROWS_MASK 0x00000038
  143. #define NOOFCOLS_SHIFT 6
  144. #define NOOFCOLS_MASK 0x000000C0
  145. #define CHANSIZE_SHIFT 8
  146. #define CHANSIZE_MASK 0x00000100
  147. #define BURSTLENGTH_SHIFT 9
  148. #define BURSTLENGTH_MASK 0x00000200
  149. #define CHANSIZE_OVERRIDE (1 << 11)
  150. #define MC_VM_AGP_TOP 0x2028
  151. #define MC_VM_AGP_BOT 0x202C
  152. #define MC_VM_AGP_BASE 0x2030
  153. #define MC_VM_FB_LOCATION 0x2024
  154. #define MC_VM_MB_L1_TLB0_CNTL 0x2234
  155. #define MC_VM_MB_L1_TLB1_CNTL 0x2238
  156. #define MC_VM_MB_L1_TLB2_CNTL 0x223C
  157. #define MC_VM_MB_L1_TLB3_CNTL 0x2240
  158. #define ENABLE_L1_TLB (1 << 0)
  159. #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
  160. #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
  161. #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
  162. #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
  163. #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
  164. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  165. #define EFFECTIVE_L1_TLB_SIZE(x) ((x)<<15)
  166. #define EFFECTIVE_L1_QUEUE_SIZE(x) ((x)<<18)
  167. #define MC_VM_MD_L1_TLB0_CNTL 0x2654
  168. #define MC_VM_MD_L1_TLB1_CNTL 0x2658
  169. #define MC_VM_MD_L1_TLB2_CNTL 0x265C
  170. #define MC_VM_MD_L1_TLB3_CNTL 0x2698
  171. #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
  172. #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
  173. #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
  174. #define PA_CL_ENHANCE 0x8A14
  175. #define CLIP_VTX_REORDER_ENA (1 << 0)
  176. #define NUM_CLIP_SEQ(x) ((x) << 1)
  177. #define PA_SC_AA_CONFIG 0x28C04
  178. #define PA_SC_CLIPRECT_RULE 0x2820C
  179. #define PA_SC_EDGERULE 0x28230
  180. #define PA_SC_FIFO_SIZE 0x8BCC
  181. #define SC_PRIM_FIFO_SIZE(x) ((x) << 0)
  182. #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12)
  183. #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
  184. #define FORCE_EOV_MAX_CLK_CNT(x) ((x)<<0)
  185. #define FORCE_EOV_MAX_REZ_CNT(x) ((x)<<16)
  186. #define PA_SC_LINE_STIPPLE 0x28A0C
  187. #define PA_SC_LINE_STIPPLE_STATE 0x8B10
  188. #define PA_SC_MODE_CNTL 0x28A4C
  189. #define PA_SC_MULTI_CHIP_CNTL 0x8B20
  190. #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20)
  191. #define SCRATCH_REG0 0x8500
  192. #define SCRATCH_REG1 0x8504
  193. #define SCRATCH_REG2 0x8508
  194. #define SCRATCH_REG3 0x850C
  195. #define SCRATCH_REG4 0x8510
  196. #define SCRATCH_REG5 0x8514
  197. #define SCRATCH_REG6 0x8518
  198. #define SCRATCH_REG7 0x851C
  199. #define SCRATCH_UMSK 0x8540
  200. #define SCRATCH_ADDR 0x8544
  201. #define SMX_SAR_CTL0 0xA008
  202. #define SMX_DC_CTL0 0xA020
  203. #define USE_HASH_FUNCTION (1 << 0)
  204. #define CACHE_DEPTH(x) ((x) << 1)
  205. #define FLUSH_ALL_ON_EVENT (1 << 10)
  206. #define STALL_ON_EVENT (1 << 11)
  207. #define SMX_EVENT_CTL 0xA02C
  208. #define ES_FLUSH_CTL(x) ((x) << 0)
  209. #define GS_FLUSH_CTL(x) ((x) << 3)
  210. #define ACK_FLUSH_CTL(x) ((x) << 6)
  211. #define SYNC_FLUSH_CTL (1 << 8)
  212. #define SPI_CONFIG_CNTL 0x9100
  213. #define GPR_WRITE_PRIORITY(x) ((x) << 0)
  214. #define DISABLE_INTERP_1 (1 << 5)
  215. #define SPI_CONFIG_CNTL_1 0x913C
  216. #define VTX_DONE_DELAY(x) ((x) << 0)
  217. #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
  218. #define SPI_INPUT_Z 0x286D8
  219. #define SPI_PS_IN_CONTROL_0 0x286CC
  220. #define NUM_INTERP(x) ((x)<<0)
  221. #define POSITION_ENA (1<<8)
  222. #define POSITION_CENTROID (1<<9)
  223. #define POSITION_ADDR(x) ((x)<<10)
  224. #define PARAM_GEN(x) ((x)<<15)
  225. #define PARAM_GEN_ADDR(x) ((x)<<19)
  226. #define BARYC_SAMPLE_CNTL(x) ((x)<<26)
  227. #define PERSP_GRADIENT_ENA (1<<28)
  228. #define LINEAR_GRADIENT_ENA (1<<29)
  229. #define POSITION_SAMPLE (1<<30)
  230. #define BARYC_AT_SAMPLE_ENA (1<<31)
  231. #define SQ_CONFIG 0x8C00
  232. #define VC_ENABLE (1 << 0)
  233. #define EXPORT_SRC_C (1 << 1)
  234. #define DX9_CONSTS (1 << 2)
  235. #define ALU_INST_PREFER_VECTOR (1 << 3)
  236. #define DX10_CLAMP (1 << 4)
  237. #define CLAUSE_SEQ_PRIO(x) ((x) << 8)
  238. #define PS_PRIO(x) ((x) << 24)
  239. #define VS_PRIO(x) ((x) << 26)
  240. #define GS_PRIO(x) ((x) << 28)
  241. #define SQ_DYN_GPR_SIZE_SIMD_AB_0 0x8DB0
  242. #define SIMDA_RING0(x) ((x)<<0)
  243. #define SIMDA_RING1(x) ((x)<<8)
  244. #define SIMDB_RING0(x) ((x)<<16)
  245. #define SIMDB_RING1(x) ((x)<<24)
  246. #define SQ_DYN_GPR_SIZE_SIMD_AB_1 0x8DB4
  247. #define SQ_DYN_GPR_SIZE_SIMD_AB_2 0x8DB8
  248. #define SQ_DYN_GPR_SIZE_SIMD_AB_3 0x8DBC
  249. #define SQ_DYN_GPR_SIZE_SIMD_AB_4 0x8DC0
  250. #define SQ_DYN_GPR_SIZE_SIMD_AB_5 0x8DC4
  251. #define SQ_DYN_GPR_SIZE_SIMD_AB_6 0x8DC8
  252. #define SQ_DYN_GPR_SIZE_SIMD_AB_7 0x8DCC
  253. #define ES_PRIO(x) ((x) << 30)
  254. #define SQ_GPR_RESOURCE_MGMT_1 0x8C04
  255. #define NUM_PS_GPRS(x) ((x) << 0)
  256. #define NUM_VS_GPRS(x) ((x) << 16)
  257. #define DYN_GPR_ENABLE (1 << 27)
  258. #define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
  259. #define SQ_GPR_RESOURCE_MGMT_2 0x8C08
  260. #define NUM_GS_GPRS(x) ((x) << 0)
  261. #define NUM_ES_GPRS(x) ((x) << 16)
  262. #define SQ_MS_FIFO_SIZES 0x8CF0
  263. #define CACHE_FIFO_SIZE(x) ((x) << 0)
  264. #define FETCH_FIFO_HIWATER(x) ((x) << 8)
  265. #define DONE_FIFO_HIWATER(x) ((x) << 16)
  266. #define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
  267. #define SQ_STACK_RESOURCE_MGMT_1 0x8C10
  268. #define NUM_PS_STACK_ENTRIES(x) ((x) << 0)
  269. #define NUM_VS_STACK_ENTRIES(x) ((x) << 16)
  270. #define SQ_STACK_RESOURCE_MGMT_2 0x8C14
  271. #define NUM_GS_STACK_ENTRIES(x) ((x) << 0)
  272. #define NUM_ES_STACK_ENTRIES(x) ((x) << 16)
  273. #define SQ_THREAD_RESOURCE_MGMT 0x8C0C
  274. #define NUM_PS_THREADS(x) ((x) << 0)
  275. #define NUM_VS_THREADS(x) ((x) << 8)
  276. #define NUM_GS_THREADS(x) ((x) << 16)
  277. #define NUM_ES_THREADS(x) ((x) << 24)
  278. #define SX_DEBUG_1 0x9058
  279. #define ENABLE_NEW_SMX_ADDRESS (1 << 16)
  280. #define SX_EXPORT_BUFFER_SIZES 0x900C
  281. #define COLOR_BUFFER_SIZE(x) ((x) << 0)
  282. #define POSITION_BUFFER_SIZE(x) ((x) << 8)
  283. #define SMX_BUFFER_SIZE(x) ((x) << 16)
  284. #define SX_MISC 0x28350
  285. #define TA_CNTL_AUX 0x9508
  286. #define DISABLE_CUBE_WRAP (1 << 0)
  287. #define DISABLE_CUBE_ANISO (1 << 1)
  288. #define SYNC_GRADIENT (1 << 24)
  289. #define SYNC_WALKER (1 << 25)
  290. #define SYNC_ALIGNER (1 << 26)
  291. #define BILINEAR_PRECISION_6_BIT (0 << 31)
  292. #define BILINEAR_PRECISION_8_BIT (1 << 31)
  293. #define TCP_CNTL 0x9610
  294. #define TCP_CHAN_STEER 0x9614
  295. #define VC_ENHANCE 0x9714
  296. #define VGT_CACHE_INVALIDATION 0x88C4
  297. #define CACHE_INVALIDATION(x) ((x)<<0)
  298. #define VC_ONLY 0
  299. #define TC_ONLY 1
  300. #define VC_AND_TC 2
  301. #define AUTO_INVLD_EN(x) ((x) << 6)
  302. #define NO_AUTO 0
  303. #define ES_AUTO 1
  304. #define GS_AUTO 2
  305. #define ES_AND_GS_AUTO 3
  306. #define VGT_ES_PER_GS 0x88CC
  307. #define VGT_GS_PER_ES 0x88C8
  308. #define VGT_GS_PER_VS 0x88E8
  309. #define VGT_GS_VERTEX_REUSE 0x88D4
  310. #define VGT_NUM_INSTANCES 0x8974
  311. #define VGT_OUT_DEALLOC_CNTL 0x28C5C
  312. #define DEALLOC_DIST_MASK 0x0000007F
  313. #define VGT_STRMOUT_EN 0x28AB0
  314. #define VGT_VERTEX_REUSE_BLOCK_CNTL 0x28C58
  315. #define VTX_REUSE_DEPTH_MASK 0x000000FF
  316. #define VM_CONTEXT0_CNTL 0x1410
  317. #define ENABLE_CONTEXT (1 << 0)
  318. #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
  319. #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
  320. #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153C
  321. #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
  322. #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155C
  323. #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
  324. #define VM_L2_CNTL 0x1400
  325. #define ENABLE_L2_CACHE (1 << 0)
  326. #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
  327. #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
  328. #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 14)
  329. #define VM_L2_CNTL2 0x1404
  330. #define INVALIDATE_ALL_L1_TLBS (1 << 0)
  331. #define INVALIDATE_L2_CACHE (1 << 1)
  332. #define VM_L2_CNTL3 0x1408
  333. #define BANK_SELECT(x) ((x) << 0)
  334. #define CACHE_UPDATE_MODE(x) ((x) << 6)
  335. #define VM_L2_STATUS 0x140C
  336. #define L2_BUSY (1 << 0)
  337. #define WAIT_UNTIL 0x8040
  338. /* async DMA */
  339. #define DMA_RB_RPTR 0xd008
  340. #define DMA_RB_WPTR 0xd00c
  341. /* async DMA packets */
  342. #define DMA_PACKET(cmd, t, s, n) ((((cmd) & 0xF) << 28) | \
  343. (((t) & 0x1) << 23) | \
  344. (((s) & 0x1) << 22) | \
  345. (((n) & 0xFFFF) << 0))
  346. /* async DMA Packet types */
  347. #define DMA_PACKET_WRITE 0x2
  348. #define DMA_PACKET_COPY 0x3
  349. #define DMA_PACKET_INDIRECT_BUFFER 0x4
  350. #define DMA_PACKET_SEMAPHORE 0x5
  351. #define DMA_PACKET_FENCE 0x6
  352. #define DMA_PACKET_TRAP 0x7
  353. #define DMA_PACKET_CONSTANT_FILL 0xd
  354. #define DMA_PACKET_NOP 0xf
  355. #define SRBM_STATUS 0x0E50
  356. /* DCE 3.2 HDMI */
  357. #define HDMI_CONTROL 0x7400
  358. # define HDMI_KEEPOUT_MODE (1 << 0)
  359. # define HDMI_PACKET_GEN_VERSION (1 << 4) /* 0 = r6xx compat */
  360. # define HDMI_ERROR_ACK (1 << 8)
  361. # define HDMI_ERROR_MASK (1 << 9)
  362. #define HDMI_STATUS 0x7404
  363. # define HDMI_ACTIVE_AVMUTE (1 << 0)
  364. # define HDMI_AUDIO_PACKET_ERROR (1 << 16)
  365. # define HDMI_VBI_PACKET_ERROR (1 << 20)
  366. #define HDMI_AUDIO_PACKET_CONTROL 0x7408
  367. # define HDMI_AUDIO_DELAY_EN(x) (((x) & 3) << 4)
  368. # define HDMI_AUDIO_PACKETS_PER_LINE(x) (((x) & 0x1f) << 16)
  369. #define HDMI_ACR_PACKET_CONTROL 0x740c
  370. # define HDMI_ACR_SEND (1 << 0)
  371. # define HDMI_ACR_CONT (1 << 1)
  372. # define HDMI_ACR_SELECT(x) (((x) & 3) << 4)
  373. # define HDMI_ACR_HW 0
  374. # define HDMI_ACR_32 1
  375. # define HDMI_ACR_44 2
  376. # define HDMI_ACR_48 3
  377. # define HDMI_ACR_SOURCE (1 << 8) /* 0 - hw; 1 - cts value */
  378. # define HDMI_ACR_AUTO_SEND (1 << 12)
  379. #define HDMI_VBI_PACKET_CONTROL 0x7410
  380. # define HDMI_NULL_SEND (1 << 0)
  381. # define HDMI_GC_SEND (1 << 4)
  382. # define HDMI_GC_CONT (1 << 5) /* 0 - once; 1 - every frame */
  383. #define HDMI_INFOFRAME_CONTROL0 0x7414
  384. # define HDMI_AVI_INFO_SEND (1 << 0)
  385. # define HDMI_AVI_INFO_CONT (1 << 1)
  386. # define HDMI_AUDIO_INFO_SEND (1 << 4)
  387. # define HDMI_AUDIO_INFO_CONT (1 << 5)
  388. # define HDMI_MPEG_INFO_SEND (1 << 8)
  389. # define HDMI_MPEG_INFO_CONT (1 << 9)
  390. #define HDMI_INFOFRAME_CONTROL1 0x7418
  391. # define HDMI_AVI_INFO_LINE(x) (((x) & 0x3f) << 0)
  392. # define HDMI_AUDIO_INFO_LINE(x) (((x) & 0x3f) << 8)
  393. # define HDMI_MPEG_INFO_LINE(x) (((x) & 0x3f) << 16)
  394. #define HDMI_GENERIC_PACKET_CONTROL 0x741c
  395. # define HDMI_GENERIC0_SEND (1 << 0)
  396. # define HDMI_GENERIC0_CONT (1 << 1)
  397. # define HDMI_GENERIC1_SEND (1 << 4)
  398. # define HDMI_GENERIC1_CONT (1 << 5)
  399. # define HDMI_GENERIC0_LINE(x) (((x) & 0x3f) << 16)
  400. # define HDMI_GENERIC1_LINE(x) (((x) & 0x3f) << 24)
  401. #define HDMI_GC 0x7428
  402. # define HDMI_GC_AVMUTE (1 << 0)
  403. #define AFMT_AUDIO_PACKET_CONTROL2 0x742c
  404. # define AFMT_AUDIO_LAYOUT_OVRD (1 << 0)
  405. # define AFMT_AUDIO_LAYOUT_SELECT (1 << 1)
  406. # define AFMT_60958_CS_SOURCE (1 << 4)
  407. # define AFMT_AUDIO_CHANNEL_ENABLE(x) (((x) & 0xff) << 8)
  408. # define AFMT_DP_AUDIO_STREAM_ID(x) (((x) & 0xff) << 16)
  409. #define AFMT_AVI_INFO0 0x7454
  410. # define AFMT_AVI_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
  411. # define AFMT_AVI_INFO_S(x) (((x) & 3) << 8)
  412. # define AFMT_AVI_INFO_B(x) (((x) & 3) << 10)
  413. # define AFMT_AVI_INFO_A(x) (((x) & 1) << 12)
  414. # define AFMT_AVI_INFO_Y(x) (((x) & 3) << 13)
  415. # define AFMT_AVI_INFO_Y_RGB 0
  416. # define AFMT_AVI_INFO_Y_YCBCR422 1
  417. # define AFMT_AVI_INFO_Y_YCBCR444 2
  418. # define AFMT_AVI_INFO_Y_A_B_S(x) (((x) & 0xff) << 8)
  419. # define AFMT_AVI_INFO_R(x) (((x) & 0xf) << 16)
  420. # define AFMT_AVI_INFO_M(x) (((x) & 0x3) << 20)
  421. # define AFMT_AVI_INFO_C(x) (((x) & 0x3) << 22)
  422. # define AFMT_AVI_INFO_C_M_R(x) (((x) & 0xff) << 16)
  423. # define AFMT_AVI_INFO_SC(x) (((x) & 0x3) << 24)
  424. # define AFMT_AVI_INFO_Q(x) (((x) & 0x3) << 26)
  425. # define AFMT_AVI_INFO_EC(x) (((x) & 0x3) << 28)
  426. # define AFMT_AVI_INFO_ITC(x) (((x) & 0x1) << 31)
  427. # define AFMT_AVI_INFO_ITC_EC_Q_SC(x) (((x) & 0xff) << 24)
  428. #define AFMT_AVI_INFO1 0x7458
  429. # define AFMT_AVI_INFO_VIC(x) (((x) & 0x7f) << 0) /* don't use avi infoframe v1 */
  430. # define AFMT_AVI_INFO_PR(x) (((x) & 0xf) << 8) /* don't use avi infoframe v1 */
  431. # define AFMT_AVI_INFO_TOP(x) (((x) & 0xffff) << 16)
  432. #define AFMT_AVI_INFO2 0x745c
  433. # define AFMT_AVI_INFO_BOTTOM(x) (((x) & 0xffff) << 0)
  434. # define AFMT_AVI_INFO_LEFT(x) (((x) & 0xffff) << 16)
  435. #define AFMT_AVI_INFO3 0x7460
  436. # define AFMT_AVI_INFO_RIGHT(x) (((x) & 0xffff) << 0)
  437. # define AFMT_AVI_INFO_VERSION(x) (((x) & 3) << 24)
  438. #define AFMT_MPEG_INFO0 0x7464
  439. # define AFMT_MPEG_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
  440. # define AFMT_MPEG_INFO_MB0(x) (((x) & 0xff) << 8)
  441. # define AFMT_MPEG_INFO_MB1(x) (((x) & 0xff) << 16)
  442. # define AFMT_MPEG_INFO_MB2(x) (((x) & 0xff) << 24)
  443. #define AFMT_MPEG_INFO1 0x7468
  444. # define AFMT_MPEG_INFO_MB3(x) (((x) & 0xff) << 0)
  445. # define AFMT_MPEG_INFO_MF(x) (((x) & 3) << 8)
  446. # define AFMT_MPEG_INFO_FR(x) (((x) & 1) << 12)
  447. #define AFMT_GENERIC0_HDR 0x746c
  448. #define AFMT_GENERIC0_0 0x7470
  449. #define AFMT_GENERIC0_1 0x7474
  450. #define AFMT_GENERIC0_2 0x7478
  451. #define AFMT_GENERIC0_3 0x747c
  452. #define AFMT_GENERIC0_4 0x7480
  453. #define AFMT_GENERIC0_5 0x7484
  454. #define AFMT_GENERIC0_6 0x7488
  455. #define AFMT_GENERIC1_HDR 0x748c
  456. #define AFMT_GENERIC1_0 0x7490
  457. #define AFMT_GENERIC1_1 0x7494
  458. #define AFMT_GENERIC1_2 0x7498
  459. #define AFMT_GENERIC1_3 0x749c
  460. #define AFMT_GENERIC1_4 0x74a0
  461. #define AFMT_GENERIC1_5 0x74a4
  462. #define AFMT_GENERIC1_6 0x74a8
  463. #define HDMI_ACR_32_0 0x74ac
  464. # define HDMI_ACR_CTS_32(x) (((x) & 0xfffff) << 12)
  465. #define HDMI_ACR_32_1 0x74b0
  466. # define HDMI_ACR_N_32(x) (((x) & 0xfffff) << 0)
  467. #define HDMI_ACR_44_0 0x74b4
  468. # define HDMI_ACR_CTS_44(x) (((x) & 0xfffff) << 12)
  469. #define HDMI_ACR_44_1 0x74b8
  470. # define HDMI_ACR_N_44(x) (((x) & 0xfffff) << 0)
  471. #define HDMI_ACR_48_0 0x74bc
  472. # define HDMI_ACR_CTS_48(x) (((x) & 0xfffff) << 12)
  473. #define HDMI_ACR_48_1 0x74c0
  474. # define HDMI_ACR_N_48(x) (((x) & 0xfffff) << 0)
  475. #define HDMI_ACR_STATUS_0 0x74c4
  476. #define HDMI_ACR_STATUS_1 0x74c8
  477. #define AFMT_AUDIO_INFO0 0x74cc
  478. # define AFMT_AUDIO_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
  479. # define AFMT_AUDIO_INFO_CC(x) (((x) & 7) << 8)
  480. # define AFMT_AUDIO_INFO_CHECKSUM_OFFSET(x) (((x) & 0xff) << 16)
  481. #define AFMT_AUDIO_INFO1 0x74d0
  482. # define AFMT_AUDIO_INFO_CA(x) (((x) & 0xff) << 0)
  483. # define AFMT_AUDIO_INFO_LSV(x) (((x) & 0xf) << 11)
  484. # define AFMT_AUDIO_INFO_DM_INH(x) (((x) & 1) << 15)
  485. # define AFMT_AUDIO_INFO_DM_INH_LSV(x) (((x) & 0xff) << 8)
  486. #define AFMT_60958_0 0x74d4
  487. # define AFMT_60958_CS_A(x) (((x) & 1) << 0)
  488. # define AFMT_60958_CS_B(x) (((x) & 1) << 1)
  489. # define AFMT_60958_CS_C(x) (((x) & 1) << 2)
  490. # define AFMT_60958_CS_D(x) (((x) & 3) << 3)
  491. # define AFMT_60958_CS_MODE(x) (((x) & 3) << 6)
  492. # define AFMT_60958_CS_CATEGORY_CODE(x) (((x) & 0xff) << 8)
  493. # define AFMT_60958_CS_SOURCE_NUMBER(x) (((x) & 0xf) << 16)
  494. # define AFMT_60958_CS_CHANNEL_NUMBER_L(x) (((x) & 0xf) << 20)
  495. # define AFMT_60958_CS_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 24)
  496. # define AFMT_60958_CS_CLOCK_ACCURACY(x) (((x) & 3) << 28)
  497. #define AFMT_60958_1 0x74d8
  498. # define AFMT_60958_CS_WORD_LENGTH(x) (((x) & 0xf) << 0)
  499. # define AFMT_60958_CS_ORIGINAL_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 4)
  500. # define AFMT_60958_CS_VALID_L(x) (((x) & 1) << 16)
  501. # define AFMT_60958_CS_VALID_R(x) (((x) & 1) << 18)
  502. # define AFMT_60958_CS_CHANNEL_NUMBER_R(x) (((x) & 0xf) << 20)
  503. #define AFMT_AUDIO_CRC_CONTROL 0x74dc
  504. # define AFMT_AUDIO_CRC_EN (1 << 0)
  505. #define AFMT_RAMP_CONTROL0 0x74e0
  506. # define AFMT_RAMP_MAX_COUNT(x) (((x) & 0xffffff) << 0)
  507. # define AFMT_RAMP_DATA_SIGN (1 << 31)
  508. #define AFMT_RAMP_CONTROL1 0x74e4
  509. # define AFMT_RAMP_MIN_COUNT(x) (((x) & 0xffffff) << 0)
  510. # define AFMT_AUDIO_TEST_CH_DISABLE(x) (((x) & 0xff) << 24)
  511. #define AFMT_RAMP_CONTROL2 0x74e8
  512. # define AFMT_RAMP_INC_COUNT(x) (((x) & 0xffffff) << 0)
  513. #define AFMT_RAMP_CONTROL3 0x74ec
  514. # define AFMT_RAMP_DEC_COUNT(x) (((x) & 0xffffff) << 0)
  515. #define AFMT_60958_2 0x74f0
  516. # define AFMT_60958_CS_CHANNEL_NUMBER_2(x) (((x) & 0xf) << 0)
  517. # define AFMT_60958_CS_CHANNEL_NUMBER_3(x) (((x) & 0xf) << 4)
  518. # define AFMT_60958_CS_CHANNEL_NUMBER_4(x) (((x) & 0xf) << 8)
  519. # define AFMT_60958_CS_CHANNEL_NUMBER_5(x) (((x) & 0xf) << 12)
  520. # define AFMT_60958_CS_CHANNEL_NUMBER_6(x) (((x) & 0xf) << 16)
  521. # define AFMT_60958_CS_CHANNEL_NUMBER_7(x) (((x) & 0xf) << 20)
  522. #define AFMT_STATUS 0x7600
  523. # define AFMT_AUDIO_ENABLE (1 << 4)
  524. # define AFMT_AZ_FORMAT_WTRIG (1 << 28)
  525. # define AFMT_AZ_FORMAT_WTRIG_INT (1 << 29)
  526. # define AFMT_AZ_AUDIO_ENABLE_CHG (1 << 30)
  527. #define AFMT_AUDIO_PACKET_CONTROL 0x7604
  528. # define AFMT_AUDIO_SAMPLE_SEND (1 << 0)
  529. # define AFMT_AUDIO_TEST_EN (1 << 12)
  530. # define AFMT_AUDIO_CHANNEL_SWAP (1 << 24)
  531. # define AFMT_60958_CS_UPDATE (1 << 26)
  532. # define AFMT_AZ_AUDIO_ENABLE_CHG_MASK (1 << 27)
  533. # define AFMT_AZ_FORMAT_WTRIG_MASK (1 << 28)
  534. # define AFMT_AZ_FORMAT_WTRIG_ACK (1 << 29)
  535. # define AFMT_AZ_AUDIO_ENABLE_CHG_ACK (1 << 30)
  536. #define AFMT_VBI_PACKET_CONTROL 0x7608
  537. # define AFMT_GENERIC0_UPDATE (1 << 2)
  538. #define AFMT_INFOFRAME_CONTROL0 0x760c
  539. # define AFMT_AUDIO_INFO_SOURCE (1 << 6) /* 0 - sound block; 1 - hmdi regs */
  540. # define AFMT_AUDIO_INFO_UPDATE (1 << 7)
  541. # define AFMT_MPEG_INFO_UPDATE (1 << 10)
  542. #define AFMT_GENERIC0_7 0x7610
  543. /* second instance starts at 0x7800 */
  544. #define HDMI_OFFSET0 (0x7400 - 0x7400)
  545. #define HDMI_OFFSET1 (0x7800 - 0x7400)
  546. /* DCE3.2 ELD audio interface */
  547. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0 0x71c8 /* LPCM */
  548. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1 0x71cc /* AC3 */
  549. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2 0x71d0 /* MPEG1 */
  550. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3 0x71d4 /* MP3 */
  551. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4 0x71d8 /* MPEG2 */
  552. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5 0x71dc /* AAC */
  553. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6 0x71e0 /* DTS */
  554. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7 0x71e4 /* ATRAC */
  555. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR8 0x71e8 /* one bit audio - leave at 0 (default) */
  556. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9 0x71ec /* Dolby Digital */
  557. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10 0x71f0 /* DTS-HD */
  558. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11 0x71f4 /* MAT-MLP */
  559. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR12 0x71f8 /* DTS */
  560. #define AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13 0x71fc /* WMA Pro */
  561. # define MAX_CHANNELS(x) (((x) & 0x7) << 0)
  562. /* max channels minus one. 7 = 8 channels */
  563. # define SUPPORTED_FREQUENCIES(x) (((x) & 0xff) << 8)
  564. # define DESCRIPTOR_BYTE_2(x) (((x) & 0xff) << 16)
  565. # define SUPPORTED_FREQUENCIES_STEREO(x) (((x) & 0xff) << 24) /* LPCM only */
  566. /* SUPPORTED_FREQUENCIES, SUPPORTED_FREQUENCIES_STEREO
  567. * bit0 = 32 kHz
  568. * bit1 = 44.1 kHz
  569. * bit2 = 48 kHz
  570. * bit3 = 88.2 kHz
  571. * bit4 = 96 kHz
  572. * bit5 = 176.4 kHz
  573. * bit6 = 192 kHz
  574. */
  575. #define AZ_HOT_PLUG_CONTROL 0x7300
  576. # define AZ_FORCE_CODEC_WAKE (1 << 0)
  577. # define PIN0_JACK_DETECTION_ENABLE (1 << 4)
  578. # define PIN1_JACK_DETECTION_ENABLE (1 << 5)
  579. # define PIN2_JACK_DETECTION_ENABLE (1 << 6)
  580. # define PIN3_JACK_DETECTION_ENABLE (1 << 7)
  581. # define PIN0_UNSOLICITED_RESPONSE_ENABLE (1 << 8)
  582. # define PIN1_UNSOLICITED_RESPONSE_ENABLE (1 << 9)
  583. # define PIN2_UNSOLICITED_RESPONSE_ENABLE (1 << 10)
  584. # define PIN3_UNSOLICITED_RESPONSE_ENABLE (1 << 11)
  585. # define CODEC_HOT_PLUG_ENABLE (1 << 12)
  586. # define PIN0_AUDIO_ENABLED (1 << 24)
  587. # define PIN1_AUDIO_ENABLED (1 << 25)
  588. # define PIN2_AUDIO_ENABLED (1 << 26)
  589. # define PIN3_AUDIO_ENABLED (1 << 27)
  590. # define AUDIO_ENABLED (1 << 31)
  591. #define D1GRPH_PRIMARY_SURFACE_ADDRESS 0x6110
  592. #define D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x6914
  593. #define D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x6114
  594. #define D1GRPH_SECONDARY_SURFACE_ADDRESS 0x6118
  595. #define D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x691c
  596. #define D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x611c
  597. /* PCIE link stuff */
  598. #define PCIE_LC_TRAINING_CNTL 0xa1 /* PCIE_P */
  599. #define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */
  600. # define LC_LINK_WIDTH_SHIFT 0
  601. # define LC_LINK_WIDTH_MASK 0x7
  602. # define LC_LINK_WIDTH_X0 0
  603. # define LC_LINK_WIDTH_X1 1
  604. # define LC_LINK_WIDTH_X2 2
  605. # define LC_LINK_WIDTH_X4 3
  606. # define LC_LINK_WIDTH_X8 4
  607. # define LC_LINK_WIDTH_X16 6
  608. # define LC_LINK_WIDTH_RD_SHIFT 4
  609. # define LC_LINK_WIDTH_RD_MASK 0x70
  610. # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
  611. # define LC_RECONFIG_NOW (1 << 8)
  612. # define LC_RENEGOTIATION_SUPPORT (1 << 9)
  613. # define LC_RENEGOTIATE_EN (1 << 10)
  614. # define LC_SHORT_RECONFIG_EN (1 << 11)
  615. # define LC_UPCONFIGURE_SUPPORT (1 << 12)
  616. # define LC_UPCONFIGURE_DIS (1 << 13)
  617. #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */
  618. # define LC_GEN2_EN_STRAP (1 << 0)
  619. # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 1)
  620. # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 5)
  621. # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 6)
  622. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 8)
  623. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 3
  624. # define LC_CURRENT_DATA_RATE (1 << 11)
  625. # define LC_VOLTAGE_TIMER_SEL_MASK (0xf << 14)
  626. # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 21)
  627. # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 23)
  628. # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 24)
  629. #define MM_CFGREGS_CNTL 0x544c
  630. # define MM_WR_TO_CFG_EN (1 << 3)
  631. #define LINK_CNTL2 0x88 /* F0 */
  632. # define TARGET_LINK_SPEED_MASK (0xf << 0)
  633. # define SELECTABLE_DEEMPHASIS (1 << 6)
  634. #endif