rv770.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/slab.h>
  31. #include <drm/drmP.h>
  32. #include "radeon.h"
  33. #include "radeon_asic.h"
  34. #include <drm/radeon_drm.h>
  35. #include "rv770d.h"
  36. #include "atom.h"
  37. #include "avivod.h"
  38. #define R700_PFP_UCODE_SIZE 848
  39. #define R700_PM4_UCODE_SIZE 1360
  40. static void rv770_gpu_init(struct radeon_device *rdev);
  41. void rv770_fini(struct radeon_device *rdev);
  42. static void rv770_pcie_gen2_enable(struct radeon_device *rdev);
  43. #define PCIE_BUS_CLK 10000
  44. #define TCLK (PCIE_BUS_CLK / 10)
  45. /**
  46. * rv770_get_xclk - get the xclk
  47. *
  48. * @rdev: radeon_device pointer
  49. *
  50. * Returns the reference clock used by the gfx engine
  51. * (r7xx-cayman).
  52. */
  53. u32 rv770_get_xclk(struct radeon_device *rdev)
  54. {
  55. u32 reference_clock = rdev->clock.spll.reference_freq;
  56. u32 tmp = RREG32(CG_CLKPIN_CNTL);
  57. if (tmp & MUX_TCLK_TO_XCLK)
  58. return TCLK;
  59. if (tmp & XTALIN_DIVIDE)
  60. return reference_clock / 4;
  61. return reference_clock;
  62. }
  63. u32 rv770_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  64. {
  65. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  66. u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
  67. int i;
  68. /* Lock the graphics update lock */
  69. tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
  70. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  71. /* update the scanout addresses */
  72. if (radeon_crtc->crtc_id) {
  73. WREG32(D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  74. WREG32(D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  75. } else {
  76. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  77. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  78. }
  79. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  80. (u32)crtc_base);
  81. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  82. (u32)crtc_base);
  83. /* Wait for update_pending to go high. */
  84. for (i = 0; i < rdev->usec_timeout; i++) {
  85. if (RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING)
  86. break;
  87. udelay(1);
  88. }
  89. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  90. /* Unlock the lock, so double-buffering can take place inside vblank */
  91. tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
  92. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  93. /* Return current update_pending status: */
  94. return RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING;
  95. }
  96. /* get temperature in millidegrees */
  97. int rv770_get_temp(struct radeon_device *rdev)
  98. {
  99. u32 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  100. ASIC_T_SHIFT;
  101. int actual_temp;
  102. if (temp & 0x400)
  103. actual_temp = -256;
  104. else if (temp & 0x200)
  105. actual_temp = 255;
  106. else if (temp & 0x100) {
  107. actual_temp = temp & 0x1ff;
  108. actual_temp |= ~0x1ff;
  109. } else
  110. actual_temp = temp & 0xff;
  111. return (actual_temp * 1000) / 2;
  112. }
  113. void rv770_pm_misc(struct radeon_device *rdev)
  114. {
  115. int req_ps_idx = rdev->pm.requested_power_state_index;
  116. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  117. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  118. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  119. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  120. /* 0xff01 is a flag rather then an actual voltage */
  121. if (voltage->voltage == 0xff01)
  122. return;
  123. if (voltage->voltage != rdev->pm.current_vddc) {
  124. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  125. rdev->pm.current_vddc = voltage->voltage;
  126. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  127. }
  128. }
  129. }
  130. /*
  131. * GART
  132. */
  133. static int rv770_pcie_gart_enable(struct radeon_device *rdev)
  134. {
  135. u32 tmp;
  136. int r, i;
  137. if (rdev->gart.robj == NULL) {
  138. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  139. return -EINVAL;
  140. }
  141. r = radeon_gart_table_vram_pin(rdev);
  142. if (r)
  143. return r;
  144. radeon_gart_restore(rdev);
  145. /* Setup L2 cache */
  146. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  147. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  148. EFFECTIVE_L2_QUEUE_SIZE(7));
  149. WREG32(VM_L2_CNTL2, 0);
  150. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  151. /* Setup TLB control */
  152. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  153. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  154. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  155. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  156. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  157. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  158. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  159. if (rdev->family == CHIP_RV740)
  160. WREG32(MC_VM_MD_L1_TLB3_CNTL, tmp);
  161. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  162. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  163. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  164. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  165. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  166. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  167. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  168. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  169. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  170. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  171. (u32)(rdev->dummy_page.addr >> 12));
  172. for (i = 1; i < 7; i++)
  173. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  174. r600_pcie_gart_tlb_flush(rdev);
  175. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  176. (unsigned)(rdev->mc.gtt_size >> 20),
  177. (unsigned long long)rdev->gart.table_addr);
  178. rdev->gart.ready = true;
  179. return 0;
  180. }
  181. static void rv770_pcie_gart_disable(struct radeon_device *rdev)
  182. {
  183. u32 tmp;
  184. int i;
  185. /* Disable all tables */
  186. for (i = 0; i < 7; i++)
  187. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  188. /* Setup L2 cache */
  189. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  190. EFFECTIVE_L2_QUEUE_SIZE(7));
  191. WREG32(VM_L2_CNTL2, 0);
  192. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  193. /* Setup TLB control */
  194. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  195. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  196. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  197. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  198. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  199. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  200. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  201. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  202. radeon_gart_table_vram_unpin(rdev);
  203. }
  204. static void rv770_pcie_gart_fini(struct radeon_device *rdev)
  205. {
  206. radeon_gart_fini(rdev);
  207. rv770_pcie_gart_disable(rdev);
  208. radeon_gart_table_vram_free(rdev);
  209. }
  210. static void rv770_agp_enable(struct radeon_device *rdev)
  211. {
  212. u32 tmp;
  213. int i;
  214. /* Setup L2 cache */
  215. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  216. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  217. EFFECTIVE_L2_QUEUE_SIZE(7));
  218. WREG32(VM_L2_CNTL2, 0);
  219. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  220. /* Setup TLB control */
  221. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  222. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  223. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  224. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  225. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  226. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  227. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  228. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  229. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  230. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  231. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  232. for (i = 0; i < 7; i++)
  233. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  234. }
  235. static void rv770_mc_program(struct radeon_device *rdev)
  236. {
  237. struct rv515_mc_save save;
  238. u32 tmp;
  239. int i, j;
  240. /* Initialize HDP */
  241. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  242. WREG32((0x2c14 + j), 0x00000000);
  243. WREG32((0x2c18 + j), 0x00000000);
  244. WREG32((0x2c1c + j), 0x00000000);
  245. WREG32((0x2c20 + j), 0x00000000);
  246. WREG32((0x2c24 + j), 0x00000000);
  247. }
  248. /* r7xx hw bug. Read from HDP_DEBUG1 rather
  249. * than writing to HDP_REG_COHERENCY_FLUSH_CNTL
  250. */
  251. tmp = RREG32(HDP_DEBUG1);
  252. rv515_mc_stop(rdev, &save);
  253. if (r600_mc_wait_for_idle(rdev)) {
  254. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  255. }
  256. /* Lockout access through VGA aperture*/
  257. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  258. /* Update configuration */
  259. if (rdev->flags & RADEON_IS_AGP) {
  260. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  261. /* VRAM before AGP */
  262. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  263. rdev->mc.vram_start >> 12);
  264. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  265. rdev->mc.gtt_end >> 12);
  266. } else {
  267. /* VRAM after AGP */
  268. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  269. rdev->mc.gtt_start >> 12);
  270. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  271. rdev->mc.vram_end >> 12);
  272. }
  273. } else {
  274. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  275. rdev->mc.vram_start >> 12);
  276. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  277. rdev->mc.vram_end >> 12);
  278. }
  279. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  280. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  281. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  282. WREG32(MC_VM_FB_LOCATION, tmp);
  283. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  284. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  285. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  286. if (rdev->flags & RADEON_IS_AGP) {
  287. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  288. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  289. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  290. } else {
  291. WREG32(MC_VM_AGP_BASE, 0);
  292. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  293. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  294. }
  295. if (r600_mc_wait_for_idle(rdev)) {
  296. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  297. }
  298. rv515_mc_resume(rdev, &save);
  299. /* we need to own VRAM, so turn off the VGA renderer here
  300. * to stop it overwriting our objects */
  301. rv515_vga_render_disable(rdev);
  302. }
  303. /*
  304. * CP.
  305. */
  306. void r700_cp_stop(struct radeon_device *rdev)
  307. {
  308. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  309. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  310. WREG32(SCRATCH_UMSK, 0);
  311. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  312. }
  313. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  314. {
  315. const __be32 *fw_data;
  316. int i;
  317. if (!rdev->me_fw || !rdev->pfp_fw)
  318. return -EINVAL;
  319. r700_cp_stop(rdev);
  320. WREG32(CP_RB_CNTL,
  321. #ifdef __BIG_ENDIAN
  322. BUF_SWAP_32BIT |
  323. #endif
  324. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  325. /* Reset cp */
  326. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  327. RREG32(GRBM_SOFT_RESET);
  328. mdelay(15);
  329. WREG32(GRBM_SOFT_RESET, 0);
  330. fw_data = (const __be32 *)rdev->pfp_fw->data;
  331. WREG32(CP_PFP_UCODE_ADDR, 0);
  332. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  333. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  334. WREG32(CP_PFP_UCODE_ADDR, 0);
  335. fw_data = (const __be32 *)rdev->me_fw->data;
  336. WREG32(CP_ME_RAM_WADDR, 0);
  337. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  338. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  339. WREG32(CP_PFP_UCODE_ADDR, 0);
  340. WREG32(CP_ME_RAM_WADDR, 0);
  341. WREG32(CP_ME_RAM_RADDR, 0);
  342. return 0;
  343. }
  344. void r700_cp_fini(struct radeon_device *rdev)
  345. {
  346. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  347. r700_cp_stop(rdev);
  348. radeon_ring_fini(rdev, ring);
  349. radeon_scratch_free(rdev, ring->rptr_save_reg);
  350. }
  351. /*
  352. * Core functions
  353. */
  354. static void rv770_gpu_init(struct radeon_device *rdev)
  355. {
  356. int i, j, num_qd_pipes;
  357. u32 ta_aux_cntl;
  358. u32 sx_debug_1;
  359. u32 smx_dc_ctl0;
  360. u32 db_debug3;
  361. u32 num_gs_verts_per_thread;
  362. u32 vgt_gs_per_es;
  363. u32 gs_prim_buffer_depth = 0;
  364. u32 sq_ms_fifo_sizes;
  365. u32 sq_config;
  366. u32 sq_thread_resource_mgmt;
  367. u32 hdp_host_path_cntl;
  368. u32 sq_dyn_gpr_size_simd_ab_0;
  369. u32 gb_tiling_config = 0;
  370. u32 cc_rb_backend_disable = 0;
  371. u32 cc_gc_shader_pipe_config = 0;
  372. u32 mc_arb_ramcfg;
  373. u32 db_debug4, tmp;
  374. u32 inactive_pipes, shader_pipe_config;
  375. u32 disabled_rb_mask;
  376. unsigned active_number;
  377. /* setup chip specs */
  378. rdev->config.rv770.tiling_group_size = 256;
  379. switch (rdev->family) {
  380. case CHIP_RV770:
  381. rdev->config.rv770.max_pipes = 4;
  382. rdev->config.rv770.max_tile_pipes = 8;
  383. rdev->config.rv770.max_simds = 10;
  384. rdev->config.rv770.max_backends = 4;
  385. rdev->config.rv770.max_gprs = 256;
  386. rdev->config.rv770.max_threads = 248;
  387. rdev->config.rv770.max_stack_entries = 512;
  388. rdev->config.rv770.max_hw_contexts = 8;
  389. rdev->config.rv770.max_gs_threads = 16 * 2;
  390. rdev->config.rv770.sx_max_export_size = 128;
  391. rdev->config.rv770.sx_max_export_pos_size = 16;
  392. rdev->config.rv770.sx_max_export_smx_size = 112;
  393. rdev->config.rv770.sq_num_cf_insts = 2;
  394. rdev->config.rv770.sx_num_of_sets = 7;
  395. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  396. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  397. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  398. break;
  399. case CHIP_RV730:
  400. rdev->config.rv770.max_pipes = 2;
  401. rdev->config.rv770.max_tile_pipes = 4;
  402. rdev->config.rv770.max_simds = 8;
  403. rdev->config.rv770.max_backends = 2;
  404. rdev->config.rv770.max_gprs = 128;
  405. rdev->config.rv770.max_threads = 248;
  406. rdev->config.rv770.max_stack_entries = 256;
  407. rdev->config.rv770.max_hw_contexts = 8;
  408. rdev->config.rv770.max_gs_threads = 16 * 2;
  409. rdev->config.rv770.sx_max_export_size = 256;
  410. rdev->config.rv770.sx_max_export_pos_size = 32;
  411. rdev->config.rv770.sx_max_export_smx_size = 224;
  412. rdev->config.rv770.sq_num_cf_insts = 2;
  413. rdev->config.rv770.sx_num_of_sets = 7;
  414. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  415. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  416. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  417. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  418. rdev->config.rv770.sx_max_export_pos_size -= 16;
  419. rdev->config.rv770.sx_max_export_smx_size += 16;
  420. }
  421. break;
  422. case CHIP_RV710:
  423. rdev->config.rv770.max_pipes = 2;
  424. rdev->config.rv770.max_tile_pipes = 2;
  425. rdev->config.rv770.max_simds = 2;
  426. rdev->config.rv770.max_backends = 1;
  427. rdev->config.rv770.max_gprs = 256;
  428. rdev->config.rv770.max_threads = 192;
  429. rdev->config.rv770.max_stack_entries = 256;
  430. rdev->config.rv770.max_hw_contexts = 4;
  431. rdev->config.rv770.max_gs_threads = 8 * 2;
  432. rdev->config.rv770.sx_max_export_size = 128;
  433. rdev->config.rv770.sx_max_export_pos_size = 16;
  434. rdev->config.rv770.sx_max_export_smx_size = 112;
  435. rdev->config.rv770.sq_num_cf_insts = 1;
  436. rdev->config.rv770.sx_num_of_sets = 7;
  437. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  438. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  439. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  440. break;
  441. case CHIP_RV740:
  442. rdev->config.rv770.max_pipes = 4;
  443. rdev->config.rv770.max_tile_pipes = 4;
  444. rdev->config.rv770.max_simds = 8;
  445. rdev->config.rv770.max_backends = 4;
  446. rdev->config.rv770.max_gprs = 256;
  447. rdev->config.rv770.max_threads = 248;
  448. rdev->config.rv770.max_stack_entries = 512;
  449. rdev->config.rv770.max_hw_contexts = 8;
  450. rdev->config.rv770.max_gs_threads = 16 * 2;
  451. rdev->config.rv770.sx_max_export_size = 256;
  452. rdev->config.rv770.sx_max_export_pos_size = 32;
  453. rdev->config.rv770.sx_max_export_smx_size = 224;
  454. rdev->config.rv770.sq_num_cf_insts = 2;
  455. rdev->config.rv770.sx_num_of_sets = 7;
  456. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  457. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  458. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  459. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  460. rdev->config.rv770.sx_max_export_pos_size -= 16;
  461. rdev->config.rv770.sx_max_export_smx_size += 16;
  462. }
  463. break;
  464. default:
  465. break;
  466. }
  467. /* Initialize HDP */
  468. j = 0;
  469. for (i = 0; i < 32; i++) {
  470. WREG32((0x2c14 + j), 0x00000000);
  471. WREG32((0x2c18 + j), 0x00000000);
  472. WREG32((0x2c1c + j), 0x00000000);
  473. WREG32((0x2c20 + j), 0x00000000);
  474. WREG32((0x2c24 + j), 0x00000000);
  475. j += 0x18;
  476. }
  477. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  478. /* setup tiling, simd, pipe config */
  479. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  480. shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG);
  481. inactive_pipes = (shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> INACTIVE_QD_PIPES_SHIFT;
  482. for (i = 0, tmp = 1, active_number = 0; i < R7XX_MAX_PIPES; i++) {
  483. if (!(inactive_pipes & tmp)) {
  484. active_number++;
  485. }
  486. tmp <<= 1;
  487. }
  488. if (active_number == 1) {
  489. WREG32(SPI_CONFIG_CNTL, DISABLE_INTERP_1);
  490. } else {
  491. WREG32(SPI_CONFIG_CNTL, 0);
  492. }
  493. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  494. tmp = R7XX_MAX_BACKENDS - r600_count_pipe_bits(cc_rb_backend_disable >> 16);
  495. if (tmp < rdev->config.rv770.max_backends) {
  496. rdev->config.rv770.max_backends = tmp;
  497. }
  498. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  499. tmp = R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R7XX_MAX_PIPES_MASK);
  500. if (tmp < rdev->config.rv770.max_pipes) {
  501. rdev->config.rv770.max_pipes = tmp;
  502. }
  503. tmp = R7XX_MAX_SIMDS - r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R7XX_MAX_SIMDS_MASK);
  504. if (tmp < rdev->config.rv770.max_simds) {
  505. rdev->config.rv770.max_simds = tmp;
  506. }
  507. switch (rdev->config.rv770.max_tile_pipes) {
  508. case 1:
  509. default:
  510. gb_tiling_config = PIPE_TILING(0);
  511. break;
  512. case 2:
  513. gb_tiling_config = PIPE_TILING(1);
  514. break;
  515. case 4:
  516. gb_tiling_config = PIPE_TILING(2);
  517. break;
  518. case 8:
  519. gb_tiling_config = PIPE_TILING(3);
  520. break;
  521. }
  522. rdev->config.rv770.tiling_npipes = rdev->config.rv770.max_tile_pipes;
  523. disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R7XX_MAX_BACKENDS_MASK;
  524. tmp = (gb_tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
  525. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.rv770.max_backends,
  526. R7XX_MAX_BACKENDS, disabled_rb_mask);
  527. gb_tiling_config |= tmp << 16;
  528. rdev->config.rv770.backend_map = tmp;
  529. if (rdev->family == CHIP_RV770)
  530. gb_tiling_config |= BANK_TILING(1);
  531. else {
  532. if ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT)
  533. gb_tiling_config |= BANK_TILING(1);
  534. else
  535. gb_tiling_config |= BANK_TILING(0);
  536. }
  537. rdev->config.rv770.tiling_nbanks = 4 << ((gb_tiling_config >> 4) & 0x3);
  538. gb_tiling_config |= GROUP_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  539. if (((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT) > 3) {
  540. gb_tiling_config |= ROW_TILING(3);
  541. gb_tiling_config |= SAMPLE_SPLIT(3);
  542. } else {
  543. gb_tiling_config |=
  544. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  545. gb_tiling_config |=
  546. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  547. }
  548. gb_tiling_config |= BANK_SWAPS(1);
  549. rdev->config.rv770.tile_config = gb_tiling_config;
  550. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  551. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  552. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  553. WREG32(DMA_TILING_CONFIG, (gb_tiling_config & 0xffff));
  554. WREG32(DMA_TILING_CONFIG2, (gb_tiling_config & 0xffff));
  555. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  556. WREG32(CGTS_TCC_DISABLE, 0);
  557. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  558. WREG32(CGTS_USER_TCC_DISABLE, 0);
  559. num_qd_pipes = R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  560. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  561. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  562. /* set HW defaults for 3D engine */
  563. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  564. ROQ_IB2_START(0x2b)));
  565. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  566. ta_aux_cntl = RREG32(TA_CNTL_AUX);
  567. WREG32(TA_CNTL_AUX, ta_aux_cntl | DISABLE_CUBE_ANISO);
  568. sx_debug_1 = RREG32(SX_DEBUG_1);
  569. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  570. WREG32(SX_DEBUG_1, sx_debug_1);
  571. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  572. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  573. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  574. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  575. if (rdev->family != CHIP_RV740)
  576. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  577. GS_FLUSH_CTL(4) |
  578. ACK_FLUSH_CTL(3) |
  579. SYNC_FLUSH_CTL));
  580. if (rdev->family != CHIP_RV770)
  581. WREG32(SMX_SAR_CTL0, 0x00003f3f);
  582. db_debug3 = RREG32(DB_DEBUG3);
  583. db_debug3 &= ~DB_CLK_OFF_DELAY(0x1f);
  584. switch (rdev->family) {
  585. case CHIP_RV770:
  586. case CHIP_RV740:
  587. db_debug3 |= DB_CLK_OFF_DELAY(0x1f);
  588. break;
  589. case CHIP_RV710:
  590. case CHIP_RV730:
  591. default:
  592. db_debug3 |= DB_CLK_OFF_DELAY(2);
  593. break;
  594. }
  595. WREG32(DB_DEBUG3, db_debug3);
  596. if (rdev->family != CHIP_RV770) {
  597. db_debug4 = RREG32(DB_DEBUG4);
  598. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  599. WREG32(DB_DEBUG4, db_debug4);
  600. }
  601. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  602. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  603. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  604. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  605. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  606. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  607. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  608. WREG32(VGT_NUM_INSTANCES, 1);
  609. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  610. WREG32(CP_PERFMON_CNTL, 0);
  611. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  612. DONE_FIFO_HIWATER(0xe0) |
  613. ALU_UPDATE_FIFO_HIWATER(0x8));
  614. switch (rdev->family) {
  615. case CHIP_RV770:
  616. case CHIP_RV730:
  617. case CHIP_RV710:
  618. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  619. break;
  620. case CHIP_RV740:
  621. default:
  622. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  623. break;
  624. }
  625. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  626. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  627. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  628. */
  629. sq_config = RREG32(SQ_CONFIG);
  630. sq_config &= ~(PS_PRIO(3) |
  631. VS_PRIO(3) |
  632. GS_PRIO(3) |
  633. ES_PRIO(3));
  634. sq_config |= (DX9_CONSTS |
  635. VC_ENABLE |
  636. EXPORT_SRC_C |
  637. PS_PRIO(0) |
  638. VS_PRIO(1) |
  639. GS_PRIO(2) |
  640. ES_PRIO(3));
  641. if (rdev->family == CHIP_RV710)
  642. /* no vertex cache */
  643. sq_config &= ~VC_ENABLE;
  644. WREG32(SQ_CONFIG, sq_config);
  645. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  646. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  647. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  648. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  649. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  650. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  651. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  652. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  653. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  654. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  655. else
  656. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  657. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  658. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  659. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  660. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  661. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  662. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  663. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  664. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  665. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  666. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  667. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  668. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  669. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  670. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  671. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  672. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  673. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  674. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  675. FORCE_EOV_MAX_REZ_CNT(255)));
  676. if (rdev->family == CHIP_RV710)
  677. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  678. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  679. else
  680. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  681. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  682. switch (rdev->family) {
  683. case CHIP_RV770:
  684. case CHIP_RV730:
  685. case CHIP_RV740:
  686. gs_prim_buffer_depth = 384;
  687. break;
  688. case CHIP_RV710:
  689. gs_prim_buffer_depth = 128;
  690. break;
  691. default:
  692. break;
  693. }
  694. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  695. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  696. /* Max value for this is 256 */
  697. if (vgt_gs_per_es > 256)
  698. vgt_gs_per_es = 256;
  699. WREG32(VGT_ES_PER_GS, 128);
  700. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  701. WREG32(VGT_GS_PER_VS, 2);
  702. /* more default values. 2D/3D driver should adjust as needed */
  703. WREG32(VGT_GS_VERTEX_REUSE, 16);
  704. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  705. WREG32(VGT_STRMOUT_EN, 0);
  706. WREG32(SX_MISC, 0);
  707. WREG32(PA_SC_MODE_CNTL, 0);
  708. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  709. WREG32(PA_SC_AA_CONFIG, 0);
  710. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  711. WREG32(PA_SC_LINE_STIPPLE, 0);
  712. WREG32(SPI_INPUT_Z, 0);
  713. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  714. WREG32(CB_COLOR7_FRAG, 0);
  715. /* clear render buffer base addresses */
  716. WREG32(CB_COLOR0_BASE, 0);
  717. WREG32(CB_COLOR1_BASE, 0);
  718. WREG32(CB_COLOR2_BASE, 0);
  719. WREG32(CB_COLOR3_BASE, 0);
  720. WREG32(CB_COLOR4_BASE, 0);
  721. WREG32(CB_COLOR5_BASE, 0);
  722. WREG32(CB_COLOR6_BASE, 0);
  723. WREG32(CB_COLOR7_BASE, 0);
  724. WREG32(TCP_CNTL, 0);
  725. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  726. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  727. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  728. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  729. NUM_CLIP_SEQ(3)));
  730. WREG32(VC_ENHANCE, 0);
  731. }
  732. void r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  733. {
  734. u64 size_bf, size_af;
  735. if (mc->mc_vram_size > 0xE0000000) {
  736. /* leave room for at least 512M GTT */
  737. dev_warn(rdev->dev, "limiting VRAM\n");
  738. mc->real_vram_size = 0xE0000000;
  739. mc->mc_vram_size = 0xE0000000;
  740. }
  741. if (rdev->flags & RADEON_IS_AGP) {
  742. size_bf = mc->gtt_start;
  743. size_af = 0xFFFFFFFF - mc->gtt_end;
  744. if (size_bf > size_af) {
  745. if (mc->mc_vram_size > size_bf) {
  746. dev_warn(rdev->dev, "limiting VRAM\n");
  747. mc->real_vram_size = size_bf;
  748. mc->mc_vram_size = size_bf;
  749. }
  750. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  751. } else {
  752. if (mc->mc_vram_size > size_af) {
  753. dev_warn(rdev->dev, "limiting VRAM\n");
  754. mc->real_vram_size = size_af;
  755. mc->mc_vram_size = size_af;
  756. }
  757. mc->vram_start = mc->gtt_end + 1;
  758. }
  759. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  760. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  761. mc->mc_vram_size >> 20, mc->vram_start,
  762. mc->vram_end, mc->real_vram_size >> 20);
  763. } else {
  764. radeon_vram_location(rdev, &rdev->mc, 0);
  765. rdev->mc.gtt_base_align = 0;
  766. radeon_gtt_location(rdev, mc);
  767. }
  768. }
  769. static int rv770_mc_init(struct radeon_device *rdev)
  770. {
  771. u32 tmp;
  772. int chansize, numchan;
  773. /* Get VRAM informations */
  774. rdev->mc.vram_is_ddr = true;
  775. tmp = RREG32(MC_ARB_RAMCFG);
  776. if (tmp & CHANSIZE_OVERRIDE) {
  777. chansize = 16;
  778. } else if (tmp & CHANSIZE_MASK) {
  779. chansize = 64;
  780. } else {
  781. chansize = 32;
  782. }
  783. tmp = RREG32(MC_SHARED_CHMAP);
  784. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  785. case 0:
  786. default:
  787. numchan = 1;
  788. break;
  789. case 1:
  790. numchan = 2;
  791. break;
  792. case 2:
  793. numchan = 4;
  794. break;
  795. case 3:
  796. numchan = 8;
  797. break;
  798. }
  799. rdev->mc.vram_width = numchan * chansize;
  800. /* Could aper size report 0 ? */
  801. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  802. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  803. /* Setup GPU memory space */
  804. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  805. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  806. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  807. r700_vram_gtt_location(rdev, &rdev->mc);
  808. radeon_update_bandwidth_info(rdev);
  809. return 0;
  810. }
  811. /**
  812. * rv770_copy_dma - copy pages using the DMA engine
  813. *
  814. * @rdev: radeon_device pointer
  815. * @src_offset: src GPU address
  816. * @dst_offset: dst GPU address
  817. * @num_gpu_pages: number of GPU pages to xfer
  818. * @fence: radeon fence object
  819. *
  820. * Copy GPU paging using the DMA engine (r7xx).
  821. * Used by the radeon ttm implementation to move pages if
  822. * registered as the asic copy callback.
  823. */
  824. int rv770_copy_dma(struct radeon_device *rdev,
  825. uint64_t src_offset, uint64_t dst_offset,
  826. unsigned num_gpu_pages,
  827. struct radeon_fence **fence)
  828. {
  829. struct radeon_semaphore *sem = NULL;
  830. int ring_index = rdev->asic->copy.dma_ring_index;
  831. struct radeon_ring *ring = &rdev->ring[ring_index];
  832. u32 size_in_dw, cur_size_in_dw;
  833. int i, num_loops;
  834. int r = 0;
  835. r = radeon_semaphore_create(rdev, &sem);
  836. if (r) {
  837. DRM_ERROR("radeon: moving bo (%d).\n", r);
  838. return r;
  839. }
  840. size_in_dw = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT) / 4;
  841. num_loops = DIV_ROUND_UP(size_in_dw, 0xFFFF);
  842. r = radeon_ring_lock(rdev, ring, num_loops * 5 + 8);
  843. if (r) {
  844. DRM_ERROR("radeon: moving bo (%d).\n", r);
  845. radeon_semaphore_free(rdev, &sem, NULL);
  846. return r;
  847. }
  848. if (radeon_fence_need_sync(*fence, ring->idx)) {
  849. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  850. ring->idx);
  851. radeon_fence_note_sync(*fence, ring->idx);
  852. } else {
  853. radeon_semaphore_free(rdev, &sem, NULL);
  854. }
  855. for (i = 0; i < num_loops; i++) {
  856. cur_size_in_dw = size_in_dw;
  857. if (cur_size_in_dw > 0xFFFF)
  858. cur_size_in_dw = 0xFFFF;
  859. size_in_dw -= cur_size_in_dw;
  860. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 0, 0, cur_size_in_dw));
  861. radeon_ring_write(ring, dst_offset & 0xfffffffc);
  862. radeon_ring_write(ring, src_offset & 0xfffffffc);
  863. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
  864. radeon_ring_write(ring, upper_32_bits(src_offset) & 0xff);
  865. src_offset += cur_size_in_dw * 4;
  866. dst_offset += cur_size_in_dw * 4;
  867. }
  868. r = radeon_fence_emit(rdev, fence, ring->idx);
  869. if (r) {
  870. radeon_ring_unlock_undo(rdev, ring);
  871. return r;
  872. }
  873. radeon_ring_unlock_commit(rdev, ring);
  874. radeon_semaphore_free(rdev, &sem, *fence);
  875. return r;
  876. }
  877. static int rv770_startup(struct radeon_device *rdev)
  878. {
  879. struct radeon_ring *ring;
  880. int r;
  881. /* enable pcie gen2 link */
  882. rv770_pcie_gen2_enable(rdev);
  883. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  884. r = r600_init_microcode(rdev);
  885. if (r) {
  886. DRM_ERROR("Failed to load firmware!\n");
  887. return r;
  888. }
  889. }
  890. r = r600_vram_scratch_init(rdev);
  891. if (r)
  892. return r;
  893. rv770_mc_program(rdev);
  894. if (rdev->flags & RADEON_IS_AGP) {
  895. rv770_agp_enable(rdev);
  896. } else {
  897. r = rv770_pcie_gart_enable(rdev);
  898. if (r)
  899. return r;
  900. }
  901. rv770_gpu_init(rdev);
  902. r = r600_blit_init(rdev);
  903. if (r) {
  904. r600_blit_fini(rdev);
  905. rdev->asic->copy.copy = NULL;
  906. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  907. }
  908. /* allocate wb buffer */
  909. r = radeon_wb_init(rdev);
  910. if (r)
  911. return r;
  912. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  913. if (r) {
  914. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  915. return r;
  916. }
  917. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  918. if (r) {
  919. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  920. return r;
  921. }
  922. /* Enable IRQ */
  923. r = r600_irq_init(rdev);
  924. if (r) {
  925. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  926. radeon_irq_kms_fini(rdev);
  927. return r;
  928. }
  929. r600_irq_set(rdev);
  930. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  931. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  932. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  933. 0, 0xfffff, RADEON_CP_PACKET2);
  934. if (r)
  935. return r;
  936. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  937. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  938. DMA_RB_RPTR, DMA_RB_WPTR,
  939. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  940. if (r)
  941. return r;
  942. r = rv770_cp_load_microcode(rdev);
  943. if (r)
  944. return r;
  945. r = r600_cp_resume(rdev);
  946. if (r)
  947. return r;
  948. r = r600_dma_resume(rdev);
  949. if (r)
  950. return r;
  951. r = radeon_ib_pool_init(rdev);
  952. if (r) {
  953. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  954. return r;
  955. }
  956. r = r600_audio_init(rdev);
  957. if (r) {
  958. DRM_ERROR("radeon: audio init failed\n");
  959. return r;
  960. }
  961. return 0;
  962. }
  963. int rv770_resume(struct radeon_device *rdev)
  964. {
  965. int r;
  966. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  967. * posting will perform necessary task to bring back GPU into good
  968. * shape.
  969. */
  970. /* post card */
  971. atom_asic_init(rdev->mode_info.atom_context);
  972. rdev->accel_working = true;
  973. r = rv770_startup(rdev);
  974. if (r) {
  975. DRM_ERROR("r600 startup failed on resume\n");
  976. rdev->accel_working = false;
  977. return r;
  978. }
  979. return r;
  980. }
  981. int rv770_suspend(struct radeon_device *rdev)
  982. {
  983. r600_audio_fini(rdev);
  984. r700_cp_stop(rdev);
  985. r600_dma_stop(rdev);
  986. r600_irq_suspend(rdev);
  987. radeon_wb_disable(rdev);
  988. rv770_pcie_gart_disable(rdev);
  989. return 0;
  990. }
  991. /* Plan is to move initialization in that function and use
  992. * helper function so that radeon_device_init pretty much
  993. * do nothing more than calling asic specific function. This
  994. * should also allow to remove a bunch of callback function
  995. * like vram_info.
  996. */
  997. int rv770_init(struct radeon_device *rdev)
  998. {
  999. int r;
  1000. /* Read BIOS */
  1001. if (!radeon_get_bios(rdev)) {
  1002. if (ASIC_IS_AVIVO(rdev))
  1003. return -EINVAL;
  1004. }
  1005. /* Must be an ATOMBIOS */
  1006. if (!rdev->is_atom_bios) {
  1007. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1008. return -EINVAL;
  1009. }
  1010. r = radeon_atombios_init(rdev);
  1011. if (r)
  1012. return r;
  1013. /* Post card if necessary */
  1014. if (!radeon_card_posted(rdev)) {
  1015. if (!rdev->bios) {
  1016. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1017. return -EINVAL;
  1018. }
  1019. DRM_INFO("GPU not posted. posting now...\n");
  1020. atom_asic_init(rdev->mode_info.atom_context);
  1021. }
  1022. /* Initialize scratch registers */
  1023. r600_scratch_init(rdev);
  1024. /* Initialize surface registers */
  1025. radeon_surface_init(rdev);
  1026. /* Initialize clocks */
  1027. radeon_get_clock_info(rdev->ddev);
  1028. /* Fence driver */
  1029. r = radeon_fence_driver_init(rdev);
  1030. if (r)
  1031. return r;
  1032. /* initialize AGP */
  1033. if (rdev->flags & RADEON_IS_AGP) {
  1034. r = radeon_agp_init(rdev);
  1035. if (r)
  1036. radeon_agp_disable(rdev);
  1037. }
  1038. r = rv770_mc_init(rdev);
  1039. if (r)
  1040. return r;
  1041. /* Memory manager */
  1042. r = radeon_bo_init(rdev);
  1043. if (r)
  1044. return r;
  1045. r = radeon_irq_kms_init(rdev);
  1046. if (r)
  1047. return r;
  1048. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  1049. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  1050. rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
  1051. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
  1052. rdev->ih.ring_obj = NULL;
  1053. r600_ih_ring_init(rdev, 64 * 1024);
  1054. r = r600_pcie_gart_init(rdev);
  1055. if (r)
  1056. return r;
  1057. rdev->accel_working = true;
  1058. r = rv770_startup(rdev);
  1059. if (r) {
  1060. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1061. r700_cp_fini(rdev);
  1062. r600_dma_fini(rdev);
  1063. r600_irq_fini(rdev);
  1064. radeon_wb_fini(rdev);
  1065. radeon_ib_pool_fini(rdev);
  1066. radeon_irq_kms_fini(rdev);
  1067. rv770_pcie_gart_fini(rdev);
  1068. rdev->accel_working = false;
  1069. }
  1070. return 0;
  1071. }
  1072. void rv770_fini(struct radeon_device *rdev)
  1073. {
  1074. r600_blit_fini(rdev);
  1075. r700_cp_fini(rdev);
  1076. r600_dma_fini(rdev);
  1077. r600_irq_fini(rdev);
  1078. radeon_wb_fini(rdev);
  1079. radeon_ib_pool_fini(rdev);
  1080. radeon_irq_kms_fini(rdev);
  1081. rv770_pcie_gart_fini(rdev);
  1082. r600_vram_scratch_fini(rdev);
  1083. radeon_gem_fini(rdev);
  1084. radeon_fence_driver_fini(rdev);
  1085. radeon_agp_fini(rdev);
  1086. radeon_bo_fini(rdev);
  1087. radeon_atombios_fini(rdev);
  1088. kfree(rdev->bios);
  1089. rdev->bios = NULL;
  1090. }
  1091. static void rv770_pcie_gen2_enable(struct radeon_device *rdev)
  1092. {
  1093. u32 link_width_cntl, lanes, speed_cntl, tmp;
  1094. u16 link_cntl2;
  1095. u32 mask;
  1096. int ret;
  1097. if (radeon_pcie_gen2 == 0)
  1098. return;
  1099. if (rdev->flags & RADEON_IS_IGP)
  1100. return;
  1101. if (!(rdev->flags & RADEON_IS_PCIE))
  1102. return;
  1103. /* x2 cards have a special sequence */
  1104. if (ASIC_IS_X2(rdev))
  1105. return;
  1106. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  1107. if (ret != 0)
  1108. return;
  1109. if (!(mask & DRM_PCIE_SPEED_50))
  1110. return;
  1111. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  1112. /* advertise upconfig capability */
  1113. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1114. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  1115. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1116. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1117. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  1118. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  1119. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  1120. LC_RECONFIG_ARC_MISSING_ESCAPE);
  1121. link_width_cntl |= lanes | LC_RECONFIG_NOW |
  1122. LC_RENEGOTIATE_EN | LC_UPCONFIGURE_SUPPORT;
  1123. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1124. } else {
  1125. link_width_cntl |= LC_UPCONFIGURE_DIS;
  1126. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1127. }
  1128. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1129. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  1130. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  1131. tmp = RREG32(0x541c);
  1132. WREG32(0x541c, tmp | 0x8);
  1133. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  1134. link_cntl2 = RREG16(0x4088);
  1135. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  1136. link_cntl2 |= 0x2;
  1137. WREG16(0x4088, link_cntl2);
  1138. WREG32(MM_CFGREGS_CNTL, 0);
  1139. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1140. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  1141. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1142. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1143. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  1144. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1145. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1146. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  1147. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1148. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1149. speed_cntl |= LC_GEN2_EN_STRAP;
  1150. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1151. } else {
  1152. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1153. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  1154. if (1)
  1155. link_width_cntl |= LC_UPCONFIGURE_DIS;
  1156. else
  1157. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  1158. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1159. }
  1160. }