rs600.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. /* RS600 / Radeon X1250/X1270 integrated GPU
  29. *
  30. * This file gather function specific to RS600 which is the IGP of
  31. * the X1250/X1270 family supporting intel CPU (while RS690/RS740
  32. * is the X1250/X1270 supporting AMD CPU). The display engine are
  33. * the avivo one, bios is an atombios, 3D block are the one of the
  34. * R4XX family. The GART is different from the RS400 one and is very
  35. * close to the one of the R600 family (R600 likely being an evolution
  36. * of the RS600 GART block).
  37. */
  38. #include <drm/drmP.h>
  39. #include "radeon.h"
  40. #include "radeon_asic.h"
  41. #include "atom.h"
  42. #include "rs600d.h"
  43. #include "rs600_reg_safe.h"
  44. static void rs600_gpu_init(struct radeon_device *rdev);
  45. int rs600_mc_wait_for_idle(struct radeon_device *rdev);
  46. static const u32 crtc_offsets[2] =
  47. {
  48. 0,
  49. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
  50. };
  51. void avivo_wait_for_vblank(struct radeon_device *rdev, int crtc)
  52. {
  53. int i;
  54. if (crtc >= rdev->num_crtc)
  55. return;
  56. if (RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[crtc]) & AVIVO_CRTC_EN) {
  57. for (i = 0; i < rdev->usec_timeout; i++) {
  58. if (!(RREG32(AVIVO_D1CRTC_STATUS + crtc_offsets[crtc]) & AVIVO_D1CRTC_V_BLANK))
  59. break;
  60. udelay(1);
  61. }
  62. for (i = 0; i < rdev->usec_timeout; i++) {
  63. if (RREG32(AVIVO_D1CRTC_STATUS + crtc_offsets[crtc]) & AVIVO_D1CRTC_V_BLANK)
  64. break;
  65. udelay(1);
  66. }
  67. }
  68. }
  69. void rs600_pre_page_flip(struct radeon_device *rdev, int crtc)
  70. {
  71. /* enable the pflip int */
  72. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  73. }
  74. void rs600_post_page_flip(struct radeon_device *rdev, int crtc)
  75. {
  76. /* disable the pflip int */
  77. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  78. }
  79. u32 rs600_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  80. {
  81. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  82. u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
  83. int i;
  84. /* Lock the graphics update lock */
  85. tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
  86. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  87. /* update the scanout addresses */
  88. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  89. (u32)crtc_base);
  90. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  91. (u32)crtc_base);
  92. /* Wait for update_pending to go high. */
  93. for (i = 0; i < rdev->usec_timeout; i++) {
  94. if (RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING)
  95. break;
  96. udelay(1);
  97. }
  98. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  99. /* Unlock the lock, so double-buffering can take place inside vblank */
  100. tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
  101. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  102. /* Return current update_pending status: */
  103. return RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING;
  104. }
  105. void rs600_pm_misc(struct radeon_device *rdev)
  106. {
  107. int requested_index = rdev->pm.requested_power_state_index;
  108. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  109. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  110. u32 tmp, dyn_pwrmgt_sclk_length, dyn_sclk_vol_cntl;
  111. u32 hdp_dyn_cntl, /*mc_host_dyn_cntl,*/ dyn_backbias_cntl;
  112. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  113. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  114. tmp = RREG32(voltage->gpio.reg);
  115. if (voltage->active_high)
  116. tmp |= voltage->gpio.mask;
  117. else
  118. tmp &= ~(voltage->gpio.mask);
  119. WREG32(voltage->gpio.reg, tmp);
  120. if (voltage->delay)
  121. udelay(voltage->delay);
  122. } else {
  123. tmp = RREG32(voltage->gpio.reg);
  124. if (voltage->active_high)
  125. tmp &= ~voltage->gpio.mask;
  126. else
  127. tmp |= voltage->gpio.mask;
  128. WREG32(voltage->gpio.reg, tmp);
  129. if (voltage->delay)
  130. udelay(voltage->delay);
  131. }
  132. } else if (voltage->type == VOLTAGE_VDDC)
  133. radeon_atom_set_voltage(rdev, voltage->vddc_id, SET_VOLTAGE_TYPE_ASIC_VDDC);
  134. dyn_pwrmgt_sclk_length = RREG32_PLL(DYN_PWRMGT_SCLK_LENGTH);
  135. dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_HILEN(0xf);
  136. dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_LOLEN(0xf);
  137. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  138. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) {
  139. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(2);
  140. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(2);
  141. } else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) {
  142. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(4);
  143. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(4);
  144. }
  145. } else {
  146. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(1);
  147. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(1);
  148. }
  149. WREG32_PLL(DYN_PWRMGT_SCLK_LENGTH, dyn_pwrmgt_sclk_length);
  150. dyn_sclk_vol_cntl = RREG32_PLL(DYN_SCLK_VOL_CNTL);
  151. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  152. dyn_sclk_vol_cntl |= IO_CG_VOLTAGE_DROP;
  153. if (voltage->delay) {
  154. dyn_sclk_vol_cntl |= VOLTAGE_DROP_SYNC;
  155. dyn_sclk_vol_cntl |= VOLTAGE_DELAY_SEL(voltage->delay);
  156. } else
  157. dyn_sclk_vol_cntl &= ~VOLTAGE_DROP_SYNC;
  158. } else
  159. dyn_sclk_vol_cntl &= ~IO_CG_VOLTAGE_DROP;
  160. WREG32_PLL(DYN_SCLK_VOL_CNTL, dyn_sclk_vol_cntl);
  161. hdp_dyn_cntl = RREG32_PLL(HDP_DYN_CNTL);
  162. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  163. hdp_dyn_cntl &= ~HDP_FORCEON;
  164. else
  165. hdp_dyn_cntl |= HDP_FORCEON;
  166. WREG32_PLL(HDP_DYN_CNTL, hdp_dyn_cntl);
  167. #if 0
  168. /* mc_host_dyn seems to cause hangs from time to time */
  169. mc_host_dyn_cntl = RREG32_PLL(MC_HOST_DYN_CNTL);
  170. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_MC_HOST_BLOCK_EN)
  171. mc_host_dyn_cntl &= ~MC_HOST_FORCEON;
  172. else
  173. mc_host_dyn_cntl |= MC_HOST_FORCEON;
  174. WREG32_PLL(MC_HOST_DYN_CNTL, mc_host_dyn_cntl);
  175. #endif
  176. dyn_backbias_cntl = RREG32_PLL(DYN_BACKBIAS_CNTL);
  177. if (ps->misc & ATOM_PM_MISCINFO2_DYNAMIC_BACK_BIAS_EN)
  178. dyn_backbias_cntl |= IO_CG_BACKBIAS_EN;
  179. else
  180. dyn_backbias_cntl &= ~IO_CG_BACKBIAS_EN;
  181. WREG32_PLL(DYN_BACKBIAS_CNTL, dyn_backbias_cntl);
  182. /* set pcie lanes */
  183. if ((rdev->flags & RADEON_IS_PCIE) &&
  184. !(rdev->flags & RADEON_IS_IGP) &&
  185. rdev->asic->pm.set_pcie_lanes &&
  186. (ps->pcie_lanes !=
  187. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  188. radeon_set_pcie_lanes(rdev,
  189. ps->pcie_lanes);
  190. DRM_DEBUG("Setting: p: %d\n", ps->pcie_lanes);
  191. }
  192. }
  193. void rs600_pm_prepare(struct radeon_device *rdev)
  194. {
  195. struct drm_device *ddev = rdev->ddev;
  196. struct drm_crtc *crtc;
  197. struct radeon_crtc *radeon_crtc;
  198. u32 tmp;
  199. /* disable any active CRTCs */
  200. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  201. radeon_crtc = to_radeon_crtc(crtc);
  202. if (radeon_crtc->enabled) {
  203. tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
  204. tmp |= AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  205. WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  206. }
  207. }
  208. }
  209. void rs600_pm_finish(struct radeon_device *rdev)
  210. {
  211. struct drm_device *ddev = rdev->ddev;
  212. struct drm_crtc *crtc;
  213. struct radeon_crtc *radeon_crtc;
  214. u32 tmp;
  215. /* enable any active CRTCs */
  216. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  217. radeon_crtc = to_radeon_crtc(crtc);
  218. if (radeon_crtc->enabled) {
  219. tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
  220. tmp &= ~AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  221. WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  222. }
  223. }
  224. }
  225. /* hpd for digital panel detect/disconnect */
  226. bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  227. {
  228. u32 tmp;
  229. bool connected = false;
  230. switch (hpd) {
  231. case RADEON_HPD_1:
  232. tmp = RREG32(R_007D04_DC_HOT_PLUG_DETECT1_INT_STATUS);
  233. if (G_007D04_DC_HOT_PLUG_DETECT1_SENSE(tmp))
  234. connected = true;
  235. break;
  236. case RADEON_HPD_2:
  237. tmp = RREG32(R_007D14_DC_HOT_PLUG_DETECT2_INT_STATUS);
  238. if (G_007D14_DC_HOT_PLUG_DETECT2_SENSE(tmp))
  239. connected = true;
  240. break;
  241. default:
  242. break;
  243. }
  244. return connected;
  245. }
  246. void rs600_hpd_set_polarity(struct radeon_device *rdev,
  247. enum radeon_hpd_id hpd)
  248. {
  249. u32 tmp;
  250. bool connected = rs600_hpd_sense(rdev, hpd);
  251. switch (hpd) {
  252. case RADEON_HPD_1:
  253. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  254. if (connected)
  255. tmp &= ~S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  256. else
  257. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  258. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  259. break;
  260. case RADEON_HPD_2:
  261. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  262. if (connected)
  263. tmp &= ~S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  264. else
  265. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  266. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  267. break;
  268. default:
  269. break;
  270. }
  271. }
  272. void rs600_hpd_init(struct radeon_device *rdev)
  273. {
  274. struct drm_device *dev = rdev->ddev;
  275. struct drm_connector *connector;
  276. unsigned enable = 0;
  277. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  278. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  279. switch (radeon_connector->hpd.hpd) {
  280. case RADEON_HPD_1:
  281. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  282. S_007D00_DC_HOT_PLUG_DETECT1_EN(1));
  283. break;
  284. case RADEON_HPD_2:
  285. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  286. S_007D10_DC_HOT_PLUG_DETECT2_EN(1));
  287. break;
  288. default:
  289. break;
  290. }
  291. enable |= 1 << radeon_connector->hpd.hpd;
  292. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  293. }
  294. radeon_irq_kms_enable_hpd(rdev, enable);
  295. }
  296. void rs600_hpd_fini(struct radeon_device *rdev)
  297. {
  298. struct drm_device *dev = rdev->ddev;
  299. struct drm_connector *connector;
  300. unsigned disable = 0;
  301. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  302. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  303. switch (radeon_connector->hpd.hpd) {
  304. case RADEON_HPD_1:
  305. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  306. S_007D00_DC_HOT_PLUG_DETECT1_EN(0));
  307. break;
  308. case RADEON_HPD_2:
  309. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  310. S_007D10_DC_HOT_PLUG_DETECT2_EN(0));
  311. break;
  312. default:
  313. break;
  314. }
  315. disable |= 1 << radeon_connector->hpd.hpd;
  316. }
  317. radeon_irq_kms_disable_hpd(rdev, disable);
  318. }
  319. int rs600_asic_reset(struct radeon_device *rdev)
  320. {
  321. struct rv515_mc_save save;
  322. u32 status, tmp;
  323. int ret = 0;
  324. status = RREG32(R_000E40_RBBM_STATUS);
  325. if (!G_000E40_GUI_ACTIVE(status)) {
  326. return 0;
  327. }
  328. /* Stops all mc clients */
  329. rv515_mc_stop(rdev, &save);
  330. status = RREG32(R_000E40_RBBM_STATUS);
  331. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  332. /* stop CP */
  333. WREG32(RADEON_CP_CSQ_CNTL, 0);
  334. tmp = RREG32(RADEON_CP_RB_CNTL);
  335. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  336. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  337. WREG32(RADEON_CP_RB_WPTR, 0);
  338. WREG32(RADEON_CP_RB_CNTL, tmp);
  339. pci_save_state(rdev->pdev);
  340. /* disable bus mastering */
  341. pci_clear_master(rdev->pdev);
  342. mdelay(1);
  343. /* reset GA+VAP */
  344. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
  345. S_0000F0_SOFT_RESET_GA(1));
  346. RREG32(R_0000F0_RBBM_SOFT_RESET);
  347. mdelay(500);
  348. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  349. mdelay(1);
  350. status = RREG32(R_000E40_RBBM_STATUS);
  351. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  352. /* reset CP */
  353. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  354. RREG32(R_0000F0_RBBM_SOFT_RESET);
  355. mdelay(500);
  356. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  357. mdelay(1);
  358. status = RREG32(R_000E40_RBBM_STATUS);
  359. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  360. /* reset MC */
  361. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_MC(1));
  362. RREG32(R_0000F0_RBBM_SOFT_RESET);
  363. mdelay(500);
  364. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  365. mdelay(1);
  366. status = RREG32(R_000E40_RBBM_STATUS);
  367. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  368. /* restore PCI & busmastering */
  369. pci_restore_state(rdev->pdev);
  370. /* Check if GPU is idle */
  371. if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
  372. dev_err(rdev->dev, "failed to reset GPU\n");
  373. ret = -1;
  374. } else
  375. dev_info(rdev->dev, "GPU reset succeed\n");
  376. rv515_mc_resume(rdev, &save);
  377. return ret;
  378. }
  379. /*
  380. * GART.
  381. */
  382. void rs600_gart_tlb_flush(struct radeon_device *rdev)
  383. {
  384. uint32_t tmp;
  385. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  386. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  387. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  388. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  389. tmp |= S_000100_INVALIDATE_ALL_L1_TLBS(1) | S_000100_INVALIDATE_L2_CACHE(1);
  390. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  391. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  392. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  393. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  394. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  395. }
  396. static int rs600_gart_init(struct radeon_device *rdev)
  397. {
  398. int r;
  399. if (rdev->gart.robj) {
  400. WARN(1, "RS600 GART already initialized\n");
  401. return 0;
  402. }
  403. /* Initialize common gart structure */
  404. r = radeon_gart_init(rdev);
  405. if (r) {
  406. return r;
  407. }
  408. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  409. return radeon_gart_table_vram_alloc(rdev);
  410. }
  411. static int rs600_gart_enable(struct radeon_device *rdev)
  412. {
  413. u32 tmp;
  414. int r, i;
  415. if (rdev->gart.robj == NULL) {
  416. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  417. return -EINVAL;
  418. }
  419. r = radeon_gart_table_vram_pin(rdev);
  420. if (r)
  421. return r;
  422. radeon_gart_restore(rdev);
  423. /* Enable bus master */
  424. tmp = RREG32(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
  425. WREG32(RADEON_BUS_CNTL, tmp);
  426. /* FIXME: setup default page */
  427. WREG32_MC(R_000100_MC_PT0_CNTL,
  428. (S_000100_EFFECTIVE_L2_CACHE_SIZE(6) |
  429. S_000100_EFFECTIVE_L2_QUEUE_SIZE(6)));
  430. for (i = 0; i < 19; i++) {
  431. WREG32_MC(R_00016C_MC_PT0_CLIENT0_CNTL + i,
  432. S_00016C_ENABLE_TRANSLATION_MODE_OVERRIDE(1) |
  433. S_00016C_SYSTEM_ACCESS_MODE_MASK(
  434. V_00016C_SYSTEM_ACCESS_MODE_NOT_IN_SYS) |
  435. S_00016C_SYSTEM_APERTURE_UNMAPPED_ACCESS(
  436. V_00016C_SYSTEM_APERTURE_UNMAPPED_PASSTHROUGH) |
  437. S_00016C_EFFECTIVE_L1_CACHE_SIZE(3) |
  438. S_00016C_ENABLE_FRAGMENT_PROCESSING(1) |
  439. S_00016C_EFFECTIVE_L1_QUEUE_SIZE(3));
  440. }
  441. /* enable first context */
  442. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL,
  443. S_000102_ENABLE_PAGE_TABLE(1) |
  444. S_000102_PAGE_TABLE_DEPTH(V_000102_PAGE_TABLE_FLAT));
  445. /* disable all other contexts */
  446. for (i = 1; i < 8; i++)
  447. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL + i, 0);
  448. /* setup the page table */
  449. WREG32_MC(R_00012C_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
  450. rdev->gart.table_addr);
  451. WREG32_MC(R_00013C_MC_PT0_CONTEXT0_FLAT_START_ADDR, rdev->mc.gtt_start);
  452. WREG32_MC(R_00014C_MC_PT0_CONTEXT0_FLAT_END_ADDR, rdev->mc.gtt_end);
  453. WREG32_MC(R_00011C_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
  454. /* System context maps to VRAM space */
  455. WREG32_MC(R_000112_MC_PT0_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start);
  456. WREG32_MC(R_000114_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end);
  457. /* enable page tables */
  458. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  459. WREG32_MC(R_000100_MC_PT0_CNTL, (tmp | S_000100_ENABLE_PT(1)));
  460. tmp = RREG32_MC(R_000009_MC_CNTL1);
  461. WREG32_MC(R_000009_MC_CNTL1, (tmp | S_000009_ENABLE_PAGE_TABLES(1)));
  462. rs600_gart_tlb_flush(rdev);
  463. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  464. (unsigned)(rdev->mc.gtt_size >> 20),
  465. (unsigned long long)rdev->gart.table_addr);
  466. rdev->gart.ready = true;
  467. return 0;
  468. }
  469. static void rs600_gart_disable(struct radeon_device *rdev)
  470. {
  471. u32 tmp;
  472. /* FIXME: disable out of gart access */
  473. WREG32_MC(R_000100_MC_PT0_CNTL, 0);
  474. tmp = RREG32_MC(R_000009_MC_CNTL1);
  475. WREG32_MC(R_000009_MC_CNTL1, tmp & C_000009_ENABLE_PAGE_TABLES);
  476. radeon_gart_table_vram_unpin(rdev);
  477. }
  478. static void rs600_gart_fini(struct radeon_device *rdev)
  479. {
  480. radeon_gart_fini(rdev);
  481. rs600_gart_disable(rdev);
  482. radeon_gart_table_vram_free(rdev);
  483. }
  484. #define R600_PTE_VALID (1 << 0)
  485. #define R600_PTE_SYSTEM (1 << 1)
  486. #define R600_PTE_SNOOPED (1 << 2)
  487. #define R600_PTE_READABLE (1 << 5)
  488. #define R600_PTE_WRITEABLE (1 << 6)
  489. int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  490. {
  491. void __iomem *ptr = (void *)rdev->gart.ptr;
  492. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  493. return -EINVAL;
  494. }
  495. addr = addr & 0xFFFFFFFFFFFFF000ULL;
  496. addr |= R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED;
  497. addr |= R600_PTE_READABLE | R600_PTE_WRITEABLE;
  498. writeq(addr, ptr + (i * 8));
  499. return 0;
  500. }
  501. int rs600_irq_set(struct radeon_device *rdev)
  502. {
  503. uint32_t tmp = 0;
  504. uint32_t mode_int = 0;
  505. u32 hpd1 = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL) &
  506. ~S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  507. u32 hpd2 = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL) &
  508. ~S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  509. u32 hdmi0;
  510. if (ASIC_IS_DCE2(rdev))
  511. hdmi0 = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL) &
  512. ~S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
  513. else
  514. hdmi0 = 0;
  515. if (!rdev->irq.installed) {
  516. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  517. WREG32(R_000040_GEN_INT_CNTL, 0);
  518. return -EINVAL;
  519. }
  520. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  521. tmp |= S_000040_SW_INT_EN(1);
  522. }
  523. if (rdev->irq.crtc_vblank_int[0] ||
  524. atomic_read(&rdev->irq.pflip[0])) {
  525. mode_int |= S_006540_D1MODE_VBLANK_INT_MASK(1);
  526. }
  527. if (rdev->irq.crtc_vblank_int[1] ||
  528. atomic_read(&rdev->irq.pflip[1])) {
  529. mode_int |= S_006540_D2MODE_VBLANK_INT_MASK(1);
  530. }
  531. if (rdev->irq.hpd[0]) {
  532. hpd1 |= S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  533. }
  534. if (rdev->irq.hpd[1]) {
  535. hpd2 |= S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  536. }
  537. if (rdev->irq.afmt[0]) {
  538. hdmi0 |= S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
  539. }
  540. WREG32(R_000040_GEN_INT_CNTL, tmp);
  541. WREG32(R_006540_DxMODE_INT_MASK, mode_int);
  542. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  543. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  544. if (ASIC_IS_DCE2(rdev))
  545. WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  546. return 0;
  547. }
  548. static inline u32 rs600_irq_ack(struct radeon_device *rdev)
  549. {
  550. uint32_t irqs = RREG32(R_000044_GEN_INT_STATUS);
  551. uint32_t irq_mask = S_000044_SW_INT(1);
  552. u32 tmp;
  553. if (G_000044_DISPLAY_INT_STAT(irqs)) {
  554. rdev->irq.stat_regs.r500.disp_int = RREG32(R_007EDC_DISP_INTERRUPT_STATUS);
  555. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  556. WREG32(R_006534_D1MODE_VBLANK_STATUS,
  557. S_006534_D1MODE_VBLANK_ACK(1));
  558. }
  559. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  560. WREG32(R_006D34_D2MODE_VBLANK_STATUS,
  561. S_006D34_D2MODE_VBLANK_ACK(1));
  562. }
  563. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  564. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  565. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_ACK(1);
  566. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  567. }
  568. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  569. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  570. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_ACK(1);
  571. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  572. }
  573. } else {
  574. rdev->irq.stat_regs.r500.disp_int = 0;
  575. }
  576. if (ASIC_IS_DCE2(rdev)) {
  577. rdev->irq.stat_regs.r500.hdmi0_status = RREG32(R_007404_HDMI0_STATUS) &
  578. S_007404_HDMI0_AZ_FORMAT_WTRIG(1);
  579. if (G_007404_HDMI0_AZ_FORMAT_WTRIG(rdev->irq.stat_regs.r500.hdmi0_status)) {
  580. tmp = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL);
  581. tmp |= S_007408_HDMI0_AZ_FORMAT_WTRIG_ACK(1);
  582. WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, tmp);
  583. }
  584. } else
  585. rdev->irq.stat_regs.r500.hdmi0_status = 0;
  586. if (irqs) {
  587. WREG32(R_000044_GEN_INT_STATUS, irqs);
  588. }
  589. return irqs & irq_mask;
  590. }
  591. void rs600_irq_disable(struct radeon_device *rdev)
  592. {
  593. u32 hdmi0 = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL) &
  594. ~S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1);
  595. WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  596. WREG32(R_000040_GEN_INT_CNTL, 0);
  597. WREG32(R_006540_DxMODE_INT_MASK, 0);
  598. /* Wait and acknowledge irq */
  599. mdelay(1);
  600. rs600_irq_ack(rdev);
  601. }
  602. int rs600_irq_process(struct radeon_device *rdev)
  603. {
  604. u32 status, msi_rearm;
  605. bool queue_hotplug = false;
  606. bool queue_hdmi = false;
  607. status = rs600_irq_ack(rdev);
  608. if (!status &&
  609. !rdev->irq.stat_regs.r500.disp_int &&
  610. !rdev->irq.stat_regs.r500.hdmi0_status) {
  611. return IRQ_NONE;
  612. }
  613. while (status ||
  614. rdev->irq.stat_regs.r500.disp_int ||
  615. rdev->irq.stat_regs.r500.hdmi0_status) {
  616. /* SW interrupt */
  617. if (G_000044_SW_INT(status)) {
  618. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  619. }
  620. /* Vertical blank interrupts */
  621. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  622. if (rdev->irq.crtc_vblank_int[0]) {
  623. drm_handle_vblank(rdev->ddev, 0);
  624. rdev->pm.vblank_sync = true;
  625. wake_up(&rdev->irq.vblank_queue);
  626. }
  627. if (atomic_read(&rdev->irq.pflip[0]))
  628. radeon_crtc_handle_flip(rdev, 0);
  629. }
  630. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  631. if (rdev->irq.crtc_vblank_int[1]) {
  632. drm_handle_vblank(rdev->ddev, 1);
  633. rdev->pm.vblank_sync = true;
  634. wake_up(&rdev->irq.vblank_queue);
  635. }
  636. if (atomic_read(&rdev->irq.pflip[1]))
  637. radeon_crtc_handle_flip(rdev, 1);
  638. }
  639. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  640. queue_hotplug = true;
  641. DRM_DEBUG("HPD1\n");
  642. }
  643. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) {
  644. queue_hotplug = true;
  645. DRM_DEBUG("HPD2\n");
  646. }
  647. if (G_007404_HDMI0_AZ_FORMAT_WTRIG(rdev->irq.stat_regs.r500.hdmi0_status)) {
  648. queue_hdmi = true;
  649. DRM_DEBUG("HDMI0\n");
  650. }
  651. status = rs600_irq_ack(rdev);
  652. }
  653. if (queue_hotplug)
  654. schedule_work(&rdev->hotplug_work);
  655. if (queue_hdmi)
  656. schedule_work(&rdev->audio_work);
  657. if (rdev->msi_enabled) {
  658. switch (rdev->family) {
  659. case CHIP_RS600:
  660. case CHIP_RS690:
  661. case CHIP_RS740:
  662. msi_rearm = RREG32(RADEON_BUS_CNTL) & ~RS600_MSI_REARM;
  663. WREG32(RADEON_BUS_CNTL, msi_rearm);
  664. WREG32(RADEON_BUS_CNTL, msi_rearm | RS600_MSI_REARM);
  665. break;
  666. default:
  667. WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
  668. break;
  669. }
  670. }
  671. return IRQ_HANDLED;
  672. }
  673. u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc)
  674. {
  675. if (crtc == 0)
  676. return RREG32(R_0060A4_D1CRTC_STATUS_FRAME_COUNT);
  677. else
  678. return RREG32(R_0068A4_D2CRTC_STATUS_FRAME_COUNT);
  679. }
  680. int rs600_mc_wait_for_idle(struct radeon_device *rdev)
  681. {
  682. unsigned i;
  683. for (i = 0; i < rdev->usec_timeout; i++) {
  684. if (G_000000_MC_IDLE(RREG32_MC(R_000000_MC_STATUS)))
  685. return 0;
  686. udelay(1);
  687. }
  688. return -1;
  689. }
  690. static void rs600_gpu_init(struct radeon_device *rdev)
  691. {
  692. r420_pipes_init(rdev);
  693. /* Wait for mc idle */
  694. if (rs600_mc_wait_for_idle(rdev))
  695. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  696. }
  697. static void rs600_mc_init(struct radeon_device *rdev)
  698. {
  699. u64 base;
  700. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  701. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  702. rdev->mc.vram_is_ddr = true;
  703. rdev->mc.vram_width = 128;
  704. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  705. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  706. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  707. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  708. base = RREG32_MC(R_000004_MC_FB_LOCATION);
  709. base = G_000004_MC_FB_START(base) << 16;
  710. radeon_vram_location(rdev, &rdev->mc, base);
  711. rdev->mc.gtt_base_align = 0;
  712. radeon_gtt_location(rdev, &rdev->mc);
  713. radeon_update_bandwidth_info(rdev);
  714. }
  715. void rs600_bandwidth_update(struct radeon_device *rdev)
  716. {
  717. struct drm_display_mode *mode0 = NULL;
  718. struct drm_display_mode *mode1 = NULL;
  719. u32 d1mode_priority_a_cnt, d2mode_priority_a_cnt;
  720. /* FIXME: implement full support */
  721. radeon_update_display_priority(rdev);
  722. if (rdev->mode_info.crtcs[0]->base.enabled)
  723. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  724. if (rdev->mode_info.crtcs[1]->base.enabled)
  725. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  726. rs690_line_buffer_adjust(rdev, mode0, mode1);
  727. if (rdev->disp_priority == 2) {
  728. d1mode_priority_a_cnt = RREG32(R_006548_D1MODE_PRIORITY_A_CNT);
  729. d2mode_priority_a_cnt = RREG32(R_006D48_D2MODE_PRIORITY_A_CNT);
  730. d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
  731. d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
  732. WREG32(R_006548_D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
  733. WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
  734. WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
  735. WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
  736. }
  737. }
  738. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  739. {
  740. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  741. S_000070_MC_IND_CITF_ARB0(1));
  742. return RREG32(R_000074_MC_IND_DATA);
  743. }
  744. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  745. {
  746. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  747. S_000070_MC_IND_CITF_ARB0(1) | S_000070_MC_IND_WR_EN(1));
  748. WREG32(R_000074_MC_IND_DATA, v);
  749. }
  750. static void rs600_debugfs(struct radeon_device *rdev)
  751. {
  752. if (r100_debugfs_rbbm_init(rdev))
  753. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  754. }
  755. void rs600_set_safe_registers(struct radeon_device *rdev)
  756. {
  757. rdev->config.r300.reg_safe_bm = rs600_reg_safe_bm;
  758. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rs600_reg_safe_bm);
  759. }
  760. static void rs600_mc_program(struct radeon_device *rdev)
  761. {
  762. struct rv515_mc_save save;
  763. /* Stops all mc clients */
  764. rv515_mc_stop(rdev, &save);
  765. /* Wait for mc idle */
  766. if (rs600_mc_wait_for_idle(rdev))
  767. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  768. /* FIXME: What does AGP means for such chipset ? */
  769. WREG32_MC(R_000005_MC_AGP_LOCATION, 0x0FFFFFFF);
  770. WREG32_MC(R_000006_AGP_BASE, 0);
  771. WREG32_MC(R_000007_AGP_BASE_2, 0);
  772. /* Program MC */
  773. WREG32_MC(R_000004_MC_FB_LOCATION,
  774. S_000004_MC_FB_START(rdev->mc.vram_start >> 16) |
  775. S_000004_MC_FB_TOP(rdev->mc.vram_end >> 16));
  776. WREG32(R_000134_HDP_FB_LOCATION,
  777. S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
  778. rv515_mc_resume(rdev, &save);
  779. }
  780. static int rs600_startup(struct radeon_device *rdev)
  781. {
  782. int r;
  783. rs600_mc_program(rdev);
  784. /* Resume clock */
  785. rv515_clock_startup(rdev);
  786. /* Initialize GPU configuration (# pipes, ...) */
  787. rs600_gpu_init(rdev);
  788. /* Initialize GART (initialize after TTM so we can allocate
  789. * memory through TTM but finalize after TTM) */
  790. r = rs600_gart_enable(rdev);
  791. if (r)
  792. return r;
  793. /* allocate wb buffer */
  794. r = radeon_wb_init(rdev);
  795. if (r)
  796. return r;
  797. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  798. if (r) {
  799. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  800. return r;
  801. }
  802. /* Enable IRQ */
  803. rs600_irq_set(rdev);
  804. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  805. /* 1M ring buffer */
  806. r = r100_cp_init(rdev, 1024 * 1024);
  807. if (r) {
  808. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  809. return r;
  810. }
  811. r = radeon_ib_pool_init(rdev);
  812. if (r) {
  813. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  814. return r;
  815. }
  816. r = r600_audio_init(rdev);
  817. if (r) {
  818. dev_err(rdev->dev, "failed initializing audio\n");
  819. return r;
  820. }
  821. return 0;
  822. }
  823. int rs600_resume(struct radeon_device *rdev)
  824. {
  825. int r;
  826. /* Make sur GART are not working */
  827. rs600_gart_disable(rdev);
  828. /* Resume clock before doing reset */
  829. rv515_clock_startup(rdev);
  830. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  831. if (radeon_asic_reset(rdev)) {
  832. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  833. RREG32(R_000E40_RBBM_STATUS),
  834. RREG32(R_0007C0_CP_STAT));
  835. }
  836. /* post */
  837. atom_asic_init(rdev->mode_info.atom_context);
  838. /* Resume clock after posting */
  839. rv515_clock_startup(rdev);
  840. /* Initialize surface registers */
  841. radeon_surface_init(rdev);
  842. rdev->accel_working = true;
  843. r = rs600_startup(rdev);
  844. if (r) {
  845. rdev->accel_working = false;
  846. }
  847. return r;
  848. }
  849. int rs600_suspend(struct radeon_device *rdev)
  850. {
  851. r600_audio_fini(rdev);
  852. r100_cp_disable(rdev);
  853. radeon_wb_disable(rdev);
  854. rs600_irq_disable(rdev);
  855. rs600_gart_disable(rdev);
  856. return 0;
  857. }
  858. void rs600_fini(struct radeon_device *rdev)
  859. {
  860. r600_audio_fini(rdev);
  861. r100_cp_fini(rdev);
  862. radeon_wb_fini(rdev);
  863. radeon_ib_pool_fini(rdev);
  864. radeon_gem_fini(rdev);
  865. rs600_gart_fini(rdev);
  866. radeon_irq_kms_fini(rdev);
  867. radeon_fence_driver_fini(rdev);
  868. radeon_bo_fini(rdev);
  869. radeon_atombios_fini(rdev);
  870. kfree(rdev->bios);
  871. rdev->bios = NULL;
  872. }
  873. int rs600_init(struct radeon_device *rdev)
  874. {
  875. int r;
  876. /* Disable VGA */
  877. rv515_vga_render_disable(rdev);
  878. /* Initialize scratch registers */
  879. radeon_scratch_init(rdev);
  880. /* Initialize surface registers */
  881. radeon_surface_init(rdev);
  882. /* restore some register to sane defaults */
  883. r100_restore_sanity(rdev);
  884. /* BIOS */
  885. if (!radeon_get_bios(rdev)) {
  886. if (ASIC_IS_AVIVO(rdev))
  887. return -EINVAL;
  888. }
  889. if (rdev->is_atom_bios) {
  890. r = radeon_atombios_init(rdev);
  891. if (r)
  892. return r;
  893. } else {
  894. dev_err(rdev->dev, "Expecting atombios for RS600 GPU\n");
  895. return -EINVAL;
  896. }
  897. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  898. if (radeon_asic_reset(rdev)) {
  899. dev_warn(rdev->dev,
  900. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  901. RREG32(R_000E40_RBBM_STATUS),
  902. RREG32(R_0007C0_CP_STAT));
  903. }
  904. /* check if cards are posted or not */
  905. if (radeon_boot_test_post_card(rdev) == false)
  906. return -EINVAL;
  907. /* Initialize clocks */
  908. radeon_get_clock_info(rdev->ddev);
  909. /* initialize memory controller */
  910. rs600_mc_init(rdev);
  911. rs600_debugfs(rdev);
  912. /* Fence driver */
  913. r = radeon_fence_driver_init(rdev);
  914. if (r)
  915. return r;
  916. r = radeon_irq_kms_init(rdev);
  917. if (r)
  918. return r;
  919. /* Memory manager */
  920. r = radeon_bo_init(rdev);
  921. if (r)
  922. return r;
  923. r = rs600_gart_init(rdev);
  924. if (r)
  925. return r;
  926. rs600_set_safe_registers(rdev);
  927. rdev->accel_working = true;
  928. r = rs600_startup(rdev);
  929. if (r) {
  930. /* Somethings want wront with the accel init stop accel */
  931. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  932. r100_cp_fini(rdev);
  933. radeon_wb_fini(rdev);
  934. radeon_ib_pool_fini(rdev);
  935. rs600_gart_fini(rdev);
  936. radeon_irq_kms_fini(rdev);
  937. rdev->accel_working = false;
  938. }
  939. return 0;
  940. }