radeon_pm.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870
  1. /*
  2. * Permission is hereby granted, free of charge, to any person obtaining a
  3. * copy of this software and associated documentation files (the "Software"),
  4. * to deal in the Software without restriction, including without limitation
  5. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  6. * and/or sell copies of the Software, and to permit persons to whom the
  7. * Software is furnished to do so, subject to the following conditions:
  8. *
  9. * The above copyright notice and this permission notice shall be included in
  10. * all copies or substantial portions of the Software.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  13. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  14. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  15. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  16. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  17. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  18. * OTHER DEALINGS IN THE SOFTWARE.
  19. *
  20. * Authors: Rafał Miłecki <zajec5@gmail.com>
  21. * Alex Deucher <alexdeucher@gmail.com>
  22. */
  23. #include <drm/drmP.h>
  24. #include "radeon.h"
  25. #include "avivod.h"
  26. #include "atom.h"
  27. #include <linux/power_supply.h>
  28. #include <linux/hwmon.h>
  29. #include <linux/hwmon-sysfs.h>
  30. #define RADEON_IDLE_LOOP_MS 100
  31. #define RADEON_RECLOCK_DELAY_MS 200
  32. #define RADEON_WAIT_VBLANK_TIMEOUT 200
  33. static const char *radeon_pm_state_type_name[5] = {
  34. "",
  35. "Powersave",
  36. "Battery",
  37. "Balanced",
  38. "Performance",
  39. };
  40. static void radeon_dynpm_idle_work_handler(struct work_struct *work);
  41. static int radeon_debugfs_pm_init(struct radeon_device *rdev);
  42. static bool radeon_pm_in_vbl(struct radeon_device *rdev);
  43. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
  44. static void radeon_pm_update_profile(struct radeon_device *rdev);
  45. static void radeon_pm_set_clocks(struct radeon_device *rdev);
  46. int radeon_pm_get_type_index(struct radeon_device *rdev,
  47. enum radeon_pm_state_type ps_type,
  48. int instance)
  49. {
  50. int i;
  51. int found_instance = -1;
  52. for (i = 0; i < rdev->pm.num_power_states; i++) {
  53. if (rdev->pm.power_state[i].type == ps_type) {
  54. found_instance++;
  55. if (found_instance == instance)
  56. return i;
  57. }
  58. }
  59. /* return default if no match */
  60. return rdev->pm.default_power_state_index;
  61. }
  62. void radeon_pm_acpi_event_handler(struct radeon_device *rdev)
  63. {
  64. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  65. if (rdev->pm.profile == PM_PROFILE_AUTO) {
  66. mutex_lock(&rdev->pm.mutex);
  67. radeon_pm_update_profile(rdev);
  68. radeon_pm_set_clocks(rdev);
  69. mutex_unlock(&rdev->pm.mutex);
  70. }
  71. }
  72. }
  73. static void radeon_pm_update_profile(struct radeon_device *rdev)
  74. {
  75. switch (rdev->pm.profile) {
  76. case PM_PROFILE_DEFAULT:
  77. rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
  78. break;
  79. case PM_PROFILE_AUTO:
  80. if (power_supply_is_system_supplied() > 0) {
  81. if (rdev->pm.active_crtc_count > 1)
  82. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  83. else
  84. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  85. } else {
  86. if (rdev->pm.active_crtc_count > 1)
  87. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  88. else
  89. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  90. }
  91. break;
  92. case PM_PROFILE_LOW:
  93. if (rdev->pm.active_crtc_count > 1)
  94. rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
  95. else
  96. rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
  97. break;
  98. case PM_PROFILE_MID:
  99. if (rdev->pm.active_crtc_count > 1)
  100. rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
  101. else
  102. rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
  103. break;
  104. case PM_PROFILE_HIGH:
  105. if (rdev->pm.active_crtc_count > 1)
  106. rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
  107. else
  108. rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
  109. break;
  110. }
  111. if (rdev->pm.active_crtc_count == 0) {
  112. rdev->pm.requested_power_state_index =
  113. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
  114. rdev->pm.requested_clock_mode_index =
  115. rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
  116. } else {
  117. rdev->pm.requested_power_state_index =
  118. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
  119. rdev->pm.requested_clock_mode_index =
  120. rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
  121. }
  122. }
  123. static void radeon_unmap_vram_bos(struct radeon_device *rdev)
  124. {
  125. struct radeon_bo *bo, *n;
  126. if (list_empty(&rdev->gem.objects))
  127. return;
  128. list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
  129. if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
  130. ttm_bo_unmap_virtual(&bo->tbo);
  131. }
  132. }
  133. static void radeon_sync_with_vblank(struct radeon_device *rdev)
  134. {
  135. if (rdev->pm.active_crtcs) {
  136. rdev->pm.vblank_sync = false;
  137. wait_event_timeout(
  138. rdev->irq.vblank_queue, rdev->pm.vblank_sync,
  139. msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
  140. }
  141. }
  142. static void radeon_set_power_state(struct radeon_device *rdev)
  143. {
  144. u32 sclk, mclk;
  145. bool misc_after = false;
  146. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  147. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  148. return;
  149. if (radeon_gui_idle(rdev)) {
  150. sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  151. clock_info[rdev->pm.requested_clock_mode_index].sclk;
  152. if (sclk > rdev->pm.default_sclk)
  153. sclk = rdev->pm.default_sclk;
  154. /* starting with BTC, there is one state that is used for both
  155. * MH and SH. Difference is that we always use the high clock index for
  156. * mclk and vddci.
  157. */
  158. if ((rdev->pm.pm_method == PM_METHOD_PROFILE) &&
  159. (rdev->family >= CHIP_BARTS) &&
  160. rdev->pm.active_crtc_count &&
  161. ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) ||
  162. (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX)))
  163. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  164. clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk;
  165. else
  166. mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
  167. clock_info[rdev->pm.requested_clock_mode_index].mclk;
  168. if (mclk > rdev->pm.default_mclk)
  169. mclk = rdev->pm.default_mclk;
  170. /* upvolt before raising clocks, downvolt after lowering clocks */
  171. if (sclk < rdev->pm.current_sclk)
  172. misc_after = true;
  173. radeon_sync_with_vblank(rdev);
  174. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  175. if (!radeon_pm_in_vbl(rdev))
  176. return;
  177. }
  178. radeon_pm_prepare(rdev);
  179. if (!misc_after)
  180. /* voltage, pcie lanes, etc.*/
  181. radeon_pm_misc(rdev);
  182. /* set engine clock */
  183. if (sclk != rdev->pm.current_sclk) {
  184. radeon_pm_debug_check_in_vbl(rdev, false);
  185. radeon_set_engine_clock(rdev, sclk);
  186. radeon_pm_debug_check_in_vbl(rdev, true);
  187. rdev->pm.current_sclk = sclk;
  188. DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk);
  189. }
  190. /* set memory clock */
  191. if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) {
  192. radeon_pm_debug_check_in_vbl(rdev, false);
  193. radeon_set_memory_clock(rdev, mclk);
  194. radeon_pm_debug_check_in_vbl(rdev, true);
  195. rdev->pm.current_mclk = mclk;
  196. DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk);
  197. }
  198. if (misc_after)
  199. /* voltage, pcie lanes, etc.*/
  200. radeon_pm_misc(rdev);
  201. radeon_pm_finish(rdev);
  202. rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
  203. rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
  204. } else
  205. DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n");
  206. }
  207. static void radeon_pm_set_clocks(struct radeon_device *rdev)
  208. {
  209. int i, r;
  210. /* no need to take locks, etc. if nothing's going to change */
  211. if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
  212. (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
  213. return;
  214. mutex_lock(&rdev->ddev->struct_mutex);
  215. down_write(&rdev->pm.mclk_lock);
  216. mutex_lock(&rdev->ring_lock);
  217. /* wait for the rings to drain */
  218. for (i = 0; i < RADEON_NUM_RINGS; i++) {
  219. struct radeon_ring *ring = &rdev->ring[i];
  220. if (!ring->ready) {
  221. continue;
  222. }
  223. r = radeon_fence_wait_empty_locked(rdev, i);
  224. if (r) {
  225. /* needs a GPU reset dont reset here */
  226. mutex_unlock(&rdev->ring_lock);
  227. up_write(&rdev->pm.mclk_lock);
  228. mutex_unlock(&rdev->ddev->struct_mutex);
  229. return;
  230. }
  231. }
  232. radeon_unmap_vram_bos(rdev);
  233. if (rdev->irq.installed) {
  234. for (i = 0; i < rdev->num_crtc; i++) {
  235. if (rdev->pm.active_crtcs & (1 << i)) {
  236. rdev->pm.req_vblank |= (1 << i);
  237. drm_vblank_get(rdev->ddev, i);
  238. }
  239. }
  240. }
  241. radeon_set_power_state(rdev);
  242. if (rdev->irq.installed) {
  243. for (i = 0; i < rdev->num_crtc; i++) {
  244. if (rdev->pm.req_vblank & (1 << i)) {
  245. rdev->pm.req_vblank &= ~(1 << i);
  246. drm_vblank_put(rdev->ddev, i);
  247. }
  248. }
  249. }
  250. /* update display watermarks based on new power state */
  251. radeon_update_bandwidth_info(rdev);
  252. if (rdev->pm.active_crtc_count)
  253. radeon_bandwidth_update(rdev);
  254. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  255. mutex_unlock(&rdev->ring_lock);
  256. up_write(&rdev->pm.mclk_lock);
  257. mutex_unlock(&rdev->ddev->struct_mutex);
  258. }
  259. static void radeon_pm_print_states(struct radeon_device *rdev)
  260. {
  261. int i, j;
  262. struct radeon_power_state *power_state;
  263. struct radeon_pm_clock_info *clock_info;
  264. DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states);
  265. for (i = 0; i < rdev->pm.num_power_states; i++) {
  266. power_state = &rdev->pm.power_state[i];
  267. DRM_DEBUG_DRIVER("State %d: %s\n", i,
  268. radeon_pm_state_type_name[power_state->type]);
  269. if (i == rdev->pm.default_power_state_index)
  270. DRM_DEBUG_DRIVER("\tDefault");
  271. if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
  272. DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes);
  273. if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  274. DRM_DEBUG_DRIVER("\tSingle display only\n");
  275. DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
  276. for (j = 0; j < power_state->num_clock_modes; j++) {
  277. clock_info = &(power_state->clock_info[j]);
  278. if (rdev->flags & RADEON_IS_IGP)
  279. DRM_DEBUG_DRIVER("\t\t%d e: %d\n",
  280. j,
  281. clock_info->sclk * 10);
  282. else
  283. DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n",
  284. j,
  285. clock_info->sclk * 10,
  286. clock_info->mclk * 10,
  287. clock_info->voltage.voltage);
  288. }
  289. }
  290. }
  291. static ssize_t radeon_get_pm_profile(struct device *dev,
  292. struct device_attribute *attr,
  293. char *buf)
  294. {
  295. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  296. struct radeon_device *rdev = ddev->dev_private;
  297. int cp = rdev->pm.profile;
  298. return snprintf(buf, PAGE_SIZE, "%s\n",
  299. (cp == PM_PROFILE_AUTO) ? "auto" :
  300. (cp == PM_PROFILE_LOW) ? "low" :
  301. (cp == PM_PROFILE_MID) ? "mid" :
  302. (cp == PM_PROFILE_HIGH) ? "high" : "default");
  303. }
  304. static ssize_t radeon_set_pm_profile(struct device *dev,
  305. struct device_attribute *attr,
  306. const char *buf,
  307. size_t count)
  308. {
  309. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  310. struct radeon_device *rdev = ddev->dev_private;
  311. mutex_lock(&rdev->pm.mutex);
  312. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  313. if (strncmp("default", buf, strlen("default")) == 0)
  314. rdev->pm.profile = PM_PROFILE_DEFAULT;
  315. else if (strncmp("auto", buf, strlen("auto")) == 0)
  316. rdev->pm.profile = PM_PROFILE_AUTO;
  317. else if (strncmp("low", buf, strlen("low")) == 0)
  318. rdev->pm.profile = PM_PROFILE_LOW;
  319. else if (strncmp("mid", buf, strlen("mid")) == 0)
  320. rdev->pm.profile = PM_PROFILE_MID;
  321. else if (strncmp("high", buf, strlen("high")) == 0)
  322. rdev->pm.profile = PM_PROFILE_HIGH;
  323. else {
  324. count = -EINVAL;
  325. goto fail;
  326. }
  327. radeon_pm_update_profile(rdev);
  328. radeon_pm_set_clocks(rdev);
  329. } else
  330. count = -EINVAL;
  331. fail:
  332. mutex_unlock(&rdev->pm.mutex);
  333. return count;
  334. }
  335. static ssize_t radeon_get_pm_method(struct device *dev,
  336. struct device_attribute *attr,
  337. char *buf)
  338. {
  339. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  340. struct radeon_device *rdev = ddev->dev_private;
  341. int pm = rdev->pm.pm_method;
  342. return snprintf(buf, PAGE_SIZE, "%s\n",
  343. (pm == PM_METHOD_DYNPM) ? "dynpm" : "profile");
  344. }
  345. static ssize_t radeon_set_pm_method(struct device *dev,
  346. struct device_attribute *attr,
  347. const char *buf,
  348. size_t count)
  349. {
  350. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  351. struct radeon_device *rdev = ddev->dev_private;
  352. if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
  353. mutex_lock(&rdev->pm.mutex);
  354. rdev->pm.pm_method = PM_METHOD_DYNPM;
  355. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  356. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  357. mutex_unlock(&rdev->pm.mutex);
  358. } else if (strncmp("profile", buf, strlen("profile")) == 0) {
  359. mutex_lock(&rdev->pm.mutex);
  360. /* disable dynpm */
  361. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  362. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  363. rdev->pm.pm_method = PM_METHOD_PROFILE;
  364. mutex_unlock(&rdev->pm.mutex);
  365. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  366. } else {
  367. count = -EINVAL;
  368. goto fail;
  369. }
  370. radeon_pm_compute_clocks(rdev);
  371. fail:
  372. return count;
  373. }
  374. static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
  375. static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
  376. static ssize_t radeon_hwmon_show_temp(struct device *dev,
  377. struct device_attribute *attr,
  378. char *buf)
  379. {
  380. struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
  381. struct radeon_device *rdev = ddev->dev_private;
  382. int temp;
  383. switch (rdev->pm.int_thermal_type) {
  384. case THERMAL_TYPE_RV6XX:
  385. temp = rv6xx_get_temp(rdev);
  386. break;
  387. case THERMAL_TYPE_RV770:
  388. temp = rv770_get_temp(rdev);
  389. break;
  390. case THERMAL_TYPE_EVERGREEN:
  391. case THERMAL_TYPE_NI:
  392. temp = evergreen_get_temp(rdev);
  393. break;
  394. case THERMAL_TYPE_SUMO:
  395. temp = sumo_get_temp(rdev);
  396. break;
  397. case THERMAL_TYPE_SI:
  398. temp = si_get_temp(rdev);
  399. break;
  400. default:
  401. temp = 0;
  402. break;
  403. }
  404. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  405. }
  406. static ssize_t radeon_hwmon_show_name(struct device *dev,
  407. struct device_attribute *attr,
  408. char *buf)
  409. {
  410. return sprintf(buf, "radeon\n");
  411. }
  412. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
  413. static SENSOR_DEVICE_ATTR(name, S_IRUGO, radeon_hwmon_show_name, NULL, 0);
  414. static struct attribute *hwmon_attributes[] = {
  415. &sensor_dev_attr_temp1_input.dev_attr.attr,
  416. &sensor_dev_attr_name.dev_attr.attr,
  417. NULL
  418. };
  419. static const struct attribute_group hwmon_attrgroup = {
  420. .attrs = hwmon_attributes,
  421. };
  422. static int radeon_hwmon_init(struct radeon_device *rdev)
  423. {
  424. int err = 0;
  425. rdev->pm.int_hwmon_dev = NULL;
  426. switch (rdev->pm.int_thermal_type) {
  427. case THERMAL_TYPE_RV6XX:
  428. case THERMAL_TYPE_RV770:
  429. case THERMAL_TYPE_EVERGREEN:
  430. case THERMAL_TYPE_NI:
  431. case THERMAL_TYPE_SUMO:
  432. case THERMAL_TYPE_SI:
  433. /* No support for TN yet */
  434. if (rdev->family == CHIP_ARUBA)
  435. return err;
  436. rdev->pm.int_hwmon_dev = hwmon_device_register(rdev->dev);
  437. if (IS_ERR(rdev->pm.int_hwmon_dev)) {
  438. err = PTR_ERR(rdev->pm.int_hwmon_dev);
  439. dev_err(rdev->dev,
  440. "Unable to register hwmon device: %d\n", err);
  441. break;
  442. }
  443. dev_set_drvdata(rdev->pm.int_hwmon_dev, rdev->ddev);
  444. err = sysfs_create_group(&rdev->pm.int_hwmon_dev->kobj,
  445. &hwmon_attrgroup);
  446. if (err) {
  447. dev_err(rdev->dev,
  448. "Unable to create hwmon sysfs file: %d\n", err);
  449. hwmon_device_unregister(rdev->dev);
  450. }
  451. break;
  452. default:
  453. break;
  454. }
  455. return err;
  456. }
  457. static void radeon_hwmon_fini(struct radeon_device *rdev)
  458. {
  459. if (rdev->pm.int_hwmon_dev) {
  460. sysfs_remove_group(&rdev->pm.int_hwmon_dev->kobj, &hwmon_attrgroup);
  461. hwmon_device_unregister(rdev->pm.int_hwmon_dev);
  462. }
  463. }
  464. void radeon_pm_suspend(struct radeon_device *rdev)
  465. {
  466. mutex_lock(&rdev->pm.mutex);
  467. if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  468. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
  469. rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
  470. }
  471. mutex_unlock(&rdev->pm.mutex);
  472. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  473. }
  474. void radeon_pm_resume(struct radeon_device *rdev)
  475. {
  476. /* set up the default clocks if the MC ucode is loaded */
  477. if ((rdev->family >= CHIP_BARTS) &&
  478. (rdev->family <= CHIP_CAYMAN) &&
  479. rdev->mc_fw) {
  480. if (rdev->pm.default_vddc)
  481. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  482. SET_VOLTAGE_TYPE_ASIC_VDDC);
  483. if (rdev->pm.default_vddci)
  484. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  485. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  486. if (rdev->pm.default_sclk)
  487. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  488. if (rdev->pm.default_mclk)
  489. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  490. }
  491. /* asic init will reset the default power state */
  492. mutex_lock(&rdev->pm.mutex);
  493. rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
  494. rdev->pm.current_clock_mode_index = 0;
  495. rdev->pm.current_sclk = rdev->pm.default_sclk;
  496. rdev->pm.current_mclk = rdev->pm.default_mclk;
  497. rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
  498. rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci;
  499. if (rdev->pm.pm_method == PM_METHOD_DYNPM
  500. && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
  501. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  502. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  503. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  504. }
  505. mutex_unlock(&rdev->pm.mutex);
  506. radeon_pm_compute_clocks(rdev);
  507. }
  508. int radeon_pm_init(struct radeon_device *rdev)
  509. {
  510. int ret;
  511. /* default to profile method */
  512. rdev->pm.pm_method = PM_METHOD_PROFILE;
  513. rdev->pm.profile = PM_PROFILE_DEFAULT;
  514. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  515. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  516. rdev->pm.dynpm_can_upclock = true;
  517. rdev->pm.dynpm_can_downclock = true;
  518. rdev->pm.default_sclk = rdev->clock.default_sclk;
  519. rdev->pm.default_mclk = rdev->clock.default_mclk;
  520. rdev->pm.current_sclk = rdev->clock.default_sclk;
  521. rdev->pm.current_mclk = rdev->clock.default_mclk;
  522. rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  523. if (rdev->bios) {
  524. if (rdev->is_atom_bios)
  525. radeon_atombios_get_power_modes(rdev);
  526. else
  527. radeon_combios_get_power_modes(rdev);
  528. radeon_pm_print_states(rdev);
  529. radeon_pm_init_profile(rdev);
  530. /* set up the default clocks if the MC ucode is loaded */
  531. if ((rdev->family >= CHIP_BARTS) &&
  532. (rdev->family <= CHIP_CAYMAN) &&
  533. rdev->mc_fw) {
  534. if (rdev->pm.default_vddc)
  535. radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
  536. SET_VOLTAGE_TYPE_ASIC_VDDC);
  537. if (rdev->pm.default_vddci)
  538. radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
  539. SET_VOLTAGE_TYPE_ASIC_VDDCI);
  540. if (rdev->pm.default_sclk)
  541. radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
  542. if (rdev->pm.default_mclk)
  543. radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
  544. }
  545. }
  546. /* set up the internal thermal sensor if applicable */
  547. ret = radeon_hwmon_init(rdev);
  548. if (ret)
  549. return ret;
  550. INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
  551. if (rdev->pm.num_power_states > 1) {
  552. /* where's the best place to put these? */
  553. ret = device_create_file(rdev->dev, &dev_attr_power_profile);
  554. if (ret)
  555. DRM_ERROR("failed to create device file for power profile\n");
  556. ret = device_create_file(rdev->dev, &dev_attr_power_method);
  557. if (ret)
  558. DRM_ERROR("failed to create device file for power method\n");
  559. if (radeon_debugfs_pm_init(rdev)) {
  560. DRM_ERROR("Failed to register debugfs file for PM!\n");
  561. }
  562. DRM_INFO("radeon: power management initialized\n");
  563. }
  564. return 0;
  565. }
  566. void radeon_pm_fini(struct radeon_device *rdev)
  567. {
  568. if (rdev->pm.num_power_states > 1) {
  569. mutex_lock(&rdev->pm.mutex);
  570. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  571. rdev->pm.profile = PM_PROFILE_DEFAULT;
  572. radeon_pm_update_profile(rdev);
  573. radeon_pm_set_clocks(rdev);
  574. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  575. /* reset default clocks */
  576. rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
  577. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  578. radeon_pm_set_clocks(rdev);
  579. }
  580. mutex_unlock(&rdev->pm.mutex);
  581. cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
  582. device_remove_file(rdev->dev, &dev_attr_power_profile);
  583. device_remove_file(rdev->dev, &dev_attr_power_method);
  584. }
  585. if (rdev->pm.power_state)
  586. kfree(rdev->pm.power_state);
  587. radeon_hwmon_fini(rdev);
  588. }
  589. void radeon_pm_compute_clocks(struct radeon_device *rdev)
  590. {
  591. struct drm_device *ddev = rdev->ddev;
  592. struct drm_crtc *crtc;
  593. struct radeon_crtc *radeon_crtc;
  594. if (rdev->pm.num_power_states < 2)
  595. return;
  596. mutex_lock(&rdev->pm.mutex);
  597. rdev->pm.active_crtcs = 0;
  598. rdev->pm.active_crtc_count = 0;
  599. list_for_each_entry(crtc,
  600. &ddev->mode_config.crtc_list, head) {
  601. radeon_crtc = to_radeon_crtc(crtc);
  602. if (radeon_crtc->enabled) {
  603. rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
  604. rdev->pm.active_crtc_count++;
  605. }
  606. }
  607. if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
  608. radeon_pm_update_profile(rdev);
  609. radeon_pm_set_clocks(rdev);
  610. } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
  611. if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
  612. if (rdev->pm.active_crtc_count > 1) {
  613. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  614. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  615. rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
  616. rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
  617. radeon_pm_get_dynpm_state(rdev);
  618. radeon_pm_set_clocks(rdev);
  619. DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n");
  620. }
  621. } else if (rdev->pm.active_crtc_count == 1) {
  622. /* TODO: Increase clocks if needed for current mode */
  623. if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
  624. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  625. rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
  626. radeon_pm_get_dynpm_state(rdev);
  627. radeon_pm_set_clocks(rdev);
  628. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  629. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  630. } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
  631. rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
  632. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  633. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  634. DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n");
  635. }
  636. } else { /* count == 0 */
  637. if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
  638. cancel_delayed_work(&rdev->pm.dynpm_idle_work);
  639. rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
  640. rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
  641. radeon_pm_get_dynpm_state(rdev);
  642. radeon_pm_set_clocks(rdev);
  643. }
  644. }
  645. }
  646. }
  647. mutex_unlock(&rdev->pm.mutex);
  648. }
  649. static bool radeon_pm_in_vbl(struct radeon_device *rdev)
  650. {
  651. int crtc, vpos, hpos, vbl_status;
  652. bool in_vbl = true;
  653. /* Iterate over all active crtc's. All crtc's must be in vblank,
  654. * otherwise return in_vbl == false.
  655. */
  656. for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) {
  657. if (rdev->pm.active_crtcs & (1 << crtc)) {
  658. vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, &vpos, &hpos);
  659. if ((vbl_status & DRM_SCANOUTPOS_VALID) &&
  660. !(vbl_status & DRM_SCANOUTPOS_INVBL))
  661. in_vbl = false;
  662. }
  663. }
  664. return in_vbl;
  665. }
  666. static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
  667. {
  668. u32 stat_crtc = 0;
  669. bool in_vbl = radeon_pm_in_vbl(rdev);
  670. if (in_vbl == false)
  671. DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc,
  672. finish ? "exit" : "entry");
  673. return in_vbl;
  674. }
  675. static void radeon_dynpm_idle_work_handler(struct work_struct *work)
  676. {
  677. struct radeon_device *rdev;
  678. int resched;
  679. rdev = container_of(work, struct radeon_device,
  680. pm.dynpm_idle_work.work);
  681. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  682. mutex_lock(&rdev->pm.mutex);
  683. if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
  684. int not_processed = 0;
  685. int i;
  686. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  687. struct radeon_ring *ring = &rdev->ring[i];
  688. if (ring->ready) {
  689. not_processed += radeon_fence_count_emitted(rdev, i);
  690. if (not_processed >= 3)
  691. break;
  692. }
  693. }
  694. if (not_processed >= 3) { /* should upclock */
  695. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
  696. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  697. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  698. rdev->pm.dynpm_can_upclock) {
  699. rdev->pm.dynpm_planned_action =
  700. DYNPM_ACTION_UPCLOCK;
  701. rdev->pm.dynpm_action_timeout = jiffies +
  702. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  703. }
  704. } else if (not_processed == 0) { /* should downclock */
  705. if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
  706. rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
  707. } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
  708. rdev->pm.dynpm_can_downclock) {
  709. rdev->pm.dynpm_planned_action =
  710. DYNPM_ACTION_DOWNCLOCK;
  711. rdev->pm.dynpm_action_timeout = jiffies +
  712. msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
  713. }
  714. }
  715. /* Note, radeon_pm_set_clocks is called with static_switch set
  716. * to false since we want to wait for vbl to avoid flicker.
  717. */
  718. if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
  719. jiffies > rdev->pm.dynpm_action_timeout) {
  720. radeon_pm_get_dynpm_state(rdev);
  721. radeon_pm_set_clocks(rdev);
  722. }
  723. schedule_delayed_work(&rdev->pm.dynpm_idle_work,
  724. msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
  725. }
  726. mutex_unlock(&rdev->pm.mutex);
  727. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  728. }
  729. /*
  730. * Debugfs info
  731. */
  732. #if defined(CONFIG_DEBUG_FS)
  733. static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
  734. {
  735. struct drm_info_node *node = (struct drm_info_node *) m->private;
  736. struct drm_device *dev = node->minor->dev;
  737. struct radeon_device *rdev = dev->dev_private;
  738. seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk);
  739. seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
  740. seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk);
  741. if (rdev->asic->pm.get_memory_clock)
  742. seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
  743. if (rdev->pm.current_vddc)
  744. seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
  745. if (rdev->asic->pm.get_pcie_lanes)
  746. seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
  747. return 0;
  748. }
  749. static struct drm_info_list radeon_pm_info_list[] = {
  750. {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
  751. };
  752. #endif
  753. static int radeon_debugfs_pm_init(struct radeon_device *rdev)
  754. {
  755. #if defined(CONFIG_DEBUG_FS)
  756. return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
  757. #else
  758. return 0;
  759. #endif
  760. }