radeon_legacy_encoders.c 56 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include "radeon.h"
  30. #include "atom.h"
  31. #include <linux/backlight.h>
  32. #ifdef CONFIG_PMAC_BACKLIGHT
  33. #include <asm/backlight.h>
  34. #endif
  35. static void radeon_legacy_encoder_disable(struct drm_encoder *encoder)
  36. {
  37. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  38. struct drm_encoder_helper_funcs *encoder_funcs;
  39. encoder_funcs = encoder->helper_private;
  40. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
  41. radeon_encoder->active_device = 0;
  42. }
  43. static void radeon_legacy_lvds_update(struct drm_encoder *encoder, int mode)
  44. {
  45. struct drm_device *dev = encoder->dev;
  46. struct radeon_device *rdev = dev->dev_private;
  47. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  48. uint32_t lvds_gen_cntl, lvds_pll_cntl, pixclks_cntl, disp_pwr_man;
  49. int panel_pwr_delay = 2000;
  50. bool is_mac = false;
  51. uint8_t backlight_level;
  52. DRM_DEBUG_KMS("\n");
  53. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  54. backlight_level = (lvds_gen_cntl >> RADEON_LVDS_BL_MOD_LEVEL_SHIFT) & 0xff;
  55. if (radeon_encoder->enc_priv) {
  56. if (rdev->is_atom_bios) {
  57. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  58. panel_pwr_delay = lvds->panel_pwr_delay;
  59. if (lvds->bl_dev)
  60. backlight_level = lvds->backlight_level;
  61. } else {
  62. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  63. panel_pwr_delay = lvds->panel_pwr_delay;
  64. if (lvds->bl_dev)
  65. backlight_level = lvds->backlight_level;
  66. }
  67. }
  68. /* macs (and possibly some x86 oem systems?) wire up LVDS strangely
  69. * Taken from radeonfb.
  70. */
  71. if ((rdev->mode_info.connector_table == CT_IBOOK) ||
  72. (rdev->mode_info.connector_table == CT_POWERBOOK_EXTERNAL) ||
  73. (rdev->mode_info.connector_table == CT_POWERBOOK_INTERNAL) ||
  74. (rdev->mode_info.connector_table == CT_POWERBOOK_VGA))
  75. is_mac = true;
  76. switch (mode) {
  77. case DRM_MODE_DPMS_ON:
  78. disp_pwr_man = RREG32(RADEON_DISP_PWR_MAN);
  79. disp_pwr_man |= RADEON_AUTO_PWRUP_EN;
  80. WREG32(RADEON_DISP_PWR_MAN, disp_pwr_man);
  81. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  82. lvds_pll_cntl |= RADEON_LVDS_PLL_EN;
  83. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  84. mdelay(1);
  85. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  86. lvds_pll_cntl &= ~RADEON_LVDS_PLL_RESET;
  87. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  88. lvds_gen_cntl &= ~(RADEON_LVDS_DISPLAY_DIS |
  89. RADEON_LVDS_BL_MOD_LEVEL_MASK);
  90. lvds_gen_cntl |= (RADEON_LVDS_ON | RADEON_LVDS_EN |
  91. RADEON_LVDS_DIGON | RADEON_LVDS_BLON |
  92. (backlight_level << RADEON_LVDS_BL_MOD_LEVEL_SHIFT));
  93. if (is_mac)
  94. lvds_gen_cntl |= RADEON_LVDS_BL_MOD_EN;
  95. mdelay(panel_pwr_delay);
  96. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  97. break;
  98. case DRM_MODE_DPMS_STANDBY:
  99. case DRM_MODE_DPMS_SUSPEND:
  100. case DRM_MODE_DPMS_OFF:
  101. pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  102. WREG32_PLL_P(RADEON_PIXCLKS_CNTL, 0, ~RADEON_PIXCLK_LVDS_ALWAYS_ONb);
  103. lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
  104. if (is_mac) {
  105. lvds_gen_cntl &= ~RADEON_LVDS_BL_MOD_EN;
  106. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  107. lvds_gen_cntl &= ~(RADEON_LVDS_ON | RADEON_LVDS_EN);
  108. } else {
  109. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  110. lvds_gen_cntl &= ~(RADEON_LVDS_ON | RADEON_LVDS_BLON | RADEON_LVDS_EN | RADEON_LVDS_DIGON);
  111. }
  112. mdelay(panel_pwr_delay);
  113. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  114. WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
  115. mdelay(panel_pwr_delay);
  116. break;
  117. }
  118. if (rdev->is_atom_bios)
  119. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  120. else
  121. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  122. }
  123. static void radeon_legacy_lvds_dpms(struct drm_encoder *encoder, int mode)
  124. {
  125. struct radeon_device *rdev = encoder->dev->dev_private;
  126. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  127. DRM_DEBUG("\n");
  128. if (radeon_encoder->enc_priv) {
  129. if (rdev->is_atom_bios) {
  130. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  131. lvds->dpms_mode = mode;
  132. } else {
  133. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  134. lvds->dpms_mode = mode;
  135. }
  136. }
  137. radeon_legacy_lvds_update(encoder, mode);
  138. }
  139. static void radeon_legacy_lvds_prepare(struct drm_encoder *encoder)
  140. {
  141. struct radeon_device *rdev = encoder->dev->dev_private;
  142. if (rdev->is_atom_bios)
  143. radeon_atom_output_lock(encoder, true);
  144. else
  145. radeon_combios_output_lock(encoder, true);
  146. radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_OFF);
  147. }
  148. static void radeon_legacy_lvds_commit(struct drm_encoder *encoder)
  149. {
  150. struct radeon_device *rdev = encoder->dev->dev_private;
  151. radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_ON);
  152. if (rdev->is_atom_bios)
  153. radeon_atom_output_lock(encoder, false);
  154. else
  155. radeon_combios_output_lock(encoder, false);
  156. }
  157. static void radeon_legacy_lvds_mode_set(struct drm_encoder *encoder,
  158. struct drm_display_mode *mode,
  159. struct drm_display_mode *adjusted_mode)
  160. {
  161. struct drm_device *dev = encoder->dev;
  162. struct radeon_device *rdev = dev->dev_private;
  163. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  164. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  165. uint32_t lvds_pll_cntl, lvds_gen_cntl, lvds_ss_gen_cntl;
  166. DRM_DEBUG_KMS("\n");
  167. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  168. lvds_pll_cntl &= ~RADEON_LVDS_PLL_EN;
  169. lvds_ss_gen_cntl = RREG32(RADEON_LVDS_SS_GEN_CNTL);
  170. if (rdev->is_atom_bios) {
  171. /* LVDS_GEN_CNTL parameters are computed in LVDSEncoderControl
  172. * need to call that on resume to set up the reg properly.
  173. */
  174. radeon_encoder->pixel_clock = adjusted_mode->clock;
  175. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  176. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  177. } else {
  178. struct radeon_encoder_lvds *lvds = (struct radeon_encoder_lvds *)radeon_encoder->enc_priv;
  179. if (lvds) {
  180. DRM_DEBUG_KMS("bios LVDS_GEN_CNTL: 0x%x\n", lvds->lvds_gen_cntl);
  181. lvds_gen_cntl = lvds->lvds_gen_cntl;
  182. lvds_ss_gen_cntl &= ~((0xf << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
  183. (0xf << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
  184. lvds_ss_gen_cntl |= ((lvds->panel_digon_delay << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
  185. (lvds->panel_blon_delay << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
  186. } else
  187. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  188. }
  189. lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
  190. lvds_gen_cntl &= ~(RADEON_LVDS_ON |
  191. RADEON_LVDS_BLON |
  192. RADEON_LVDS_EN |
  193. RADEON_LVDS_RST_FM);
  194. if (ASIC_IS_R300(rdev))
  195. lvds_pll_cntl &= ~(R300_LVDS_SRC_SEL_MASK);
  196. if (radeon_crtc->crtc_id == 0) {
  197. if (ASIC_IS_R300(rdev)) {
  198. if (radeon_encoder->rmx_type != RMX_OFF)
  199. lvds_pll_cntl |= R300_LVDS_SRC_SEL_RMX;
  200. } else
  201. lvds_gen_cntl &= ~RADEON_LVDS_SEL_CRTC2;
  202. } else {
  203. if (ASIC_IS_R300(rdev))
  204. lvds_pll_cntl |= R300_LVDS_SRC_SEL_CRTC2;
  205. else
  206. lvds_gen_cntl |= RADEON_LVDS_SEL_CRTC2;
  207. }
  208. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  209. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  210. WREG32(RADEON_LVDS_SS_GEN_CNTL, lvds_ss_gen_cntl);
  211. if (rdev->family == CHIP_RV410)
  212. WREG32(RADEON_CLOCK_CNTL_INDEX, 0);
  213. if (rdev->is_atom_bios)
  214. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  215. else
  216. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  217. }
  218. static bool radeon_legacy_mode_fixup(struct drm_encoder *encoder,
  219. const struct drm_display_mode *mode,
  220. struct drm_display_mode *adjusted_mode)
  221. {
  222. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  223. /* set the active encoder to connector routing */
  224. radeon_encoder_set_active_device(encoder);
  225. drm_mode_set_crtcinfo(adjusted_mode, 0);
  226. /* get the native mode for LVDS */
  227. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  228. radeon_panel_mode_fixup(encoder, adjusted_mode);
  229. return true;
  230. }
  231. static const struct drm_encoder_helper_funcs radeon_legacy_lvds_helper_funcs = {
  232. .dpms = radeon_legacy_lvds_dpms,
  233. .mode_fixup = radeon_legacy_mode_fixup,
  234. .prepare = radeon_legacy_lvds_prepare,
  235. .mode_set = radeon_legacy_lvds_mode_set,
  236. .commit = radeon_legacy_lvds_commit,
  237. .disable = radeon_legacy_encoder_disable,
  238. };
  239. u8
  240. radeon_legacy_get_backlight_level(struct radeon_encoder *radeon_encoder)
  241. {
  242. struct drm_device *dev = radeon_encoder->base.dev;
  243. struct radeon_device *rdev = dev->dev_private;
  244. u8 backlight_level;
  245. backlight_level = (RREG32(RADEON_LVDS_GEN_CNTL) >>
  246. RADEON_LVDS_BL_MOD_LEVEL_SHIFT) & 0xff;
  247. return backlight_level;
  248. }
  249. void
  250. radeon_legacy_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level)
  251. {
  252. struct drm_device *dev = radeon_encoder->base.dev;
  253. struct radeon_device *rdev = dev->dev_private;
  254. int dpms_mode = DRM_MODE_DPMS_ON;
  255. if (radeon_encoder->enc_priv) {
  256. if (rdev->is_atom_bios) {
  257. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  258. if (lvds->backlight_level > 0)
  259. dpms_mode = lvds->dpms_mode;
  260. else
  261. dpms_mode = DRM_MODE_DPMS_OFF;
  262. lvds->backlight_level = level;
  263. } else {
  264. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  265. if (lvds->backlight_level > 0)
  266. dpms_mode = lvds->dpms_mode;
  267. else
  268. dpms_mode = DRM_MODE_DPMS_OFF;
  269. lvds->backlight_level = level;
  270. }
  271. }
  272. radeon_legacy_lvds_update(&radeon_encoder->base, dpms_mode);
  273. }
  274. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  275. static uint8_t radeon_legacy_lvds_level(struct backlight_device *bd)
  276. {
  277. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  278. uint8_t level;
  279. /* Convert brightness to hardware level */
  280. if (bd->props.brightness < 0)
  281. level = 0;
  282. else if (bd->props.brightness > RADEON_MAX_BL_LEVEL)
  283. level = RADEON_MAX_BL_LEVEL;
  284. else
  285. level = bd->props.brightness;
  286. if (pdata->negative)
  287. level = RADEON_MAX_BL_LEVEL - level;
  288. return level;
  289. }
  290. static int radeon_legacy_backlight_update_status(struct backlight_device *bd)
  291. {
  292. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  293. struct radeon_encoder *radeon_encoder = pdata->encoder;
  294. radeon_legacy_set_backlight_level(radeon_encoder,
  295. radeon_legacy_lvds_level(bd));
  296. return 0;
  297. }
  298. static int radeon_legacy_backlight_get_brightness(struct backlight_device *bd)
  299. {
  300. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  301. struct radeon_encoder *radeon_encoder = pdata->encoder;
  302. struct drm_device *dev = radeon_encoder->base.dev;
  303. struct radeon_device *rdev = dev->dev_private;
  304. uint8_t backlight_level;
  305. backlight_level = (RREG32(RADEON_LVDS_GEN_CNTL) >>
  306. RADEON_LVDS_BL_MOD_LEVEL_SHIFT) & 0xff;
  307. return pdata->negative ? RADEON_MAX_BL_LEVEL - backlight_level : backlight_level;
  308. }
  309. static const struct backlight_ops radeon_backlight_ops = {
  310. .get_brightness = radeon_legacy_backlight_get_brightness,
  311. .update_status = radeon_legacy_backlight_update_status,
  312. };
  313. void radeon_legacy_backlight_init(struct radeon_encoder *radeon_encoder,
  314. struct drm_connector *drm_connector)
  315. {
  316. struct drm_device *dev = radeon_encoder->base.dev;
  317. struct radeon_device *rdev = dev->dev_private;
  318. struct backlight_device *bd;
  319. struct backlight_properties props;
  320. struct radeon_backlight_privdata *pdata;
  321. uint8_t backlight_level;
  322. char bl_name[16];
  323. if (!radeon_encoder->enc_priv)
  324. return;
  325. #ifdef CONFIG_PMAC_BACKLIGHT
  326. if (!pmac_has_backlight_type("ati") &&
  327. !pmac_has_backlight_type("mnca"))
  328. return;
  329. #endif
  330. pdata = kmalloc(sizeof(struct radeon_backlight_privdata), GFP_KERNEL);
  331. if (!pdata) {
  332. DRM_ERROR("Memory allocation failed\n");
  333. goto error;
  334. }
  335. memset(&props, 0, sizeof(props));
  336. props.max_brightness = RADEON_MAX_BL_LEVEL;
  337. props.type = BACKLIGHT_RAW;
  338. snprintf(bl_name, sizeof(bl_name),
  339. "radeon_bl%d", dev->primary->index);
  340. bd = backlight_device_register(bl_name, &drm_connector->kdev,
  341. pdata, &radeon_backlight_ops, &props);
  342. if (IS_ERR(bd)) {
  343. DRM_ERROR("Backlight registration failed\n");
  344. goto error;
  345. }
  346. pdata->encoder = radeon_encoder;
  347. backlight_level = (RREG32(RADEON_LVDS_GEN_CNTL) >>
  348. RADEON_LVDS_BL_MOD_LEVEL_SHIFT) & 0xff;
  349. /* First, try to detect backlight level sense based on the assumption
  350. * that firmware set it up at full brightness
  351. */
  352. if (backlight_level == 0)
  353. pdata->negative = true;
  354. else if (backlight_level == 0xff)
  355. pdata->negative = false;
  356. else {
  357. /* XXX hack... maybe some day we can figure out in what direction
  358. * backlight should work on a given panel?
  359. */
  360. pdata->negative = (rdev->family != CHIP_RV200 &&
  361. rdev->family != CHIP_RV250 &&
  362. rdev->family != CHIP_RV280 &&
  363. rdev->family != CHIP_RV350);
  364. #ifdef CONFIG_PMAC_BACKLIGHT
  365. pdata->negative = (pdata->negative ||
  366. of_machine_is_compatible("PowerBook4,3") ||
  367. of_machine_is_compatible("PowerBook6,3") ||
  368. of_machine_is_compatible("PowerBook6,5"));
  369. #endif
  370. }
  371. if (rdev->is_atom_bios) {
  372. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  373. lvds->bl_dev = bd;
  374. } else {
  375. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  376. lvds->bl_dev = bd;
  377. }
  378. bd->props.brightness = radeon_legacy_backlight_get_brightness(bd);
  379. bd->props.power = FB_BLANK_UNBLANK;
  380. backlight_update_status(bd);
  381. DRM_INFO("radeon legacy LVDS backlight initialized\n");
  382. return;
  383. error:
  384. kfree(pdata);
  385. return;
  386. }
  387. static void radeon_legacy_backlight_exit(struct radeon_encoder *radeon_encoder)
  388. {
  389. struct drm_device *dev = radeon_encoder->base.dev;
  390. struct radeon_device *rdev = dev->dev_private;
  391. struct backlight_device *bd = NULL;
  392. if (!radeon_encoder->enc_priv)
  393. return;
  394. if (rdev->is_atom_bios) {
  395. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  396. bd = lvds->bl_dev;
  397. lvds->bl_dev = NULL;
  398. } else {
  399. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  400. bd = lvds->bl_dev;
  401. lvds->bl_dev = NULL;
  402. }
  403. if (bd) {
  404. struct radeon_backlight_privdata *pdata;
  405. pdata = bl_get_data(bd);
  406. backlight_device_unregister(bd);
  407. kfree(pdata);
  408. DRM_INFO("radeon legacy LVDS backlight unloaded\n");
  409. }
  410. }
  411. #else /* !CONFIG_BACKLIGHT_CLASS_DEVICE */
  412. void radeon_legacy_backlight_init(struct radeon_encoder *encoder)
  413. {
  414. }
  415. static void radeon_legacy_backlight_exit(struct radeon_encoder *encoder)
  416. {
  417. }
  418. #endif
  419. static void radeon_lvds_enc_destroy(struct drm_encoder *encoder)
  420. {
  421. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  422. if (radeon_encoder->enc_priv) {
  423. radeon_legacy_backlight_exit(radeon_encoder);
  424. kfree(radeon_encoder->enc_priv);
  425. }
  426. drm_encoder_cleanup(encoder);
  427. kfree(radeon_encoder);
  428. }
  429. static const struct drm_encoder_funcs radeon_legacy_lvds_enc_funcs = {
  430. .destroy = radeon_lvds_enc_destroy,
  431. };
  432. static void radeon_legacy_primary_dac_dpms(struct drm_encoder *encoder, int mode)
  433. {
  434. struct drm_device *dev = encoder->dev;
  435. struct radeon_device *rdev = dev->dev_private;
  436. uint32_t crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  437. uint32_t dac_cntl = RREG32(RADEON_DAC_CNTL);
  438. uint32_t dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  439. DRM_DEBUG_KMS("\n");
  440. switch (mode) {
  441. case DRM_MODE_DPMS_ON:
  442. crtc_ext_cntl |= RADEON_CRTC_CRT_ON;
  443. dac_cntl &= ~RADEON_DAC_PDWN;
  444. dac_macro_cntl &= ~(RADEON_DAC_PDWN_R |
  445. RADEON_DAC_PDWN_G |
  446. RADEON_DAC_PDWN_B);
  447. break;
  448. case DRM_MODE_DPMS_STANDBY:
  449. case DRM_MODE_DPMS_SUSPEND:
  450. case DRM_MODE_DPMS_OFF:
  451. crtc_ext_cntl &= ~RADEON_CRTC_CRT_ON;
  452. dac_cntl |= RADEON_DAC_PDWN;
  453. dac_macro_cntl |= (RADEON_DAC_PDWN_R |
  454. RADEON_DAC_PDWN_G |
  455. RADEON_DAC_PDWN_B);
  456. break;
  457. }
  458. /* handled in radeon_crtc_dpms() */
  459. if (!(rdev->flags & RADEON_SINGLE_CRTC))
  460. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  461. WREG32(RADEON_DAC_CNTL, dac_cntl);
  462. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  463. if (rdev->is_atom_bios)
  464. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  465. else
  466. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  467. }
  468. static void radeon_legacy_primary_dac_prepare(struct drm_encoder *encoder)
  469. {
  470. struct radeon_device *rdev = encoder->dev->dev_private;
  471. if (rdev->is_atom_bios)
  472. radeon_atom_output_lock(encoder, true);
  473. else
  474. radeon_combios_output_lock(encoder, true);
  475. radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
  476. }
  477. static void radeon_legacy_primary_dac_commit(struct drm_encoder *encoder)
  478. {
  479. struct radeon_device *rdev = encoder->dev->dev_private;
  480. radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_ON);
  481. if (rdev->is_atom_bios)
  482. radeon_atom_output_lock(encoder, false);
  483. else
  484. radeon_combios_output_lock(encoder, false);
  485. }
  486. static void radeon_legacy_primary_dac_mode_set(struct drm_encoder *encoder,
  487. struct drm_display_mode *mode,
  488. struct drm_display_mode *adjusted_mode)
  489. {
  490. struct drm_device *dev = encoder->dev;
  491. struct radeon_device *rdev = dev->dev_private;
  492. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  493. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  494. uint32_t disp_output_cntl, dac_cntl, dac2_cntl, dac_macro_cntl;
  495. DRM_DEBUG_KMS("\n");
  496. if (radeon_crtc->crtc_id == 0) {
  497. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
  498. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
  499. ~(RADEON_DISP_DAC_SOURCE_MASK);
  500. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  501. } else {
  502. dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~(RADEON_DAC2_DAC_CLK_SEL);
  503. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  504. }
  505. } else {
  506. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
  507. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
  508. ~(RADEON_DISP_DAC_SOURCE_MASK);
  509. disp_output_cntl |= RADEON_DISP_DAC_SOURCE_CRTC2;
  510. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  511. } else {
  512. dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC_CLK_SEL;
  513. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  514. }
  515. }
  516. dac_cntl = (RADEON_DAC_MASK_ALL |
  517. RADEON_DAC_VGA_ADR_EN |
  518. /* TODO 6-bits */
  519. RADEON_DAC_8BIT_EN);
  520. WREG32_P(RADEON_DAC_CNTL,
  521. dac_cntl,
  522. RADEON_DAC_RANGE_CNTL |
  523. RADEON_DAC_BLANKING);
  524. if (radeon_encoder->enc_priv) {
  525. struct radeon_encoder_primary_dac *p_dac = (struct radeon_encoder_primary_dac *)radeon_encoder->enc_priv;
  526. dac_macro_cntl = p_dac->ps2_pdac_adj;
  527. } else
  528. dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  529. dac_macro_cntl |= RADEON_DAC_PDWN_R | RADEON_DAC_PDWN_G | RADEON_DAC_PDWN_B;
  530. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  531. if (rdev->is_atom_bios)
  532. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  533. else
  534. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  535. }
  536. static enum drm_connector_status radeon_legacy_primary_dac_detect(struct drm_encoder *encoder,
  537. struct drm_connector *connector)
  538. {
  539. struct drm_device *dev = encoder->dev;
  540. struct radeon_device *rdev = dev->dev_private;
  541. uint32_t vclk_ecp_cntl, crtc_ext_cntl;
  542. uint32_t dac_ext_cntl, dac_cntl, dac_macro_cntl, tmp;
  543. enum drm_connector_status found = connector_status_disconnected;
  544. bool color = true;
  545. /* just don't bother on RN50 those chip are often connected to remoting
  546. * console hw and often we get failure to load detect those. So to make
  547. * everyone happy report the encoder as always connected.
  548. */
  549. if (ASIC_IS_RN50(rdev)) {
  550. return connector_status_connected;
  551. }
  552. /* save the regs we need */
  553. vclk_ecp_cntl = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  554. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  555. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  556. dac_cntl = RREG32(RADEON_DAC_CNTL);
  557. dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  558. tmp = vclk_ecp_cntl &
  559. ~(RADEON_PIXCLK_ALWAYS_ONb | RADEON_PIXCLK_DAC_ALWAYS_ONb);
  560. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  561. tmp = crtc_ext_cntl | RADEON_CRTC_CRT_ON;
  562. WREG32(RADEON_CRTC_EXT_CNTL, tmp);
  563. tmp = RADEON_DAC_FORCE_BLANK_OFF_EN |
  564. RADEON_DAC_FORCE_DATA_EN;
  565. if (color)
  566. tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
  567. else
  568. tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
  569. if (ASIC_IS_R300(rdev))
  570. tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
  571. else if (ASIC_IS_RV100(rdev))
  572. tmp |= (0x1ac << RADEON_DAC_FORCE_DATA_SHIFT);
  573. else
  574. tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
  575. WREG32(RADEON_DAC_EXT_CNTL, tmp);
  576. tmp = dac_cntl & ~(RADEON_DAC_RANGE_CNTL_MASK | RADEON_DAC_PDWN);
  577. tmp |= RADEON_DAC_RANGE_CNTL_PS2 | RADEON_DAC_CMP_EN;
  578. WREG32(RADEON_DAC_CNTL, tmp);
  579. tmp = dac_macro_cntl;
  580. tmp &= ~(RADEON_DAC_PDWN_R |
  581. RADEON_DAC_PDWN_G |
  582. RADEON_DAC_PDWN_B);
  583. WREG32(RADEON_DAC_MACRO_CNTL, tmp);
  584. mdelay(2);
  585. if (RREG32(RADEON_DAC_CNTL) & RADEON_DAC_CMP_OUTPUT)
  586. found = connector_status_connected;
  587. /* restore the regs we used */
  588. WREG32(RADEON_DAC_CNTL, dac_cntl);
  589. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  590. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  591. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  592. WREG32_PLL(RADEON_VCLK_ECP_CNTL, vclk_ecp_cntl);
  593. return found;
  594. }
  595. static const struct drm_encoder_helper_funcs radeon_legacy_primary_dac_helper_funcs = {
  596. .dpms = radeon_legacy_primary_dac_dpms,
  597. .mode_fixup = radeon_legacy_mode_fixup,
  598. .prepare = radeon_legacy_primary_dac_prepare,
  599. .mode_set = radeon_legacy_primary_dac_mode_set,
  600. .commit = radeon_legacy_primary_dac_commit,
  601. .detect = radeon_legacy_primary_dac_detect,
  602. .disable = radeon_legacy_encoder_disable,
  603. };
  604. static const struct drm_encoder_funcs radeon_legacy_primary_dac_enc_funcs = {
  605. .destroy = radeon_enc_destroy,
  606. };
  607. static void radeon_legacy_tmds_int_dpms(struct drm_encoder *encoder, int mode)
  608. {
  609. struct drm_device *dev = encoder->dev;
  610. struct radeon_device *rdev = dev->dev_private;
  611. uint32_t fp_gen_cntl = RREG32(RADEON_FP_GEN_CNTL);
  612. DRM_DEBUG_KMS("\n");
  613. switch (mode) {
  614. case DRM_MODE_DPMS_ON:
  615. fp_gen_cntl |= (RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  616. break;
  617. case DRM_MODE_DPMS_STANDBY:
  618. case DRM_MODE_DPMS_SUSPEND:
  619. case DRM_MODE_DPMS_OFF:
  620. fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  621. break;
  622. }
  623. WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
  624. if (rdev->is_atom_bios)
  625. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  626. else
  627. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  628. }
  629. static void radeon_legacy_tmds_int_prepare(struct drm_encoder *encoder)
  630. {
  631. struct radeon_device *rdev = encoder->dev->dev_private;
  632. if (rdev->is_atom_bios)
  633. radeon_atom_output_lock(encoder, true);
  634. else
  635. radeon_combios_output_lock(encoder, true);
  636. radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_OFF);
  637. }
  638. static void radeon_legacy_tmds_int_commit(struct drm_encoder *encoder)
  639. {
  640. struct radeon_device *rdev = encoder->dev->dev_private;
  641. radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_ON);
  642. if (rdev->is_atom_bios)
  643. radeon_atom_output_lock(encoder, true);
  644. else
  645. radeon_combios_output_lock(encoder, true);
  646. }
  647. static void radeon_legacy_tmds_int_mode_set(struct drm_encoder *encoder,
  648. struct drm_display_mode *mode,
  649. struct drm_display_mode *adjusted_mode)
  650. {
  651. struct drm_device *dev = encoder->dev;
  652. struct radeon_device *rdev = dev->dev_private;
  653. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  654. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  655. uint32_t tmp, tmds_pll_cntl, tmds_transmitter_cntl, fp_gen_cntl;
  656. int i;
  657. DRM_DEBUG_KMS("\n");
  658. tmp = tmds_pll_cntl = RREG32(RADEON_TMDS_PLL_CNTL);
  659. tmp &= 0xfffff;
  660. if (rdev->family == CHIP_RV280) {
  661. /* bit 22 of TMDS_PLL_CNTL is read-back inverted */
  662. tmp ^= (1 << 22);
  663. tmds_pll_cntl ^= (1 << 22);
  664. }
  665. if (radeon_encoder->enc_priv) {
  666. struct radeon_encoder_int_tmds *tmds = (struct radeon_encoder_int_tmds *)radeon_encoder->enc_priv;
  667. for (i = 0; i < 4; i++) {
  668. if (tmds->tmds_pll[i].freq == 0)
  669. break;
  670. if ((uint32_t)(mode->clock / 10) < tmds->tmds_pll[i].freq) {
  671. tmp = tmds->tmds_pll[i].value ;
  672. break;
  673. }
  674. }
  675. }
  676. if (ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV280)) {
  677. if (tmp & 0xfff00000)
  678. tmds_pll_cntl = tmp;
  679. else {
  680. tmds_pll_cntl &= 0xfff00000;
  681. tmds_pll_cntl |= tmp;
  682. }
  683. } else
  684. tmds_pll_cntl = tmp;
  685. tmds_transmitter_cntl = RREG32(RADEON_TMDS_TRANSMITTER_CNTL) &
  686. ~(RADEON_TMDS_TRANSMITTER_PLLRST);
  687. if (rdev->family == CHIP_R200 ||
  688. rdev->family == CHIP_R100 ||
  689. ASIC_IS_R300(rdev))
  690. tmds_transmitter_cntl &= ~(RADEON_TMDS_TRANSMITTER_PLLEN);
  691. else /* RV chips got this bit reversed */
  692. tmds_transmitter_cntl |= RADEON_TMDS_TRANSMITTER_PLLEN;
  693. fp_gen_cntl = (RREG32(RADEON_FP_GEN_CNTL) |
  694. (RADEON_FP_CRTC_DONT_SHADOW_VPAR |
  695. RADEON_FP_CRTC_DONT_SHADOW_HEND));
  696. fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  697. fp_gen_cntl &= ~(RADEON_FP_RMX_HVSYNC_CONTROL_EN |
  698. RADEON_FP_DFP_SYNC_SEL |
  699. RADEON_FP_CRT_SYNC_SEL |
  700. RADEON_FP_CRTC_LOCK_8DOT |
  701. RADEON_FP_USE_SHADOW_EN |
  702. RADEON_FP_CRTC_USE_SHADOW_VEND |
  703. RADEON_FP_CRT_SYNC_ALT);
  704. if (1) /* FIXME rgbBits == 8 */
  705. fp_gen_cntl |= RADEON_FP_PANEL_FORMAT; /* 24 bit format */
  706. else
  707. fp_gen_cntl &= ~RADEON_FP_PANEL_FORMAT;/* 18 bit format */
  708. if (radeon_crtc->crtc_id == 0) {
  709. if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
  710. fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
  711. if (radeon_encoder->rmx_type != RMX_OFF)
  712. fp_gen_cntl |= R200_FP_SOURCE_SEL_RMX;
  713. else
  714. fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC1;
  715. } else
  716. fp_gen_cntl &= ~RADEON_FP_SEL_CRTC2;
  717. } else {
  718. if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
  719. fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
  720. fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC2;
  721. } else
  722. fp_gen_cntl |= RADEON_FP_SEL_CRTC2;
  723. }
  724. WREG32(RADEON_TMDS_PLL_CNTL, tmds_pll_cntl);
  725. WREG32(RADEON_TMDS_TRANSMITTER_CNTL, tmds_transmitter_cntl);
  726. WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
  727. if (rdev->is_atom_bios)
  728. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  729. else
  730. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  731. }
  732. static const struct drm_encoder_helper_funcs radeon_legacy_tmds_int_helper_funcs = {
  733. .dpms = radeon_legacy_tmds_int_dpms,
  734. .mode_fixup = radeon_legacy_mode_fixup,
  735. .prepare = radeon_legacy_tmds_int_prepare,
  736. .mode_set = radeon_legacy_tmds_int_mode_set,
  737. .commit = radeon_legacy_tmds_int_commit,
  738. .disable = radeon_legacy_encoder_disable,
  739. };
  740. static const struct drm_encoder_funcs radeon_legacy_tmds_int_enc_funcs = {
  741. .destroy = radeon_enc_destroy,
  742. };
  743. static void radeon_legacy_tmds_ext_dpms(struct drm_encoder *encoder, int mode)
  744. {
  745. struct drm_device *dev = encoder->dev;
  746. struct radeon_device *rdev = dev->dev_private;
  747. uint32_t fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  748. DRM_DEBUG_KMS("\n");
  749. switch (mode) {
  750. case DRM_MODE_DPMS_ON:
  751. fp2_gen_cntl &= ~RADEON_FP2_BLANK_EN;
  752. fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  753. break;
  754. case DRM_MODE_DPMS_STANDBY:
  755. case DRM_MODE_DPMS_SUSPEND:
  756. case DRM_MODE_DPMS_OFF:
  757. fp2_gen_cntl |= RADEON_FP2_BLANK_EN;
  758. fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  759. break;
  760. }
  761. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  762. if (rdev->is_atom_bios)
  763. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  764. else
  765. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  766. }
  767. static void radeon_legacy_tmds_ext_prepare(struct drm_encoder *encoder)
  768. {
  769. struct radeon_device *rdev = encoder->dev->dev_private;
  770. if (rdev->is_atom_bios)
  771. radeon_atom_output_lock(encoder, true);
  772. else
  773. radeon_combios_output_lock(encoder, true);
  774. radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_OFF);
  775. }
  776. static void radeon_legacy_tmds_ext_commit(struct drm_encoder *encoder)
  777. {
  778. struct radeon_device *rdev = encoder->dev->dev_private;
  779. radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_ON);
  780. if (rdev->is_atom_bios)
  781. radeon_atom_output_lock(encoder, false);
  782. else
  783. radeon_combios_output_lock(encoder, false);
  784. }
  785. static void radeon_legacy_tmds_ext_mode_set(struct drm_encoder *encoder,
  786. struct drm_display_mode *mode,
  787. struct drm_display_mode *adjusted_mode)
  788. {
  789. struct drm_device *dev = encoder->dev;
  790. struct radeon_device *rdev = dev->dev_private;
  791. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  792. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  793. uint32_t fp2_gen_cntl;
  794. DRM_DEBUG_KMS("\n");
  795. if (rdev->is_atom_bios) {
  796. radeon_encoder->pixel_clock = adjusted_mode->clock;
  797. atombios_dvo_setup(encoder, ATOM_ENABLE);
  798. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  799. } else {
  800. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  801. if (1) /* FIXME rgbBits == 8 */
  802. fp2_gen_cntl |= RADEON_FP2_PANEL_FORMAT; /* 24 bit format, */
  803. else
  804. fp2_gen_cntl &= ~RADEON_FP2_PANEL_FORMAT;/* 18 bit format, */
  805. fp2_gen_cntl &= ~(RADEON_FP2_ON |
  806. RADEON_FP2_DVO_EN |
  807. RADEON_FP2_DVO_RATE_SEL_SDR);
  808. /* XXX: these are oem specific */
  809. if (ASIC_IS_R300(rdev)) {
  810. if ((dev->pdev->device == 0x4850) &&
  811. (dev->pdev->subsystem_vendor == 0x1028) &&
  812. (dev->pdev->subsystem_device == 0x2001)) /* Dell Inspiron 8600 */
  813. fp2_gen_cntl |= R300_FP2_DVO_CLOCK_MODE_SINGLE;
  814. else
  815. fp2_gen_cntl |= RADEON_FP2_PAD_FLOP_EN | R300_FP2_DVO_CLOCK_MODE_SINGLE;
  816. /*if (mode->clock > 165000)
  817. fp2_gen_cntl |= R300_FP2_DVO_DUAL_CHANNEL_EN;*/
  818. }
  819. if (!radeon_combios_external_tmds_setup(encoder))
  820. radeon_external_tmds_setup(encoder);
  821. }
  822. if (radeon_crtc->crtc_id == 0) {
  823. if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
  824. fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
  825. if (radeon_encoder->rmx_type != RMX_OFF)
  826. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_RMX;
  827. else
  828. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC1;
  829. } else
  830. fp2_gen_cntl &= ~RADEON_FP2_SRC_SEL_CRTC2;
  831. } else {
  832. if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
  833. fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
  834. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
  835. } else
  836. fp2_gen_cntl |= RADEON_FP2_SRC_SEL_CRTC2;
  837. }
  838. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  839. if (rdev->is_atom_bios)
  840. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  841. else
  842. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  843. }
  844. static void radeon_ext_tmds_enc_destroy(struct drm_encoder *encoder)
  845. {
  846. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  847. /* don't destroy the i2c bus record here, this will be done in radeon_i2c_fini */
  848. kfree(radeon_encoder->enc_priv);
  849. drm_encoder_cleanup(encoder);
  850. kfree(radeon_encoder);
  851. }
  852. static const struct drm_encoder_helper_funcs radeon_legacy_tmds_ext_helper_funcs = {
  853. .dpms = radeon_legacy_tmds_ext_dpms,
  854. .mode_fixup = radeon_legacy_mode_fixup,
  855. .prepare = radeon_legacy_tmds_ext_prepare,
  856. .mode_set = radeon_legacy_tmds_ext_mode_set,
  857. .commit = radeon_legacy_tmds_ext_commit,
  858. .disable = radeon_legacy_encoder_disable,
  859. };
  860. static const struct drm_encoder_funcs radeon_legacy_tmds_ext_enc_funcs = {
  861. .destroy = radeon_ext_tmds_enc_destroy,
  862. };
  863. static void radeon_legacy_tv_dac_dpms(struct drm_encoder *encoder, int mode)
  864. {
  865. struct drm_device *dev = encoder->dev;
  866. struct radeon_device *rdev = dev->dev_private;
  867. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  868. uint32_t fp2_gen_cntl = 0, crtc2_gen_cntl = 0, tv_dac_cntl = 0;
  869. uint32_t tv_master_cntl = 0;
  870. bool is_tv;
  871. DRM_DEBUG_KMS("\n");
  872. is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
  873. if (rdev->family == CHIP_R200)
  874. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  875. else {
  876. if (is_tv)
  877. tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
  878. else
  879. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  880. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  881. }
  882. switch (mode) {
  883. case DRM_MODE_DPMS_ON:
  884. if (rdev->family == CHIP_R200) {
  885. fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  886. } else {
  887. if (is_tv)
  888. tv_master_cntl |= RADEON_TV_ON;
  889. else
  890. crtc2_gen_cntl |= RADEON_CRTC2_CRT2_ON;
  891. if (rdev->family == CHIP_R420 ||
  892. rdev->family == CHIP_R423 ||
  893. rdev->family == CHIP_RV410)
  894. tv_dac_cntl &= ~(R420_TV_DAC_RDACPD |
  895. R420_TV_DAC_GDACPD |
  896. R420_TV_DAC_BDACPD |
  897. RADEON_TV_DAC_BGSLEEP);
  898. else
  899. tv_dac_cntl &= ~(RADEON_TV_DAC_RDACPD |
  900. RADEON_TV_DAC_GDACPD |
  901. RADEON_TV_DAC_BDACPD |
  902. RADEON_TV_DAC_BGSLEEP);
  903. }
  904. break;
  905. case DRM_MODE_DPMS_STANDBY:
  906. case DRM_MODE_DPMS_SUSPEND:
  907. case DRM_MODE_DPMS_OFF:
  908. if (rdev->family == CHIP_R200)
  909. fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  910. else {
  911. if (is_tv)
  912. tv_master_cntl &= ~RADEON_TV_ON;
  913. else
  914. crtc2_gen_cntl &= ~RADEON_CRTC2_CRT2_ON;
  915. if (rdev->family == CHIP_R420 ||
  916. rdev->family == CHIP_R423 ||
  917. rdev->family == CHIP_RV410)
  918. tv_dac_cntl |= (R420_TV_DAC_RDACPD |
  919. R420_TV_DAC_GDACPD |
  920. R420_TV_DAC_BDACPD |
  921. RADEON_TV_DAC_BGSLEEP);
  922. else
  923. tv_dac_cntl |= (RADEON_TV_DAC_RDACPD |
  924. RADEON_TV_DAC_GDACPD |
  925. RADEON_TV_DAC_BDACPD |
  926. RADEON_TV_DAC_BGSLEEP);
  927. }
  928. break;
  929. }
  930. if (rdev->family == CHIP_R200) {
  931. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  932. } else {
  933. if (is_tv)
  934. WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
  935. /* handled in radeon_crtc_dpms() */
  936. else if (!(rdev->flags & RADEON_SINGLE_CRTC))
  937. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  938. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  939. }
  940. if (rdev->is_atom_bios)
  941. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  942. else
  943. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  944. }
  945. static void radeon_legacy_tv_dac_prepare(struct drm_encoder *encoder)
  946. {
  947. struct radeon_device *rdev = encoder->dev->dev_private;
  948. if (rdev->is_atom_bios)
  949. radeon_atom_output_lock(encoder, true);
  950. else
  951. radeon_combios_output_lock(encoder, true);
  952. radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
  953. }
  954. static void radeon_legacy_tv_dac_commit(struct drm_encoder *encoder)
  955. {
  956. struct radeon_device *rdev = encoder->dev->dev_private;
  957. radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_ON);
  958. if (rdev->is_atom_bios)
  959. radeon_atom_output_lock(encoder, true);
  960. else
  961. radeon_combios_output_lock(encoder, true);
  962. }
  963. static void radeon_legacy_tv_dac_mode_set(struct drm_encoder *encoder,
  964. struct drm_display_mode *mode,
  965. struct drm_display_mode *adjusted_mode)
  966. {
  967. struct drm_device *dev = encoder->dev;
  968. struct radeon_device *rdev = dev->dev_private;
  969. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  970. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  971. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  972. uint32_t tv_dac_cntl, gpiopad_a = 0, dac2_cntl, disp_output_cntl = 0;
  973. uint32_t disp_hw_debug = 0, fp2_gen_cntl = 0, disp_tv_out_cntl = 0;
  974. bool is_tv = false;
  975. DRM_DEBUG_KMS("\n");
  976. is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
  977. if (rdev->family != CHIP_R200) {
  978. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  979. if (rdev->family == CHIP_R420 ||
  980. rdev->family == CHIP_R423 ||
  981. rdev->family == CHIP_RV410) {
  982. tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
  983. RADEON_TV_DAC_BGADJ_MASK |
  984. R420_TV_DAC_DACADJ_MASK |
  985. R420_TV_DAC_RDACPD |
  986. R420_TV_DAC_GDACPD |
  987. R420_TV_DAC_BDACPD |
  988. R420_TV_DAC_TVENABLE);
  989. } else {
  990. tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
  991. RADEON_TV_DAC_BGADJ_MASK |
  992. RADEON_TV_DAC_DACADJ_MASK |
  993. RADEON_TV_DAC_RDACPD |
  994. RADEON_TV_DAC_GDACPD |
  995. RADEON_TV_DAC_BDACPD);
  996. }
  997. tv_dac_cntl |= RADEON_TV_DAC_NBLANK | RADEON_TV_DAC_NHOLD;
  998. if (is_tv) {
  999. if (tv_dac->tv_std == TV_STD_NTSC ||
  1000. tv_dac->tv_std == TV_STD_NTSC_J ||
  1001. tv_dac->tv_std == TV_STD_PAL_M ||
  1002. tv_dac->tv_std == TV_STD_PAL_60)
  1003. tv_dac_cntl |= tv_dac->ntsc_tvdac_adj;
  1004. else
  1005. tv_dac_cntl |= tv_dac->pal_tvdac_adj;
  1006. if (tv_dac->tv_std == TV_STD_NTSC ||
  1007. tv_dac->tv_std == TV_STD_NTSC_J)
  1008. tv_dac_cntl |= RADEON_TV_DAC_STD_NTSC;
  1009. else
  1010. tv_dac_cntl |= RADEON_TV_DAC_STD_PAL;
  1011. } else
  1012. tv_dac_cntl |= (RADEON_TV_DAC_STD_PS2 |
  1013. tv_dac->ps2_tvdac_adj);
  1014. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1015. }
  1016. if (ASIC_IS_R300(rdev)) {
  1017. gpiopad_a = RREG32(RADEON_GPIOPAD_A) | 1;
  1018. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  1019. } else if (rdev->family != CHIP_R200)
  1020. disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  1021. else if (rdev->family == CHIP_R200)
  1022. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  1023. if (rdev->family >= CHIP_R200)
  1024. disp_tv_out_cntl = RREG32(RADEON_DISP_TV_OUT_CNTL);
  1025. if (is_tv) {
  1026. uint32_t dac_cntl;
  1027. dac_cntl = RREG32(RADEON_DAC_CNTL);
  1028. dac_cntl &= ~RADEON_DAC_TVO_EN;
  1029. WREG32(RADEON_DAC_CNTL, dac_cntl);
  1030. if (ASIC_IS_R300(rdev))
  1031. gpiopad_a = RREG32(RADEON_GPIOPAD_A) & ~1;
  1032. dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~RADEON_DAC2_DAC2_CLK_SEL;
  1033. if (radeon_crtc->crtc_id == 0) {
  1034. if (ASIC_IS_R300(rdev)) {
  1035. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1036. disp_output_cntl |= (RADEON_DISP_TVDAC_SOURCE_CRTC |
  1037. RADEON_DISP_TV_SOURCE_CRTC);
  1038. }
  1039. if (rdev->family >= CHIP_R200) {
  1040. disp_tv_out_cntl &= ~RADEON_DISP_TV_PATH_SRC_CRTC2;
  1041. } else {
  1042. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  1043. }
  1044. } else {
  1045. if (ASIC_IS_R300(rdev)) {
  1046. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1047. disp_output_cntl |= RADEON_DISP_TV_SOURCE_CRTC;
  1048. }
  1049. if (rdev->family >= CHIP_R200) {
  1050. disp_tv_out_cntl |= RADEON_DISP_TV_PATH_SRC_CRTC2;
  1051. } else {
  1052. disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
  1053. }
  1054. }
  1055. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  1056. } else {
  1057. dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC2_CLK_SEL;
  1058. if (radeon_crtc->crtc_id == 0) {
  1059. if (ASIC_IS_R300(rdev)) {
  1060. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1061. disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC;
  1062. } else if (rdev->family == CHIP_R200) {
  1063. fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
  1064. RADEON_FP2_DVO_RATE_SEL_SDR);
  1065. } else
  1066. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  1067. } else {
  1068. if (ASIC_IS_R300(rdev)) {
  1069. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1070. disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  1071. } else if (rdev->family == CHIP_R200) {
  1072. fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
  1073. RADEON_FP2_DVO_RATE_SEL_SDR);
  1074. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
  1075. } else
  1076. disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
  1077. }
  1078. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  1079. }
  1080. if (ASIC_IS_R300(rdev)) {
  1081. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  1082. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  1083. } else if (rdev->family != CHIP_R200)
  1084. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  1085. else if (rdev->family == CHIP_R200)
  1086. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  1087. if (rdev->family >= CHIP_R200)
  1088. WREG32(RADEON_DISP_TV_OUT_CNTL, disp_tv_out_cntl);
  1089. if (is_tv)
  1090. radeon_legacy_tv_mode_set(encoder, mode, adjusted_mode);
  1091. if (rdev->is_atom_bios)
  1092. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1093. else
  1094. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1095. }
  1096. static bool r300_legacy_tv_detect(struct drm_encoder *encoder,
  1097. struct drm_connector *connector)
  1098. {
  1099. struct drm_device *dev = encoder->dev;
  1100. struct radeon_device *rdev = dev->dev_private;
  1101. uint32_t crtc2_gen_cntl, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
  1102. uint32_t disp_output_cntl, gpiopad_a, tmp;
  1103. bool found = false;
  1104. /* save regs needed */
  1105. gpiopad_a = RREG32(RADEON_GPIOPAD_A);
  1106. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  1107. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1108. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  1109. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  1110. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  1111. WREG32_P(RADEON_GPIOPAD_A, 0, ~1);
  1112. WREG32(RADEON_DAC_CNTL2, RADEON_DAC2_DAC2_CLK_SEL);
  1113. WREG32(RADEON_CRTC2_GEN_CNTL,
  1114. RADEON_CRTC2_CRT2_ON | RADEON_CRTC2_VSYNC_TRISTAT);
  1115. tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1116. tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  1117. WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
  1118. WREG32(RADEON_DAC_EXT_CNTL,
  1119. RADEON_DAC2_FORCE_BLANK_OFF_EN |
  1120. RADEON_DAC2_FORCE_DATA_EN |
  1121. RADEON_DAC_FORCE_DATA_SEL_RGB |
  1122. (0xec << RADEON_DAC_FORCE_DATA_SHIFT));
  1123. WREG32(RADEON_TV_DAC_CNTL,
  1124. RADEON_TV_DAC_STD_NTSC |
  1125. (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
  1126. (6 << RADEON_TV_DAC_DACADJ_SHIFT));
  1127. RREG32(RADEON_TV_DAC_CNTL);
  1128. mdelay(4);
  1129. WREG32(RADEON_TV_DAC_CNTL,
  1130. RADEON_TV_DAC_NBLANK |
  1131. RADEON_TV_DAC_NHOLD |
  1132. RADEON_TV_MONITOR_DETECT_EN |
  1133. RADEON_TV_DAC_STD_NTSC |
  1134. (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
  1135. (6 << RADEON_TV_DAC_DACADJ_SHIFT));
  1136. RREG32(RADEON_TV_DAC_CNTL);
  1137. mdelay(6);
  1138. tmp = RREG32(RADEON_TV_DAC_CNTL);
  1139. if ((tmp & RADEON_TV_DAC_GDACDET) != 0) {
  1140. found = true;
  1141. DRM_DEBUG_KMS("S-video TV connection detected\n");
  1142. } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
  1143. found = true;
  1144. DRM_DEBUG_KMS("Composite TV connection detected\n");
  1145. }
  1146. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1147. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  1148. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  1149. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  1150. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  1151. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  1152. return found;
  1153. }
  1154. static bool radeon_legacy_tv_detect(struct drm_encoder *encoder,
  1155. struct drm_connector *connector)
  1156. {
  1157. struct drm_device *dev = encoder->dev;
  1158. struct radeon_device *rdev = dev->dev_private;
  1159. uint32_t tv_dac_cntl, dac_cntl2;
  1160. uint32_t config_cntl, tv_pre_dac_mux_cntl, tv_master_cntl, tmp;
  1161. bool found = false;
  1162. if (ASIC_IS_R300(rdev))
  1163. return r300_legacy_tv_detect(encoder, connector);
  1164. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  1165. tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
  1166. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  1167. config_cntl = RREG32(RADEON_CONFIG_CNTL);
  1168. tv_pre_dac_mux_cntl = RREG32(RADEON_TV_PRE_DAC_MUX_CNTL);
  1169. tmp = dac_cntl2 & ~RADEON_DAC2_DAC2_CLK_SEL;
  1170. WREG32(RADEON_DAC_CNTL2, tmp);
  1171. tmp = tv_master_cntl | RADEON_TV_ON;
  1172. tmp &= ~(RADEON_TV_ASYNC_RST |
  1173. RADEON_RESTART_PHASE_FIX |
  1174. RADEON_CRT_FIFO_CE_EN |
  1175. RADEON_TV_FIFO_CE_EN |
  1176. RADEON_RE_SYNC_NOW_SEL_MASK);
  1177. tmp |= RADEON_TV_FIFO_ASYNC_RST | RADEON_CRT_ASYNC_RST;
  1178. WREG32(RADEON_TV_MASTER_CNTL, tmp);
  1179. tmp = RADEON_TV_DAC_NBLANK | RADEON_TV_DAC_NHOLD |
  1180. RADEON_TV_MONITOR_DETECT_EN | RADEON_TV_DAC_STD_NTSC |
  1181. (8 << RADEON_TV_DAC_BGADJ_SHIFT);
  1182. if (config_cntl & RADEON_CFG_ATI_REV_ID_MASK)
  1183. tmp |= (4 << RADEON_TV_DAC_DACADJ_SHIFT);
  1184. else
  1185. tmp |= (8 << RADEON_TV_DAC_DACADJ_SHIFT);
  1186. WREG32(RADEON_TV_DAC_CNTL, tmp);
  1187. tmp = RADEON_C_GRN_EN | RADEON_CMP_BLU_EN |
  1188. RADEON_RED_MX_FORCE_DAC_DATA |
  1189. RADEON_GRN_MX_FORCE_DAC_DATA |
  1190. RADEON_BLU_MX_FORCE_DAC_DATA |
  1191. (0x109 << RADEON_TV_FORCE_DAC_DATA_SHIFT);
  1192. WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tmp);
  1193. mdelay(3);
  1194. tmp = RREG32(RADEON_TV_DAC_CNTL);
  1195. if (tmp & RADEON_TV_DAC_GDACDET) {
  1196. found = true;
  1197. DRM_DEBUG_KMS("S-video TV connection detected\n");
  1198. } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
  1199. found = true;
  1200. DRM_DEBUG_KMS("Composite TV connection detected\n");
  1201. }
  1202. WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tv_pre_dac_mux_cntl);
  1203. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1204. WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
  1205. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  1206. return found;
  1207. }
  1208. static bool radeon_legacy_ext_dac_detect(struct drm_encoder *encoder,
  1209. struct drm_connector *connector)
  1210. {
  1211. struct drm_device *dev = encoder->dev;
  1212. struct radeon_device *rdev = dev->dev_private;
  1213. uint32_t gpio_monid, fp2_gen_cntl, disp_output_cntl, crtc2_gen_cntl;
  1214. uint32_t disp_lin_trans_grph_a, disp_lin_trans_grph_b, disp_lin_trans_grph_c;
  1215. uint32_t disp_lin_trans_grph_d, disp_lin_trans_grph_e, disp_lin_trans_grph_f;
  1216. uint32_t tmp, crtc2_h_total_disp, crtc2_v_total_disp;
  1217. uint32_t crtc2_h_sync_strt_wid, crtc2_v_sync_strt_wid;
  1218. bool found = false;
  1219. int i;
  1220. /* save the regs we need */
  1221. gpio_monid = RREG32(RADEON_GPIO_MONID);
  1222. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  1223. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  1224. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1225. disp_lin_trans_grph_a = RREG32(RADEON_DISP_LIN_TRANS_GRPH_A);
  1226. disp_lin_trans_grph_b = RREG32(RADEON_DISP_LIN_TRANS_GRPH_B);
  1227. disp_lin_trans_grph_c = RREG32(RADEON_DISP_LIN_TRANS_GRPH_C);
  1228. disp_lin_trans_grph_d = RREG32(RADEON_DISP_LIN_TRANS_GRPH_D);
  1229. disp_lin_trans_grph_e = RREG32(RADEON_DISP_LIN_TRANS_GRPH_E);
  1230. disp_lin_trans_grph_f = RREG32(RADEON_DISP_LIN_TRANS_GRPH_F);
  1231. crtc2_h_total_disp = RREG32(RADEON_CRTC2_H_TOTAL_DISP);
  1232. crtc2_v_total_disp = RREG32(RADEON_CRTC2_V_TOTAL_DISP);
  1233. crtc2_h_sync_strt_wid = RREG32(RADEON_CRTC2_H_SYNC_STRT_WID);
  1234. crtc2_v_sync_strt_wid = RREG32(RADEON_CRTC2_V_SYNC_STRT_WID);
  1235. tmp = RREG32(RADEON_GPIO_MONID);
  1236. tmp &= ~RADEON_GPIO_A_0;
  1237. WREG32(RADEON_GPIO_MONID, tmp);
  1238. WREG32(RADEON_FP2_GEN_CNTL, (RADEON_FP2_ON |
  1239. RADEON_FP2_PANEL_FORMAT |
  1240. R200_FP2_SOURCE_SEL_TRANS_UNIT |
  1241. RADEON_FP2_DVO_EN |
  1242. R200_FP2_DVO_RATE_SEL_SDR));
  1243. WREG32(RADEON_DISP_OUTPUT_CNTL, (RADEON_DISP_DAC_SOURCE_RMX |
  1244. RADEON_DISP_TRANS_MATRIX_GRAPHICS));
  1245. WREG32(RADEON_CRTC2_GEN_CNTL, (RADEON_CRTC2_EN |
  1246. RADEON_CRTC2_DISP_REQ_EN_B));
  1247. WREG32(RADEON_DISP_LIN_TRANS_GRPH_A, 0x00000000);
  1248. WREG32(RADEON_DISP_LIN_TRANS_GRPH_B, 0x000003f0);
  1249. WREG32(RADEON_DISP_LIN_TRANS_GRPH_C, 0x00000000);
  1250. WREG32(RADEON_DISP_LIN_TRANS_GRPH_D, 0x000003f0);
  1251. WREG32(RADEON_DISP_LIN_TRANS_GRPH_E, 0x00000000);
  1252. WREG32(RADEON_DISP_LIN_TRANS_GRPH_F, 0x000003f0);
  1253. WREG32(RADEON_CRTC2_H_TOTAL_DISP, 0x01000008);
  1254. WREG32(RADEON_CRTC2_H_SYNC_STRT_WID, 0x00000800);
  1255. WREG32(RADEON_CRTC2_V_TOTAL_DISP, 0x00080001);
  1256. WREG32(RADEON_CRTC2_V_SYNC_STRT_WID, 0x00000080);
  1257. for (i = 0; i < 200; i++) {
  1258. tmp = RREG32(RADEON_GPIO_MONID);
  1259. if (tmp & RADEON_GPIO_Y_0)
  1260. found = true;
  1261. if (found)
  1262. break;
  1263. if (!drm_can_sleep())
  1264. mdelay(1);
  1265. else
  1266. msleep(1);
  1267. }
  1268. /* restore the regs we used */
  1269. WREG32(RADEON_DISP_LIN_TRANS_GRPH_A, disp_lin_trans_grph_a);
  1270. WREG32(RADEON_DISP_LIN_TRANS_GRPH_B, disp_lin_trans_grph_b);
  1271. WREG32(RADEON_DISP_LIN_TRANS_GRPH_C, disp_lin_trans_grph_c);
  1272. WREG32(RADEON_DISP_LIN_TRANS_GRPH_D, disp_lin_trans_grph_d);
  1273. WREG32(RADEON_DISP_LIN_TRANS_GRPH_E, disp_lin_trans_grph_e);
  1274. WREG32(RADEON_DISP_LIN_TRANS_GRPH_F, disp_lin_trans_grph_f);
  1275. WREG32(RADEON_CRTC2_H_TOTAL_DISP, crtc2_h_total_disp);
  1276. WREG32(RADEON_CRTC2_V_TOTAL_DISP, crtc2_v_total_disp);
  1277. WREG32(RADEON_CRTC2_H_SYNC_STRT_WID, crtc2_h_sync_strt_wid);
  1278. WREG32(RADEON_CRTC2_V_SYNC_STRT_WID, crtc2_v_sync_strt_wid);
  1279. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  1280. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  1281. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  1282. WREG32(RADEON_GPIO_MONID, gpio_monid);
  1283. return found;
  1284. }
  1285. static enum drm_connector_status radeon_legacy_tv_dac_detect(struct drm_encoder *encoder,
  1286. struct drm_connector *connector)
  1287. {
  1288. struct drm_device *dev = encoder->dev;
  1289. struct radeon_device *rdev = dev->dev_private;
  1290. uint32_t crtc2_gen_cntl = 0, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
  1291. uint32_t gpiopad_a = 0, pixclks_cntl, tmp;
  1292. uint32_t disp_output_cntl = 0, disp_hw_debug = 0, crtc_ext_cntl = 0;
  1293. enum drm_connector_status found = connector_status_disconnected;
  1294. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1295. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  1296. bool color = true;
  1297. struct drm_crtc *crtc;
  1298. /* find out if crtc2 is in use or if this encoder is using it */
  1299. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1300. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1301. if ((radeon_crtc->crtc_id == 1) && crtc->enabled) {
  1302. if (encoder->crtc != crtc) {
  1303. return connector_status_disconnected;
  1304. }
  1305. }
  1306. }
  1307. if (connector->connector_type == DRM_MODE_CONNECTOR_SVIDEO ||
  1308. connector->connector_type == DRM_MODE_CONNECTOR_Composite ||
  1309. connector->connector_type == DRM_MODE_CONNECTOR_9PinDIN) {
  1310. bool tv_detect;
  1311. if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT))
  1312. return connector_status_disconnected;
  1313. tv_detect = radeon_legacy_tv_detect(encoder, connector);
  1314. if (tv_detect && tv_dac)
  1315. found = connector_status_connected;
  1316. return found;
  1317. }
  1318. /* don't probe if the encoder is being used for something else not CRT related */
  1319. if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_CRT_SUPPORT)) {
  1320. DRM_INFO("not detecting due to %08x\n", radeon_encoder->active_device);
  1321. return connector_status_disconnected;
  1322. }
  1323. /* R200 uses an external DAC for secondary DAC */
  1324. if (rdev->family == CHIP_R200) {
  1325. if (radeon_legacy_ext_dac_detect(encoder, connector))
  1326. found = connector_status_connected;
  1327. return found;
  1328. }
  1329. /* save the regs we need */
  1330. pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  1331. if (rdev->flags & RADEON_SINGLE_CRTC) {
  1332. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  1333. } else {
  1334. if (ASIC_IS_R300(rdev)) {
  1335. gpiopad_a = RREG32(RADEON_GPIOPAD_A);
  1336. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  1337. } else {
  1338. disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  1339. }
  1340. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1341. }
  1342. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  1343. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  1344. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  1345. tmp = pixclks_cntl & ~(RADEON_PIX2CLK_ALWAYS_ONb
  1346. | RADEON_PIX2CLK_DAC_ALWAYS_ONb);
  1347. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  1348. if (rdev->flags & RADEON_SINGLE_CRTC) {
  1349. tmp = crtc_ext_cntl | RADEON_CRTC_CRT_ON;
  1350. WREG32(RADEON_CRTC_EXT_CNTL, tmp);
  1351. } else {
  1352. tmp = crtc2_gen_cntl & ~RADEON_CRTC2_PIX_WIDTH_MASK;
  1353. tmp |= RADEON_CRTC2_CRT2_ON |
  1354. (2 << RADEON_CRTC2_PIX_WIDTH_SHIFT);
  1355. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  1356. if (ASIC_IS_R300(rdev)) {
  1357. WREG32_P(RADEON_GPIOPAD_A, 1, ~1);
  1358. tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1359. tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  1360. WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
  1361. } else {
  1362. tmp = disp_hw_debug & ~RADEON_CRT2_DISP1_SEL;
  1363. WREG32(RADEON_DISP_HW_DEBUG, tmp);
  1364. }
  1365. }
  1366. tmp = RADEON_TV_DAC_NBLANK |
  1367. RADEON_TV_DAC_NHOLD |
  1368. RADEON_TV_MONITOR_DETECT_EN |
  1369. RADEON_TV_DAC_STD_PS2;
  1370. WREG32(RADEON_TV_DAC_CNTL, tmp);
  1371. tmp = RADEON_DAC2_FORCE_BLANK_OFF_EN |
  1372. RADEON_DAC2_FORCE_DATA_EN;
  1373. if (color)
  1374. tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
  1375. else
  1376. tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
  1377. if (ASIC_IS_R300(rdev))
  1378. tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
  1379. else
  1380. tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
  1381. WREG32(RADEON_DAC_EXT_CNTL, tmp);
  1382. tmp = dac_cntl2 | RADEON_DAC2_DAC2_CLK_SEL | RADEON_DAC2_CMP_EN;
  1383. WREG32(RADEON_DAC_CNTL2, tmp);
  1384. mdelay(10);
  1385. if (ASIC_IS_R300(rdev)) {
  1386. if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUT_B)
  1387. found = connector_status_connected;
  1388. } else {
  1389. if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUTPUT)
  1390. found = connector_status_connected;
  1391. }
  1392. /* restore regs we used */
  1393. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  1394. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  1395. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1396. if (rdev->flags & RADEON_SINGLE_CRTC) {
  1397. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  1398. } else {
  1399. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  1400. if (ASIC_IS_R300(rdev)) {
  1401. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  1402. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  1403. } else {
  1404. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  1405. }
  1406. }
  1407. WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
  1408. return found;
  1409. }
  1410. static const struct drm_encoder_helper_funcs radeon_legacy_tv_dac_helper_funcs = {
  1411. .dpms = radeon_legacy_tv_dac_dpms,
  1412. .mode_fixup = radeon_legacy_mode_fixup,
  1413. .prepare = radeon_legacy_tv_dac_prepare,
  1414. .mode_set = radeon_legacy_tv_dac_mode_set,
  1415. .commit = radeon_legacy_tv_dac_commit,
  1416. .detect = radeon_legacy_tv_dac_detect,
  1417. .disable = radeon_legacy_encoder_disable,
  1418. };
  1419. static const struct drm_encoder_funcs radeon_legacy_tv_dac_enc_funcs = {
  1420. .destroy = radeon_enc_destroy,
  1421. };
  1422. static struct radeon_encoder_int_tmds *radeon_legacy_get_tmds_info(struct radeon_encoder *encoder)
  1423. {
  1424. struct drm_device *dev = encoder->base.dev;
  1425. struct radeon_device *rdev = dev->dev_private;
  1426. struct radeon_encoder_int_tmds *tmds = NULL;
  1427. bool ret;
  1428. tmds = kzalloc(sizeof(struct radeon_encoder_int_tmds), GFP_KERNEL);
  1429. if (!tmds)
  1430. return NULL;
  1431. if (rdev->is_atom_bios)
  1432. ret = radeon_atombios_get_tmds_info(encoder, tmds);
  1433. else
  1434. ret = radeon_legacy_get_tmds_info_from_combios(encoder, tmds);
  1435. if (ret == false)
  1436. radeon_legacy_get_tmds_info_from_table(encoder, tmds);
  1437. return tmds;
  1438. }
  1439. static struct radeon_encoder_ext_tmds *radeon_legacy_get_ext_tmds_info(struct radeon_encoder *encoder)
  1440. {
  1441. struct drm_device *dev = encoder->base.dev;
  1442. struct radeon_device *rdev = dev->dev_private;
  1443. struct radeon_encoder_ext_tmds *tmds = NULL;
  1444. bool ret;
  1445. if (rdev->is_atom_bios)
  1446. return NULL;
  1447. tmds = kzalloc(sizeof(struct radeon_encoder_ext_tmds), GFP_KERNEL);
  1448. if (!tmds)
  1449. return NULL;
  1450. ret = radeon_legacy_get_ext_tmds_info_from_combios(encoder, tmds);
  1451. if (ret == false)
  1452. radeon_legacy_get_ext_tmds_info_from_table(encoder, tmds);
  1453. return tmds;
  1454. }
  1455. void
  1456. radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_enum, uint32_t supported_device)
  1457. {
  1458. struct radeon_device *rdev = dev->dev_private;
  1459. struct drm_encoder *encoder;
  1460. struct radeon_encoder *radeon_encoder;
  1461. /* see if we already added it */
  1462. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1463. radeon_encoder = to_radeon_encoder(encoder);
  1464. if (radeon_encoder->encoder_enum == encoder_enum) {
  1465. radeon_encoder->devices |= supported_device;
  1466. return;
  1467. }
  1468. }
  1469. /* add a new one */
  1470. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1471. if (!radeon_encoder)
  1472. return;
  1473. encoder = &radeon_encoder->base;
  1474. if (rdev->flags & RADEON_SINGLE_CRTC)
  1475. encoder->possible_crtcs = 0x1;
  1476. else
  1477. encoder->possible_crtcs = 0x3;
  1478. radeon_encoder->enc_priv = NULL;
  1479. radeon_encoder->encoder_enum = encoder_enum;
  1480. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1481. radeon_encoder->devices = supported_device;
  1482. radeon_encoder->rmx_type = RMX_OFF;
  1483. switch (radeon_encoder->encoder_id) {
  1484. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1485. encoder->possible_crtcs = 0x1;
  1486. drm_encoder_init(dev, encoder, &radeon_legacy_lvds_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1487. drm_encoder_helper_add(encoder, &radeon_legacy_lvds_helper_funcs);
  1488. if (rdev->is_atom_bios)
  1489. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1490. else
  1491. radeon_encoder->enc_priv = radeon_combios_get_lvds_info(radeon_encoder);
  1492. radeon_encoder->rmx_type = RMX_FULL;
  1493. break;
  1494. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1495. drm_encoder_init(dev, encoder, &radeon_legacy_tmds_int_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1496. drm_encoder_helper_add(encoder, &radeon_legacy_tmds_int_helper_funcs);
  1497. radeon_encoder->enc_priv = radeon_legacy_get_tmds_info(radeon_encoder);
  1498. break;
  1499. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1500. drm_encoder_init(dev, encoder, &radeon_legacy_primary_dac_enc_funcs, DRM_MODE_ENCODER_DAC);
  1501. drm_encoder_helper_add(encoder, &radeon_legacy_primary_dac_helper_funcs);
  1502. if (rdev->is_atom_bios)
  1503. radeon_encoder->enc_priv = radeon_atombios_get_primary_dac_info(radeon_encoder);
  1504. else
  1505. radeon_encoder->enc_priv = radeon_combios_get_primary_dac_info(radeon_encoder);
  1506. break;
  1507. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1508. drm_encoder_init(dev, encoder, &radeon_legacy_tv_dac_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1509. drm_encoder_helper_add(encoder, &radeon_legacy_tv_dac_helper_funcs);
  1510. if (rdev->is_atom_bios)
  1511. radeon_encoder->enc_priv = radeon_atombios_get_tv_dac_info(radeon_encoder);
  1512. else
  1513. radeon_encoder->enc_priv = radeon_combios_get_tv_dac_info(radeon_encoder);
  1514. break;
  1515. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1516. drm_encoder_init(dev, encoder, &radeon_legacy_tmds_ext_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1517. drm_encoder_helper_add(encoder, &radeon_legacy_tmds_ext_helper_funcs);
  1518. if (!rdev->is_atom_bios)
  1519. radeon_encoder->enc_priv = radeon_legacy_get_ext_tmds_info(radeon_encoder);
  1520. break;
  1521. }
  1522. }