radeon_bios.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include "radeon_reg.h"
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include <linux/vga_switcheroo.h>
  33. #include <linux/slab.h>
  34. #include <linux/acpi.h>
  35. /*
  36. * BIOS.
  37. */
  38. /* If you boot an IGP board with a discrete card as the primary,
  39. * the IGP rom is not accessible via the rom bar as the IGP rom is
  40. * part of the system bios. On boot, the system bios puts a
  41. * copy of the igp rom at the start of vram if a discrete card is
  42. * present.
  43. */
  44. static bool igp_read_bios_from_vram(struct radeon_device *rdev)
  45. {
  46. uint8_t __iomem *bios;
  47. resource_size_t vram_base;
  48. resource_size_t size = 256 * 1024; /* ??? */
  49. if (!(rdev->flags & RADEON_IS_IGP))
  50. if (!radeon_card_posted(rdev))
  51. return false;
  52. rdev->bios = NULL;
  53. vram_base = pci_resource_start(rdev->pdev, 0);
  54. bios = ioremap(vram_base, size);
  55. if (!bios) {
  56. return false;
  57. }
  58. if (size == 0 || bios[0] != 0x55 || bios[1] != 0xaa) {
  59. iounmap(bios);
  60. return false;
  61. }
  62. rdev->bios = kmalloc(size, GFP_KERNEL);
  63. if (rdev->bios == NULL) {
  64. iounmap(bios);
  65. return false;
  66. }
  67. memcpy_fromio(rdev->bios, bios, size);
  68. iounmap(bios);
  69. return true;
  70. }
  71. static bool radeon_read_bios(struct radeon_device *rdev)
  72. {
  73. uint8_t __iomem *bios;
  74. size_t size;
  75. rdev->bios = NULL;
  76. /* XXX: some cards may return 0 for rom size? ddx has a workaround */
  77. bios = pci_map_rom(rdev->pdev, &size);
  78. if (!bios) {
  79. return false;
  80. }
  81. if (size == 0 || bios[0] != 0x55 || bios[1] != 0xaa) {
  82. pci_unmap_rom(rdev->pdev, bios);
  83. return false;
  84. }
  85. rdev->bios = kmemdup(bios, size, GFP_KERNEL);
  86. if (rdev->bios == NULL) {
  87. pci_unmap_rom(rdev->pdev, bios);
  88. return false;
  89. }
  90. pci_unmap_rom(rdev->pdev, bios);
  91. return true;
  92. }
  93. #ifdef CONFIG_ACPI
  94. /* ATRM is used to get the BIOS on the discrete cards in
  95. * dual-gpu systems.
  96. */
  97. /* retrieve the ROM in 4k blocks */
  98. #define ATRM_BIOS_PAGE 4096
  99. /**
  100. * radeon_atrm_call - fetch a chunk of the vbios
  101. *
  102. * @atrm_handle: acpi ATRM handle
  103. * @bios: vbios image pointer
  104. * @offset: offset of vbios image data to fetch
  105. * @len: length of vbios image data to fetch
  106. *
  107. * Executes ATRM to fetch a chunk of the discrete
  108. * vbios image on PX systems (all asics).
  109. * Returns the length of the buffer fetched.
  110. */
  111. static int radeon_atrm_call(acpi_handle atrm_handle, uint8_t *bios,
  112. int offset, int len)
  113. {
  114. acpi_status status;
  115. union acpi_object atrm_arg_elements[2], *obj;
  116. struct acpi_object_list atrm_arg;
  117. struct acpi_buffer buffer = { ACPI_ALLOCATE_BUFFER, NULL};
  118. atrm_arg.count = 2;
  119. atrm_arg.pointer = &atrm_arg_elements[0];
  120. atrm_arg_elements[0].type = ACPI_TYPE_INTEGER;
  121. atrm_arg_elements[0].integer.value = offset;
  122. atrm_arg_elements[1].type = ACPI_TYPE_INTEGER;
  123. atrm_arg_elements[1].integer.value = len;
  124. status = acpi_evaluate_object(atrm_handle, NULL, &atrm_arg, &buffer);
  125. if (ACPI_FAILURE(status)) {
  126. printk("failed to evaluate ATRM got %s\n", acpi_format_exception(status));
  127. return -ENODEV;
  128. }
  129. obj = (union acpi_object *)buffer.pointer;
  130. memcpy(bios+offset, obj->buffer.pointer, obj->buffer.length);
  131. len = obj->buffer.length;
  132. kfree(buffer.pointer);
  133. return len;
  134. }
  135. static bool radeon_atrm_get_bios(struct radeon_device *rdev)
  136. {
  137. int ret;
  138. int size = 256 * 1024;
  139. int i;
  140. struct pci_dev *pdev = NULL;
  141. acpi_handle dhandle, atrm_handle;
  142. acpi_status status;
  143. bool found = false;
  144. /* ATRM is for the discrete card only */
  145. if (rdev->flags & RADEON_IS_IGP)
  146. return false;
  147. while ((pdev = pci_get_class(PCI_CLASS_DISPLAY_VGA << 8, pdev)) != NULL) {
  148. dhandle = DEVICE_ACPI_HANDLE(&pdev->dev);
  149. if (!dhandle)
  150. continue;
  151. status = acpi_get_handle(dhandle, "ATRM", &atrm_handle);
  152. if (!ACPI_FAILURE(status)) {
  153. found = true;
  154. break;
  155. }
  156. }
  157. if (!found)
  158. return false;
  159. rdev->bios = kmalloc(size, GFP_KERNEL);
  160. if (!rdev->bios) {
  161. DRM_ERROR("Unable to allocate bios\n");
  162. return false;
  163. }
  164. for (i = 0; i < size / ATRM_BIOS_PAGE; i++) {
  165. ret = radeon_atrm_call(atrm_handle,
  166. rdev->bios,
  167. (i * ATRM_BIOS_PAGE),
  168. ATRM_BIOS_PAGE);
  169. if (ret < ATRM_BIOS_PAGE)
  170. break;
  171. }
  172. if (i == 0 || rdev->bios[0] != 0x55 || rdev->bios[1] != 0xaa) {
  173. kfree(rdev->bios);
  174. return false;
  175. }
  176. return true;
  177. }
  178. #else
  179. static inline bool radeon_atrm_get_bios(struct radeon_device *rdev)
  180. {
  181. return false;
  182. }
  183. #endif
  184. static bool ni_read_disabled_bios(struct radeon_device *rdev)
  185. {
  186. u32 bus_cntl;
  187. u32 d1vga_control;
  188. u32 d2vga_control;
  189. u32 vga_render_control;
  190. u32 rom_cntl;
  191. bool r;
  192. bus_cntl = RREG32(R600_BUS_CNTL);
  193. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  194. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  195. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  196. rom_cntl = RREG32(R600_ROM_CNTL);
  197. /* enable the rom */
  198. WREG32(R600_BUS_CNTL, (bus_cntl & ~R600_BIOS_ROM_DIS));
  199. /* Disable VGA mode */
  200. WREG32(AVIVO_D1VGA_CONTROL,
  201. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  202. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  203. WREG32(AVIVO_D2VGA_CONTROL,
  204. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  205. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  206. WREG32(AVIVO_VGA_RENDER_CONTROL,
  207. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  208. WREG32(R600_ROM_CNTL, rom_cntl | R600_SCK_OVERWRITE);
  209. r = radeon_read_bios(rdev);
  210. /* restore regs */
  211. WREG32(R600_BUS_CNTL, bus_cntl);
  212. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  213. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  214. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  215. WREG32(R600_ROM_CNTL, rom_cntl);
  216. return r;
  217. }
  218. static bool r700_read_disabled_bios(struct radeon_device *rdev)
  219. {
  220. uint32_t viph_control;
  221. uint32_t bus_cntl;
  222. uint32_t d1vga_control;
  223. uint32_t d2vga_control;
  224. uint32_t vga_render_control;
  225. uint32_t rom_cntl;
  226. uint32_t cg_spll_func_cntl = 0;
  227. uint32_t cg_spll_status;
  228. bool r;
  229. viph_control = RREG32(RADEON_VIPH_CONTROL);
  230. bus_cntl = RREG32(R600_BUS_CNTL);
  231. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  232. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  233. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  234. rom_cntl = RREG32(R600_ROM_CNTL);
  235. /* disable VIP */
  236. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  237. /* enable the rom */
  238. WREG32(R600_BUS_CNTL, (bus_cntl & ~R600_BIOS_ROM_DIS));
  239. /* Disable VGA mode */
  240. WREG32(AVIVO_D1VGA_CONTROL,
  241. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  242. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  243. WREG32(AVIVO_D2VGA_CONTROL,
  244. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  245. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  246. WREG32(AVIVO_VGA_RENDER_CONTROL,
  247. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  248. if (rdev->family == CHIP_RV730) {
  249. cg_spll_func_cntl = RREG32(R600_CG_SPLL_FUNC_CNTL);
  250. /* enable bypass mode */
  251. WREG32(R600_CG_SPLL_FUNC_CNTL, (cg_spll_func_cntl |
  252. R600_SPLL_BYPASS_EN));
  253. /* wait for SPLL_CHG_STATUS to change to 1 */
  254. cg_spll_status = 0;
  255. while (!(cg_spll_status & R600_SPLL_CHG_STATUS))
  256. cg_spll_status = RREG32(R600_CG_SPLL_STATUS);
  257. WREG32(R600_ROM_CNTL, (rom_cntl & ~R600_SCK_OVERWRITE));
  258. } else
  259. WREG32(R600_ROM_CNTL, (rom_cntl | R600_SCK_OVERWRITE));
  260. r = radeon_read_bios(rdev);
  261. /* restore regs */
  262. if (rdev->family == CHIP_RV730) {
  263. WREG32(R600_CG_SPLL_FUNC_CNTL, cg_spll_func_cntl);
  264. /* wait for SPLL_CHG_STATUS to change to 1 */
  265. cg_spll_status = 0;
  266. while (!(cg_spll_status & R600_SPLL_CHG_STATUS))
  267. cg_spll_status = RREG32(R600_CG_SPLL_STATUS);
  268. }
  269. WREG32(RADEON_VIPH_CONTROL, viph_control);
  270. WREG32(R600_BUS_CNTL, bus_cntl);
  271. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  272. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  273. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  274. WREG32(R600_ROM_CNTL, rom_cntl);
  275. return r;
  276. }
  277. static bool r600_read_disabled_bios(struct radeon_device *rdev)
  278. {
  279. uint32_t viph_control;
  280. uint32_t bus_cntl;
  281. uint32_t d1vga_control;
  282. uint32_t d2vga_control;
  283. uint32_t vga_render_control;
  284. uint32_t rom_cntl;
  285. uint32_t general_pwrmgt;
  286. uint32_t low_vid_lower_gpio_cntl;
  287. uint32_t medium_vid_lower_gpio_cntl;
  288. uint32_t high_vid_lower_gpio_cntl;
  289. uint32_t ctxsw_vid_lower_gpio_cntl;
  290. uint32_t lower_gpio_enable;
  291. bool r;
  292. viph_control = RREG32(RADEON_VIPH_CONTROL);
  293. bus_cntl = RREG32(R600_BUS_CNTL);
  294. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  295. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  296. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  297. rom_cntl = RREG32(R600_ROM_CNTL);
  298. general_pwrmgt = RREG32(R600_GENERAL_PWRMGT);
  299. low_vid_lower_gpio_cntl = RREG32(R600_LOW_VID_LOWER_GPIO_CNTL);
  300. medium_vid_lower_gpio_cntl = RREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL);
  301. high_vid_lower_gpio_cntl = RREG32(R600_HIGH_VID_LOWER_GPIO_CNTL);
  302. ctxsw_vid_lower_gpio_cntl = RREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL);
  303. lower_gpio_enable = RREG32(R600_LOWER_GPIO_ENABLE);
  304. /* disable VIP */
  305. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  306. /* enable the rom */
  307. WREG32(R600_BUS_CNTL, (bus_cntl & ~R600_BIOS_ROM_DIS));
  308. /* Disable VGA mode */
  309. WREG32(AVIVO_D1VGA_CONTROL,
  310. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  311. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  312. WREG32(AVIVO_D2VGA_CONTROL,
  313. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  314. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  315. WREG32(AVIVO_VGA_RENDER_CONTROL,
  316. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  317. WREG32(R600_ROM_CNTL,
  318. ((rom_cntl & ~R600_SCK_PRESCALE_CRYSTAL_CLK_MASK) |
  319. (1 << R600_SCK_PRESCALE_CRYSTAL_CLK_SHIFT) |
  320. R600_SCK_OVERWRITE));
  321. WREG32(R600_GENERAL_PWRMGT, (general_pwrmgt & ~R600_OPEN_DRAIN_PADS));
  322. WREG32(R600_LOW_VID_LOWER_GPIO_CNTL,
  323. (low_vid_lower_gpio_cntl & ~0x400));
  324. WREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL,
  325. (medium_vid_lower_gpio_cntl & ~0x400));
  326. WREG32(R600_HIGH_VID_LOWER_GPIO_CNTL,
  327. (high_vid_lower_gpio_cntl & ~0x400));
  328. WREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL,
  329. (ctxsw_vid_lower_gpio_cntl & ~0x400));
  330. WREG32(R600_LOWER_GPIO_ENABLE, (lower_gpio_enable | 0x400));
  331. r = radeon_read_bios(rdev);
  332. /* restore regs */
  333. WREG32(RADEON_VIPH_CONTROL, viph_control);
  334. WREG32(R600_BUS_CNTL, bus_cntl);
  335. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  336. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  337. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  338. WREG32(R600_ROM_CNTL, rom_cntl);
  339. WREG32(R600_GENERAL_PWRMGT, general_pwrmgt);
  340. WREG32(R600_LOW_VID_LOWER_GPIO_CNTL, low_vid_lower_gpio_cntl);
  341. WREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL, medium_vid_lower_gpio_cntl);
  342. WREG32(R600_HIGH_VID_LOWER_GPIO_CNTL, high_vid_lower_gpio_cntl);
  343. WREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL, ctxsw_vid_lower_gpio_cntl);
  344. WREG32(R600_LOWER_GPIO_ENABLE, lower_gpio_enable);
  345. return r;
  346. }
  347. static bool avivo_read_disabled_bios(struct radeon_device *rdev)
  348. {
  349. uint32_t seprom_cntl1;
  350. uint32_t viph_control;
  351. uint32_t bus_cntl;
  352. uint32_t d1vga_control;
  353. uint32_t d2vga_control;
  354. uint32_t vga_render_control;
  355. uint32_t gpiopad_a;
  356. uint32_t gpiopad_en;
  357. uint32_t gpiopad_mask;
  358. bool r;
  359. seprom_cntl1 = RREG32(RADEON_SEPROM_CNTL1);
  360. viph_control = RREG32(RADEON_VIPH_CONTROL);
  361. bus_cntl = RREG32(RV370_BUS_CNTL);
  362. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  363. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  364. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  365. gpiopad_a = RREG32(RADEON_GPIOPAD_A);
  366. gpiopad_en = RREG32(RADEON_GPIOPAD_EN);
  367. gpiopad_mask = RREG32(RADEON_GPIOPAD_MASK);
  368. WREG32(RADEON_SEPROM_CNTL1,
  369. ((seprom_cntl1 & ~RADEON_SCK_PRESCALE_MASK) |
  370. (0xc << RADEON_SCK_PRESCALE_SHIFT)));
  371. WREG32(RADEON_GPIOPAD_A, 0);
  372. WREG32(RADEON_GPIOPAD_EN, 0);
  373. WREG32(RADEON_GPIOPAD_MASK, 0);
  374. /* disable VIP */
  375. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  376. /* enable the rom */
  377. WREG32(RV370_BUS_CNTL, (bus_cntl & ~RV370_BUS_BIOS_DIS_ROM));
  378. /* Disable VGA mode */
  379. WREG32(AVIVO_D1VGA_CONTROL,
  380. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  381. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  382. WREG32(AVIVO_D2VGA_CONTROL,
  383. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  384. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  385. WREG32(AVIVO_VGA_RENDER_CONTROL,
  386. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  387. r = radeon_read_bios(rdev);
  388. /* restore regs */
  389. WREG32(RADEON_SEPROM_CNTL1, seprom_cntl1);
  390. WREG32(RADEON_VIPH_CONTROL, viph_control);
  391. WREG32(RV370_BUS_CNTL, bus_cntl);
  392. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  393. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  394. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  395. WREG32(RADEON_GPIOPAD_A, gpiopad_a);
  396. WREG32(RADEON_GPIOPAD_EN, gpiopad_en);
  397. WREG32(RADEON_GPIOPAD_MASK, gpiopad_mask);
  398. return r;
  399. }
  400. static bool legacy_read_disabled_bios(struct radeon_device *rdev)
  401. {
  402. uint32_t seprom_cntl1;
  403. uint32_t viph_control;
  404. uint32_t bus_cntl;
  405. uint32_t crtc_gen_cntl;
  406. uint32_t crtc2_gen_cntl;
  407. uint32_t crtc_ext_cntl;
  408. uint32_t fp2_gen_cntl;
  409. bool r;
  410. seprom_cntl1 = RREG32(RADEON_SEPROM_CNTL1);
  411. viph_control = RREG32(RADEON_VIPH_CONTROL);
  412. if (rdev->flags & RADEON_IS_PCIE)
  413. bus_cntl = RREG32(RV370_BUS_CNTL);
  414. else
  415. bus_cntl = RREG32(RADEON_BUS_CNTL);
  416. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  417. crtc2_gen_cntl = 0;
  418. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  419. fp2_gen_cntl = 0;
  420. if (rdev->ddev->pci_device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  421. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  422. }
  423. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  424. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  425. }
  426. WREG32(RADEON_SEPROM_CNTL1,
  427. ((seprom_cntl1 & ~RADEON_SCK_PRESCALE_MASK) |
  428. (0xc << RADEON_SCK_PRESCALE_SHIFT)));
  429. /* disable VIP */
  430. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  431. /* enable the rom */
  432. if (rdev->flags & RADEON_IS_PCIE)
  433. WREG32(RV370_BUS_CNTL, (bus_cntl & ~RV370_BUS_BIOS_DIS_ROM));
  434. else
  435. WREG32(RADEON_BUS_CNTL, (bus_cntl & ~RADEON_BUS_BIOS_DIS_ROM));
  436. /* Turn off mem requests and CRTC for both controllers */
  437. WREG32(RADEON_CRTC_GEN_CNTL,
  438. ((crtc_gen_cntl & ~RADEON_CRTC_EN) |
  439. (RADEON_CRTC_DISP_REQ_EN_B |
  440. RADEON_CRTC_EXT_DISP_EN)));
  441. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  442. WREG32(RADEON_CRTC2_GEN_CNTL,
  443. ((crtc2_gen_cntl & ~RADEON_CRTC2_EN) |
  444. RADEON_CRTC2_DISP_REQ_EN_B));
  445. }
  446. /* Turn off CRTC */
  447. WREG32(RADEON_CRTC_EXT_CNTL,
  448. ((crtc_ext_cntl & ~RADEON_CRTC_CRT_ON) |
  449. (RADEON_CRTC_SYNC_TRISTAT |
  450. RADEON_CRTC_DISPLAY_DIS)));
  451. if (rdev->ddev->pci_device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  452. WREG32(RADEON_FP2_GEN_CNTL, (fp2_gen_cntl & ~RADEON_FP2_ON));
  453. }
  454. r = radeon_read_bios(rdev);
  455. /* restore regs */
  456. WREG32(RADEON_SEPROM_CNTL1, seprom_cntl1);
  457. WREG32(RADEON_VIPH_CONTROL, viph_control);
  458. if (rdev->flags & RADEON_IS_PCIE)
  459. WREG32(RV370_BUS_CNTL, bus_cntl);
  460. else
  461. WREG32(RADEON_BUS_CNTL, bus_cntl);
  462. WREG32(RADEON_CRTC_GEN_CNTL, crtc_gen_cntl);
  463. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  464. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  465. }
  466. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  467. if (rdev->ddev->pci_device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  468. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  469. }
  470. return r;
  471. }
  472. static bool radeon_read_disabled_bios(struct radeon_device *rdev)
  473. {
  474. if (rdev->flags & RADEON_IS_IGP)
  475. return igp_read_bios_from_vram(rdev);
  476. else if (rdev->family >= CHIP_BARTS)
  477. return ni_read_disabled_bios(rdev);
  478. else if (rdev->family >= CHIP_RV770)
  479. return r700_read_disabled_bios(rdev);
  480. else if (rdev->family >= CHIP_R600)
  481. return r600_read_disabled_bios(rdev);
  482. else if (rdev->family >= CHIP_RS600)
  483. return avivo_read_disabled_bios(rdev);
  484. else
  485. return legacy_read_disabled_bios(rdev);
  486. }
  487. #ifdef CONFIG_ACPI
  488. static bool radeon_acpi_vfct_bios(struct radeon_device *rdev)
  489. {
  490. bool ret = false;
  491. struct acpi_table_header *hdr;
  492. acpi_size tbl_size;
  493. UEFI_ACPI_VFCT *vfct;
  494. GOP_VBIOS_CONTENT *vbios;
  495. VFCT_IMAGE_HEADER *vhdr;
  496. if (!ACPI_SUCCESS(acpi_get_table_with_size("VFCT", 1, &hdr, &tbl_size)))
  497. return false;
  498. if (tbl_size < sizeof(UEFI_ACPI_VFCT)) {
  499. DRM_ERROR("ACPI VFCT table present but broken (too short #1)\n");
  500. goto out_unmap;
  501. }
  502. vfct = (UEFI_ACPI_VFCT *)hdr;
  503. if (vfct->VBIOSImageOffset + sizeof(VFCT_IMAGE_HEADER) > tbl_size) {
  504. DRM_ERROR("ACPI VFCT table present but broken (too short #2)\n");
  505. goto out_unmap;
  506. }
  507. vbios = (GOP_VBIOS_CONTENT *)((char *)hdr + vfct->VBIOSImageOffset);
  508. vhdr = &vbios->VbiosHeader;
  509. DRM_INFO("ACPI VFCT contains a BIOS for %02x:%02x.%d %04x:%04x, size %d\n",
  510. vhdr->PCIBus, vhdr->PCIDevice, vhdr->PCIFunction,
  511. vhdr->VendorID, vhdr->DeviceID, vhdr->ImageLength);
  512. if (vhdr->PCIBus != rdev->pdev->bus->number ||
  513. vhdr->PCIDevice != PCI_SLOT(rdev->pdev->devfn) ||
  514. vhdr->PCIFunction != PCI_FUNC(rdev->pdev->devfn) ||
  515. vhdr->VendorID != rdev->pdev->vendor ||
  516. vhdr->DeviceID != rdev->pdev->device) {
  517. DRM_INFO("ACPI VFCT table is not for this card\n");
  518. goto out_unmap;
  519. };
  520. if (vfct->VBIOSImageOffset + sizeof(VFCT_IMAGE_HEADER) + vhdr->ImageLength > tbl_size) {
  521. DRM_ERROR("ACPI VFCT image truncated\n");
  522. goto out_unmap;
  523. }
  524. rdev->bios = kmemdup(&vbios->VbiosContent, vhdr->ImageLength, GFP_KERNEL);
  525. ret = !!rdev->bios;
  526. out_unmap:
  527. return ret;
  528. }
  529. #else
  530. static inline bool radeon_acpi_vfct_bios(struct radeon_device *rdev)
  531. {
  532. return false;
  533. }
  534. #endif
  535. bool radeon_get_bios(struct radeon_device *rdev)
  536. {
  537. bool r;
  538. uint16_t tmp;
  539. r = radeon_atrm_get_bios(rdev);
  540. if (r == false)
  541. r = radeon_acpi_vfct_bios(rdev);
  542. if (r == false)
  543. r = igp_read_bios_from_vram(rdev);
  544. if (r == false)
  545. r = radeon_read_bios(rdev);
  546. if (r == false) {
  547. r = radeon_read_disabled_bios(rdev);
  548. }
  549. if (r == false || rdev->bios == NULL) {
  550. DRM_ERROR("Unable to locate a BIOS ROM\n");
  551. rdev->bios = NULL;
  552. return false;
  553. }
  554. if (rdev->bios[0] != 0x55 || rdev->bios[1] != 0xaa) {
  555. printk("BIOS signature incorrect %x %x\n", rdev->bios[0], rdev->bios[1]);
  556. goto free_bios;
  557. }
  558. tmp = RBIOS16(0x18);
  559. if (RBIOS8(tmp + 0x14) != 0x0) {
  560. DRM_INFO("Not an x86 BIOS ROM, not using.\n");
  561. goto free_bios;
  562. }
  563. rdev->bios_header_start = RBIOS16(0x48);
  564. if (!rdev->bios_header_start) {
  565. goto free_bios;
  566. }
  567. tmp = rdev->bios_header_start + 4;
  568. if (!memcmp(rdev->bios + tmp, "ATOM", 4) ||
  569. !memcmp(rdev->bios + tmp, "MOTA", 4)) {
  570. rdev->is_atom_bios = true;
  571. } else {
  572. rdev->is_atom_bios = false;
  573. }
  574. DRM_DEBUG("%sBIOS detected\n", rdev->is_atom_bios ? "ATOM" : "COM");
  575. return true;
  576. free_bios:
  577. kfree(rdev->bios);
  578. rdev->bios = NULL;
  579. return false;
  580. }