r600_hdmi.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Christian König.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Christian König
  25. */
  26. #include <linux/hdmi.h>
  27. #include <drm/drmP.h>
  28. #include <drm/radeon_drm.h>
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include "r600d.h"
  32. #include "atom.h"
  33. /*
  34. * HDMI color format
  35. */
  36. enum r600_hdmi_color_format {
  37. RGB = 0,
  38. YCC_422 = 1,
  39. YCC_444 = 2
  40. };
  41. /*
  42. * IEC60958 status bits
  43. */
  44. enum r600_hdmi_iec_status_bits {
  45. AUDIO_STATUS_DIG_ENABLE = 0x01,
  46. AUDIO_STATUS_V = 0x02,
  47. AUDIO_STATUS_VCFG = 0x04,
  48. AUDIO_STATUS_EMPHASIS = 0x08,
  49. AUDIO_STATUS_COPYRIGHT = 0x10,
  50. AUDIO_STATUS_NONAUDIO = 0x20,
  51. AUDIO_STATUS_PROFESSIONAL = 0x40,
  52. AUDIO_STATUS_LEVEL = 0x80
  53. };
  54. static const struct radeon_hdmi_acr r600_hdmi_predefined_acr[] = {
  55. /* 32kHz 44.1kHz 48kHz */
  56. /* Clock N CTS N CTS N CTS */
  57. { 25174, 4576, 28125, 7007, 31250, 6864, 28125 }, /* 25,20/1.001 MHz */
  58. { 25200, 4096, 25200, 6272, 28000, 6144, 25200 }, /* 25.20 MHz */
  59. { 27000, 4096, 27000, 6272, 30000, 6144, 27000 }, /* 27.00 MHz */
  60. { 27027, 4096, 27027, 6272, 30030, 6144, 27027 }, /* 27.00*1.001 MHz */
  61. { 54000, 4096, 54000, 6272, 60000, 6144, 54000 }, /* 54.00 MHz */
  62. { 54054, 4096, 54054, 6272, 60060, 6144, 54054 }, /* 54.00*1.001 MHz */
  63. { 74175, 11648, 210937, 17836, 234375, 11648, 140625 }, /* 74.25/1.001 MHz */
  64. { 74250, 4096, 74250, 6272, 82500, 6144, 74250 }, /* 74.25 MHz */
  65. { 148351, 11648, 421875, 8918, 234375, 5824, 140625 }, /* 148.50/1.001 MHz */
  66. { 148500, 4096, 148500, 6272, 165000, 6144, 148500 }, /* 148.50 MHz */
  67. { 0, 4096, 0, 6272, 0, 6144, 0 } /* Other */
  68. };
  69. /*
  70. * calculate CTS value if it's not found in the table
  71. */
  72. static void r600_hdmi_calc_cts(uint32_t clock, int *CTS, int N, int freq)
  73. {
  74. if (*CTS == 0)
  75. *CTS = clock * N / (128 * freq) * 1000;
  76. DRM_DEBUG("Using ACR timing N=%d CTS=%d for frequency %d\n",
  77. N, *CTS, freq);
  78. }
  79. struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock)
  80. {
  81. struct radeon_hdmi_acr res;
  82. u8 i;
  83. for (i = 0; r600_hdmi_predefined_acr[i].clock != clock &&
  84. r600_hdmi_predefined_acr[i].clock != 0; i++)
  85. ;
  86. res = r600_hdmi_predefined_acr[i];
  87. /* In case some CTS are missing */
  88. r600_hdmi_calc_cts(clock, &res.cts_32khz, res.n_32khz, 32000);
  89. r600_hdmi_calc_cts(clock, &res.cts_44_1khz, res.n_44_1khz, 44100);
  90. r600_hdmi_calc_cts(clock, &res.cts_48khz, res.n_48khz, 48000);
  91. return res;
  92. }
  93. /*
  94. * update the N and CTS parameters for a given pixel clock rate
  95. */
  96. static void r600_hdmi_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  97. {
  98. struct drm_device *dev = encoder->dev;
  99. struct radeon_device *rdev = dev->dev_private;
  100. struct radeon_hdmi_acr acr = r600_hdmi_acr(clock);
  101. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  102. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  103. uint32_t offset = dig->afmt->offset;
  104. WREG32(HDMI0_ACR_32_0 + offset, HDMI0_ACR_CTS_32(acr.cts_32khz));
  105. WREG32(HDMI0_ACR_32_1 + offset, acr.n_32khz);
  106. WREG32(HDMI0_ACR_44_0 + offset, HDMI0_ACR_CTS_44(acr.cts_44_1khz));
  107. WREG32(HDMI0_ACR_44_1 + offset, acr.n_44_1khz);
  108. WREG32(HDMI0_ACR_48_0 + offset, HDMI0_ACR_CTS_48(acr.cts_48khz));
  109. WREG32(HDMI0_ACR_48_1 + offset, acr.n_48khz);
  110. }
  111. /*
  112. * build a HDMI Video Info Frame
  113. */
  114. static void r600_hdmi_update_avi_infoframe(struct drm_encoder *encoder,
  115. void *buffer, size_t size)
  116. {
  117. struct drm_device *dev = encoder->dev;
  118. struct radeon_device *rdev = dev->dev_private;
  119. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  120. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  121. uint32_t offset = dig->afmt->offset;
  122. uint8_t *frame = buffer + 3;
  123. /* Our header values (type, version, length) should be alright, Intel
  124. * is using the same. Checksum function also seems to be OK, it works
  125. * fine for audio infoframe. However calculated value is always lower
  126. * by 2 in comparison to fglrx. It breaks displaying anything in case
  127. * of TVs that strictly check the checksum. Hack it manually here to
  128. * workaround this issue. */
  129. frame[0x0] += 2;
  130. WREG32(HDMI0_AVI_INFO0 + offset,
  131. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  132. WREG32(HDMI0_AVI_INFO1 + offset,
  133. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  134. WREG32(HDMI0_AVI_INFO2 + offset,
  135. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  136. WREG32(HDMI0_AVI_INFO3 + offset,
  137. frame[0xC] | (frame[0xD] << 8));
  138. }
  139. /*
  140. * build a Audio Info Frame
  141. */
  142. static void r600_hdmi_update_audio_infoframe(struct drm_encoder *encoder,
  143. const void *buffer, size_t size)
  144. {
  145. struct drm_device *dev = encoder->dev;
  146. struct radeon_device *rdev = dev->dev_private;
  147. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  148. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  149. uint32_t offset = dig->afmt->offset;
  150. const u8 *frame = buffer + 3;
  151. WREG32(HDMI0_AUDIO_INFO0 + offset,
  152. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  153. WREG32(HDMI0_AUDIO_INFO1 + offset,
  154. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x8] << 24));
  155. }
  156. /*
  157. * test if audio buffer is filled enough to start playing
  158. */
  159. static bool r600_hdmi_is_audio_buffer_filled(struct drm_encoder *encoder)
  160. {
  161. struct drm_device *dev = encoder->dev;
  162. struct radeon_device *rdev = dev->dev_private;
  163. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  164. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  165. uint32_t offset = dig->afmt->offset;
  166. return (RREG32(HDMI0_STATUS + offset) & 0x10) != 0;
  167. }
  168. /*
  169. * have buffer status changed since last call?
  170. */
  171. int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder)
  172. {
  173. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  174. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  175. int status, result;
  176. if (!dig->afmt || !dig->afmt->enabled)
  177. return 0;
  178. status = r600_hdmi_is_audio_buffer_filled(encoder);
  179. result = dig->afmt->last_buffer_filled_status != status;
  180. dig->afmt->last_buffer_filled_status = status;
  181. return result;
  182. }
  183. /*
  184. * write the audio workaround status to the hardware
  185. */
  186. static void r600_hdmi_audio_workaround(struct drm_encoder *encoder)
  187. {
  188. struct drm_device *dev = encoder->dev;
  189. struct radeon_device *rdev = dev->dev_private;
  190. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  191. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  192. uint32_t offset = dig->afmt->offset;
  193. bool hdmi_audio_workaround = false; /* FIXME */
  194. u32 value;
  195. if (!hdmi_audio_workaround ||
  196. r600_hdmi_is_audio_buffer_filled(encoder))
  197. value = 0; /* disable workaround */
  198. else
  199. value = HDMI0_AUDIO_TEST_EN; /* enable workaround */
  200. WREG32_P(HDMI0_AUDIO_PACKET_CONTROL + offset,
  201. value, ~HDMI0_AUDIO_TEST_EN);
  202. }
  203. /*
  204. * update the info frames with the data from the current display mode
  205. */
  206. void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode)
  207. {
  208. struct drm_device *dev = encoder->dev;
  209. struct radeon_device *rdev = dev->dev_private;
  210. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  211. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  212. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  213. struct hdmi_avi_infoframe frame;
  214. uint32_t offset;
  215. ssize_t err;
  216. /* Silent, r600_hdmi_enable will raise WARN for us */
  217. if (!dig->afmt->enabled)
  218. return;
  219. offset = dig->afmt->offset;
  220. r600_audio_set_clock(encoder, mode->clock);
  221. WREG32(HDMI0_VBI_PACKET_CONTROL + offset,
  222. HDMI0_NULL_SEND); /* send null packets when required */
  223. WREG32(HDMI0_AUDIO_CRC_CONTROL + offset, 0x1000);
  224. if (ASIC_IS_DCE32(rdev)) {
  225. WREG32(HDMI0_AUDIO_PACKET_CONTROL + offset,
  226. HDMI0_AUDIO_DELAY_EN(1) | /* default audio delay */
  227. HDMI0_AUDIO_PACKETS_PER_LINE(3)); /* should be suffient for all audio modes and small enough for all hblanks */
  228. WREG32(AFMT_AUDIO_PACKET_CONTROL + offset,
  229. AFMT_AUDIO_SAMPLE_SEND | /* send audio packets */
  230. AFMT_60958_CS_UPDATE); /* allow 60958 channel status fields to be updated */
  231. } else {
  232. WREG32(HDMI0_AUDIO_PACKET_CONTROL + offset,
  233. HDMI0_AUDIO_SAMPLE_SEND | /* send audio packets */
  234. HDMI0_AUDIO_DELAY_EN(1) | /* default audio delay */
  235. HDMI0_AUDIO_PACKETS_PER_LINE(3) | /* should be suffient for all audio modes and small enough for all hblanks */
  236. HDMI0_60958_CS_UPDATE); /* allow 60958 channel status fields to be updated */
  237. }
  238. WREG32(HDMI0_ACR_PACKET_CONTROL + offset,
  239. HDMI0_ACR_AUTO_SEND | /* allow hw to sent ACR packets when required */
  240. HDMI0_ACR_SOURCE); /* select SW CTS value */
  241. WREG32(HDMI0_VBI_PACKET_CONTROL + offset,
  242. HDMI0_NULL_SEND | /* send null packets when required */
  243. HDMI0_GC_SEND | /* send general control packets */
  244. HDMI0_GC_CONT); /* send general control packets every frame */
  245. /* TODO: HDMI0_AUDIO_INFO_UPDATE */
  246. WREG32(HDMI0_INFOFRAME_CONTROL0 + offset,
  247. HDMI0_AVI_INFO_SEND | /* enable AVI info frames */
  248. HDMI0_AVI_INFO_CONT | /* send AVI info frames every frame/field */
  249. HDMI0_AUDIO_INFO_SEND | /* enable audio info frames (frames won't be set until audio is enabled) */
  250. HDMI0_AUDIO_INFO_CONT); /* send audio info frames every frame/field */
  251. WREG32(HDMI0_INFOFRAME_CONTROL1 + offset,
  252. HDMI0_AVI_INFO_LINE(2) | /* anything other than 0 */
  253. HDMI0_AUDIO_INFO_LINE(2)); /* anything other than 0 */
  254. WREG32(HDMI0_GC + offset, 0); /* unset HDMI0_GC_AVMUTE */
  255. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  256. if (err < 0) {
  257. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  258. return;
  259. }
  260. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  261. if (err < 0) {
  262. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  263. return;
  264. }
  265. r600_hdmi_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  266. r600_hdmi_update_ACR(encoder, mode->clock);
  267. /* it's unknown what these bits do excatly, but it's indeed quite useful for debugging */
  268. WREG32(HDMI0_RAMP_CONTROL0 + offset, 0x00FFFFFF);
  269. WREG32(HDMI0_RAMP_CONTROL1 + offset, 0x007FFFFF);
  270. WREG32(HDMI0_RAMP_CONTROL2 + offset, 0x00000001);
  271. WREG32(HDMI0_RAMP_CONTROL3 + offset, 0x00000001);
  272. r600_hdmi_audio_workaround(encoder);
  273. }
  274. /*
  275. * update settings with current parameters from audio engine
  276. */
  277. void r600_hdmi_update_audio_settings(struct drm_encoder *encoder)
  278. {
  279. struct drm_device *dev = encoder->dev;
  280. struct radeon_device *rdev = dev->dev_private;
  281. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  282. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  283. struct r600_audio audio = r600_audio_status(rdev);
  284. uint8_t buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AUDIO_INFOFRAME_SIZE];
  285. struct hdmi_audio_infoframe frame;
  286. uint32_t offset;
  287. uint32_t iec;
  288. ssize_t err;
  289. if (!dig->afmt || !dig->afmt->enabled)
  290. return;
  291. offset = dig->afmt->offset;
  292. DRM_DEBUG("%s with %d channels, %d Hz sampling rate, %d bits per sample,\n",
  293. r600_hdmi_is_audio_buffer_filled(encoder) ? "playing" : "stopped",
  294. audio.channels, audio.rate, audio.bits_per_sample);
  295. DRM_DEBUG("0x%02X IEC60958 status bits and 0x%02X category code\n",
  296. (int)audio.status_bits, (int)audio.category_code);
  297. iec = 0;
  298. if (audio.status_bits & AUDIO_STATUS_PROFESSIONAL)
  299. iec |= 1 << 0;
  300. if (audio.status_bits & AUDIO_STATUS_NONAUDIO)
  301. iec |= 1 << 1;
  302. if (audio.status_bits & AUDIO_STATUS_COPYRIGHT)
  303. iec |= 1 << 2;
  304. if (audio.status_bits & AUDIO_STATUS_EMPHASIS)
  305. iec |= 1 << 3;
  306. iec |= HDMI0_60958_CS_CATEGORY_CODE(audio.category_code);
  307. switch (audio.rate) {
  308. case 32000:
  309. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x3);
  310. break;
  311. case 44100:
  312. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x0);
  313. break;
  314. case 48000:
  315. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x2);
  316. break;
  317. case 88200:
  318. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x8);
  319. break;
  320. case 96000:
  321. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0xa);
  322. break;
  323. case 176400:
  324. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0xc);
  325. break;
  326. case 192000:
  327. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0xe);
  328. break;
  329. }
  330. WREG32(HDMI0_60958_0 + offset, iec);
  331. iec = 0;
  332. switch (audio.bits_per_sample) {
  333. case 16:
  334. iec |= HDMI0_60958_CS_WORD_LENGTH(0x2);
  335. break;
  336. case 20:
  337. iec |= HDMI0_60958_CS_WORD_LENGTH(0x3);
  338. break;
  339. case 24:
  340. iec |= HDMI0_60958_CS_WORD_LENGTH(0xb);
  341. break;
  342. }
  343. if (audio.status_bits & AUDIO_STATUS_V)
  344. iec |= 0x5 << 16;
  345. WREG32_P(HDMI0_60958_1 + offset, iec, ~0x5000f);
  346. err = hdmi_audio_infoframe_init(&frame);
  347. if (err < 0) {
  348. DRM_ERROR("failed to setup audio infoframe\n");
  349. return;
  350. }
  351. frame.channels = audio.channels;
  352. err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer));
  353. if (err < 0) {
  354. DRM_ERROR("failed to pack audio infoframe\n");
  355. return;
  356. }
  357. r600_hdmi_update_audio_infoframe(encoder, buffer, sizeof(buffer));
  358. r600_hdmi_audio_workaround(encoder);
  359. }
  360. /*
  361. * enable the HDMI engine
  362. */
  363. void r600_hdmi_enable(struct drm_encoder *encoder)
  364. {
  365. struct drm_device *dev = encoder->dev;
  366. struct radeon_device *rdev = dev->dev_private;
  367. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  368. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  369. uint32_t offset;
  370. u32 hdmi;
  371. if (ASIC_IS_DCE6(rdev))
  372. return;
  373. /* Silent, r600_hdmi_enable will raise WARN for us */
  374. if (dig->afmt->enabled)
  375. return;
  376. offset = dig->afmt->offset;
  377. /* Older chipsets require setting HDMI and routing manually */
  378. if (rdev->family >= CHIP_R600 && !ASIC_IS_DCE3(rdev)) {
  379. hdmi = HDMI0_ERROR_ACK | HDMI0_ENABLE;
  380. switch (radeon_encoder->encoder_id) {
  381. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  382. WREG32_P(AVIVO_TMDSA_CNTL, AVIVO_TMDSA_CNTL_HDMI_EN,
  383. ~AVIVO_TMDSA_CNTL_HDMI_EN);
  384. hdmi |= HDMI0_STREAM(HDMI0_STREAM_TMDSA);
  385. break;
  386. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  387. WREG32_P(AVIVO_LVTMA_CNTL, AVIVO_LVTMA_CNTL_HDMI_EN,
  388. ~AVIVO_LVTMA_CNTL_HDMI_EN);
  389. hdmi |= HDMI0_STREAM(HDMI0_STREAM_LVTMA);
  390. break;
  391. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  392. WREG32_P(DDIA_CNTL, DDIA_HDMI_EN, ~DDIA_HDMI_EN);
  393. hdmi |= HDMI0_STREAM(HDMI0_STREAM_DDIA);
  394. break;
  395. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  396. hdmi |= HDMI0_STREAM(HDMI0_STREAM_DVOA);
  397. break;
  398. default:
  399. dev_err(rdev->dev, "Invalid encoder for HDMI: 0x%X\n",
  400. radeon_encoder->encoder_id);
  401. break;
  402. }
  403. WREG32(HDMI0_CONTROL + offset, hdmi);
  404. }
  405. if (rdev->irq.installed) {
  406. /* if irq is available use it */
  407. radeon_irq_kms_enable_afmt(rdev, dig->afmt->id);
  408. }
  409. dig->afmt->enabled = true;
  410. DRM_DEBUG("Enabling HDMI interface @ 0x%04X for encoder 0x%x\n",
  411. offset, radeon_encoder->encoder_id);
  412. }
  413. /*
  414. * disable the HDMI engine
  415. */
  416. void r600_hdmi_disable(struct drm_encoder *encoder)
  417. {
  418. struct drm_device *dev = encoder->dev;
  419. struct radeon_device *rdev = dev->dev_private;
  420. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  421. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  422. uint32_t offset;
  423. if (ASIC_IS_DCE6(rdev))
  424. return;
  425. /* Called for ATOM_ENCODER_MODE_HDMI only */
  426. if (!dig || !dig->afmt) {
  427. return;
  428. }
  429. if (!dig->afmt->enabled)
  430. return;
  431. offset = dig->afmt->offset;
  432. DRM_DEBUG("Disabling HDMI interface @ 0x%04X for encoder 0x%x\n",
  433. offset, radeon_encoder->encoder_id);
  434. /* disable irq */
  435. radeon_irq_kms_disable_afmt(rdev, dig->afmt->id);
  436. /* Older chipsets not handled by AtomBIOS */
  437. if (rdev->family >= CHIP_R600 && !ASIC_IS_DCE3(rdev)) {
  438. switch (radeon_encoder->encoder_id) {
  439. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  440. WREG32_P(AVIVO_TMDSA_CNTL, 0,
  441. ~AVIVO_TMDSA_CNTL_HDMI_EN);
  442. break;
  443. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  444. WREG32_P(AVIVO_LVTMA_CNTL, 0,
  445. ~AVIVO_LVTMA_CNTL_HDMI_EN);
  446. break;
  447. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  448. WREG32_P(DDIA_CNTL, 0, ~DDIA_HDMI_EN);
  449. break;
  450. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  451. break;
  452. default:
  453. dev_err(rdev->dev, "Invalid encoder for HDMI: 0x%X\n",
  454. radeon_encoder->encoder_id);
  455. break;
  456. }
  457. WREG32(HDMI0_CONTROL + offset, HDMI0_ERROR_ACK);
  458. }
  459. dig->afmt->enabled = false;
  460. }