r600_blit_kms.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785
  1. /*
  2. * Copyright 2009 Advanced Micro Devices, Inc.
  3. * Copyright 2009 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. */
  25. #include <drm/drmP.h>
  26. #include <drm/radeon_drm.h>
  27. #include "radeon.h"
  28. #include "r600d.h"
  29. #include "r600_blit_shaders.h"
  30. #include "radeon_blit_common.h"
  31. /* 23 bits of float fractional data */
  32. #define I2F_FRAC_BITS 23
  33. #define I2F_MASK ((1 << I2F_FRAC_BITS) - 1)
  34. /*
  35. * Converts unsigned integer into 32-bit IEEE floating point representation.
  36. * Will be exact from 0 to 2^24. Above that, we round towards zero
  37. * as the fractional bits will not fit in a float. (It would be better to
  38. * round towards even as the fpu does, but that is slower.)
  39. */
  40. __pure uint32_t int2float(uint32_t x)
  41. {
  42. uint32_t msb, exponent, fraction;
  43. /* Zero is special */
  44. if (!x) return 0;
  45. /* Get location of the most significant bit */
  46. msb = __fls(x);
  47. /*
  48. * Use a rotate instead of a shift because that works both leftwards
  49. * and rightwards due to the mod(32) behaviour. This means we don't
  50. * need to check to see if we are above 2^24 or not.
  51. */
  52. fraction = ror32(x, (msb - I2F_FRAC_BITS) & 0x1f) & I2F_MASK;
  53. exponent = (127 + msb) << I2F_FRAC_BITS;
  54. return fraction + exponent;
  55. }
  56. /* emits 21 on rv770+, 23 on r600 */
  57. static void
  58. set_render_target(struct radeon_device *rdev, int format,
  59. int w, int h, u64 gpu_addr)
  60. {
  61. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  62. u32 cb_color_info;
  63. int pitch, slice;
  64. h = ALIGN(h, 8);
  65. if (h < 8)
  66. h = 8;
  67. cb_color_info = CB_FORMAT(format) |
  68. CB_SOURCE_FORMAT(CB_SF_EXPORT_NORM) |
  69. CB_ARRAY_MODE(ARRAY_1D_TILED_THIN1);
  70. pitch = (w / 8) - 1;
  71. slice = ((w * h) / 64) - 1;
  72. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  73. radeon_ring_write(ring, (CB_COLOR0_BASE - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  74. radeon_ring_write(ring, gpu_addr >> 8);
  75. if (rdev->family > CHIP_R600 && rdev->family < CHIP_RV770) {
  76. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_BASE_UPDATE, 0));
  77. radeon_ring_write(ring, 2 << 0);
  78. }
  79. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  80. radeon_ring_write(ring, (CB_COLOR0_SIZE - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  81. radeon_ring_write(ring, (pitch << 0) | (slice << 10));
  82. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  83. radeon_ring_write(ring, (CB_COLOR0_VIEW - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  84. radeon_ring_write(ring, 0);
  85. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  86. radeon_ring_write(ring, (CB_COLOR0_INFO - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  87. radeon_ring_write(ring, cb_color_info);
  88. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  89. radeon_ring_write(ring, (CB_COLOR0_TILE - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  90. radeon_ring_write(ring, 0);
  91. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  92. radeon_ring_write(ring, (CB_COLOR0_FRAG - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  93. radeon_ring_write(ring, 0);
  94. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  95. radeon_ring_write(ring, (CB_COLOR0_MASK - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  96. radeon_ring_write(ring, 0);
  97. }
  98. /* emits 5dw */
  99. static void
  100. cp_set_surface_sync(struct radeon_device *rdev,
  101. u32 sync_type, u32 size,
  102. u64 mc_addr)
  103. {
  104. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  105. u32 cp_coher_size;
  106. if (size == 0xffffffff)
  107. cp_coher_size = 0xffffffff;
  108. else
  109. cp_coher_size = ((size + 255) >> 8);
  110. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  111. radeon_ring_write(ring, sync_type);
  112. radeon_ring_write(ring, cp_coher_size);
  113. radeon_ring_write(ring, mc_addr >> 8);
  114. radeon_ring_write(ring, 10); /* poll interval */
  115. }
  116. /* emits 21dw + 1 surface sync = 26dw */
  117. static void
  118. set_shaders(struct radeon_device *rdev)
  119. {
  120. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  121. u64 gpu_addr;
  122. u32 sq_pgm_resources;
  123. /* setup shader regs */
  124. sq_pgm_resources = (1 << 0);
  125. /* VS */
  126. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
  127. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  128. radeon_ring_write(ring, (SQ_PGM_START_VS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  129. radeon_ring_write(ring, gpu_addr >> 8);
  130. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  131. radeon_ring_write(ring, (SQ_PGM_RESOURCES_VS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  132. radeon_ring_write(ring, sq_pgm_resources);
  133. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  134. radeon_ring_write(ring, (SQ_PGM_CF_OFFSET_VS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  135. radeon_ring_write(ring, 0);
  136. /* PS */
  137. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.ps_offset;
  138. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  139. radeon_ring_write(ring, (SQ_PGM_START_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  140. radeon_ring_write(ring, gpu_addr >> 8);
  141. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  142. radeon_ring_write(ring, (SQ_PGM_RESOURCES_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  143. radeon_ring_write(ring, sq_pgm_resources | (1 << 28));
  144. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  145. radeon_ring_write(ring, (SQ_PGM_EXPORTS_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  146. radeon_ring_write(ring, 2);
  147. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  148. radeon_ring_write(ring, (SQ_PGM_CF_OFFSET_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  149. radeon_ring_write(ring, 0);
  150. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
  151. cp_set_surface_sync(rdev, PACKET3_SH_ACTION_ENA, 512, gpu_addr);
  152. }
  153. /* emits 9 + 1 sync (5) = 14*/
  154. static void
  155. set_vtx_resource(struct radeon_device *rdev, u64 gpu_addr)
  156. {
  157. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  158. u32 sq_vtx_constant_word2;
  159. sq_vtx_constant_word2 = SQ_VTXC_BASE_ADDR_HI(upper_32_bits(gpu_addr) & 0xff) |
  160. SQ_VTXC_STRIDE(16);
  161. #ifdef __BIG_ENDIAN
  162. sq_vtx_constant_word2 |= SQ_VTXC_ENDIAN_SWAP(SQ_ENDIAN_8IN32);
  163. #endif
  164. radeon_ring_write(ring, PACKET3(PACKET3_SET_RESOURCE, 7));
  165. radeon_ring_write(ring, 0x460);
  166. radeon_ring_write(ring, gpu_addr & 0xffffffff);
  167. radeon_ring_write(ring, 48 - 1);
  168. radeon_ring_write(ring, sq_vtx_constant_word2);
  169. radeon_ring_write(ring, 1 << 0);
  170. radeon_ring_write(ring, 0);
  171. radeon_ring_write(ring, 0);
  172. radeon_ring_write(ring, SQ_TEX_VTX_VALID_BUFFER << 30);
  173. if ((rdev->family == CHIP_RV610) ||
  174. (rdev->family == CHIP_RV620) ||
  175. (rdev->family == CHIP_RS780) ||
  176. (rdev->family == CHIP_RS880) ||
  177. (rdev->family == CHIP_RV710))
  178. cp_set_surface_sync(rdev,
  179. PACKET3_TC_ACTION_ENA, 48, gpu_addr);
  180. else
  181. cp_set_surface_sync(rdev,
  182. PACKET3_VC_ACTION_ENA, 48, gpu_addr);
  183. }
  184. /* emits 9 */
  185. static void
  186. set_tex_resource(struct radeon_device *rdev,
  187. int format, int w, int h, int pitch,
  188. u64 gpu_addr, u32 size)
  189. {
  190. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  191. uint32_t sq_tex_resource_word0, sq_tex_resource_word1, sq_tex_resource_word4;
  192. if (h < 1)
  193. h = 1;
  194. sq_tex_resource_word0 = S_038000_DIM(V_038000_SQ_TEX_DIM_2D) |
  195. S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
  196. sq_tex_resource_word0 |= S_038000_PITCH((pitch >> 3) - 1) |
  197. S_038000_TEX_WIDTH(w - 1);
  198. sq_tex_resource_word1 = S_038004_DATA_FORMAT(format);
  199. sq_tex_resource_word1 |= S_038004_TEX_HEIGHT(h - 1);
  200. sq_tex_resource_word4 = S_038010_REQUEST_SIZE(1) |
  201. S_038010_DST_SEL_X(SQ_SEL_X) |
  202. S_038010_DST_SEL_Y(SQ_SEL_Y) |
  203. S_038010_DST_SEL_Z(SQ_SEL_Z) |
  204. S_038010_DST_SEL_W(SQ_SEL_W);
  205. cp_set_surface_sync(rdev,
  206. PACKET3_TC_ACTION_ENA, size, gpu_addr);
  207. radeon_ring_write(ring, PACKET3(PACKET3_SET_RESOURCE, 7));
  208. radeon_ring_write(ring, 0);
  209. radeon_ring_write(ring, sq_tex_resource_word0);
  210. radeon_ring_write(ring, sq_tex_resource_word1);
  211. radeon_ring_write(ring, gpu_addr >> 8);
  212. radeon_ring_write(ring, gpu_addr >> 8);
  213. radeon_ring_write(ring, sq_tex_resource_word4);
  214. radeon_ring_write(ring, 0);
  215. radeon_ring_write(ring, SQ_TEX_VTX_VALID_TEXTURE << 30);
  216. }
  217. /* emits 12 */
  218. static void
  219. set_scissors(struct radeon_device *rdev, int x1, int y1,
  220. int x2, int y2)
  221. {
  222. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  223. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  224. radeon_ring_write(ring, (PA_SC_SCREEN_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  225. radeon_ring_write(ring, (x1 << 0) | (y1 << 16));
  226. radeon_ring_write(ring, (x2 << 0) | (y2 << 16));
  227. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  228. radeon_ring_write(ring, (PA_SC_GENERIC_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  229. radeon_ring_write(ring, (x1 << 0) | (y1 << 16) | (1 << 31));
  230. radeon_ring_write(ring, (x2 << 0) | (y2 << 16));
  231. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  232. radeon_ring_write(ring, (PA_SC_WINDOW_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
  233. radeon_ring_write(ring, (x1 << 0) | (y1 << 16) | (1 << 31));
  234. radeon_ring_write(ring, (x2 << 0) | (y2 << 16));
  235. }
  236. /* emits 10 */
  237. static void
  238. draw_auto(struct radeon_device *rdev)
  239. {
  240. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  241. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  242. radeon_ring_write(ring, (VGT_PRIMITIVE_TYPE - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  243. radeon_ring_write(ring, DI_PT_RECTLIST);
  244. radeon_ring_write(ring, PACKET3(PACKET3_INDEX_TYPE, 0));
  245. radeon_ring_write(ring,
  246. #ifdef __BIG_ENDIAN
  247. (2 << 2) |
  248. #endif
  249. DI_INDEX_SIZE_16_BIT);
  250. radeon_ring_write(ring, PACKET3(PACKET3_NUM_INSTANCES, 0));
  251. radeon_ring_write(ring, 1);
  252. radeon_ring_write(ring, PACKET3(PACKET3_DRAW_INDEX_AUTO, 1));
  253. radeon_ring_write(ring, 3);
  254. radeon_ring_write(ring, DI_SRC_SEL_AUTO_INDEX);
  255. }
  256. /* emits 14 */
  257. static void
  258. set_default_state(struct radeon_device *rdev)
  259. {
  260. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  261. u32 sq_config, sq_gpr_resource_mgmt_1, sq_gpr_resource_mgmt_2;
  262. u32 sq_thread_resource_mgmt, sq_stack_resource_mgmt_1, sq_stack_resource_mgmt_2;
  263. int num_ps_gprs, num_vs_gprs, num_temp_gprs, num_gs_gprs, num_es_gprs;
  264. int num_ps_threads, num_vs_threads, num_gs_threads, num_es_threads;
  265. int num_ps_stack_entries, num_vs_stack_entries, num_gs_stack_entries, num_es_stack_entries;
  266. u64 gpu_addr;
  267. int dwords;
  268. switch (rdev->family) {
  269. case CHIP_R600:
  270. num_ps_gprs = 192;
  271. num_vs_gprs = 56;
  272. num_temp_gprs = 4;
  273. num_gs_gprs = 0;
  274. num_es_gprs = 0;
  275. num_ps_threads = 136;
  276. num_vs_threads = 48;
  277. num_gs_threads = 4;
  278. num_es_threads = 4;
  279. num_ps_stack_entries = 128;
  280. num_vs_stack_entries = 128;
  281. num_gs_stack_entries = 0;
  282. num_es_stack_entries = 0;
  283. break;
  284. case CHIP_RV630:
  285. case CHIP_RV635:
  286. num_ps_gprs = 84;
  287. num_vs_gprs = 36;
  288. num_temp_gprs = 4;
  289. num_gs_gprs = 0;
  290. num_es_gprs = 0;
  291. num_ps_threads = 144;
  292. num_vs_threads = 40;
  293. num_gs_threads = 4;
  294. num_es_threads = 4;
  295. num_ps_stack_entries = 40;
  296. num_vs_stack_entries = 40;
  297. num_gs_stack_entries = 32;
  298. num_es_stack_entries = 16;
  299. break;
  300. case CHIP_RV610:
  301. case CHIP_RV620:
  302. case CHIP_RS780:
  303. case CHIP_RS880:
  304. default:
  305. num_ps_gprs = 84;
  306. num_vs_gprs = 36;
  307. num_temp_gprs = 4;
  308. num_gs_gprs = 0;
  309. num_es_gprs = 0;
  310. num_ps_threads = 136;
  311. num_vs_threads = 48;
  312. num_gs_threads = 4;
  313. num_es_threads = 4;
  314. num_ps_stack_entries = 40;
  315. num_vs_stack_entries = 40;
  316. num_gs_stack_entries = 32;
  317. num_es_stack_entries = 16;
  318. break;
  319. case CHIP_RV670:
  320. num_ps_gprs = 144;
  321. num_vs_gprs = 40;
  322. num_temp_gprs = 4;
  323. num_gs_gprs = 0;
  324. num_es_gprs = 0;
  325. num_ps_threads = 136;
  326. num_vs_threads = 48;
  327. num_gs_threads = 4;
  328. num_es_threads = 4;
  329. num_ps_stack_entries = 40;
  330. num_vs_stack_entries = 40;
  331. num_gs_stack_entries = 32;
  332. num_es_stack_entries = 16;
  333. break;
  334. case CHIP_RV770:
  335. num_ps_gprs = 192;
  336. num_vs_gprs = 56;
  337. num_temp_gprs = 4;
  338. num_gs_gprs = 0;
  339. num_es_gprs = 0;
  340. num_ps_threads = 188;
  341. num_vs_threads = 60;
  342. num_gs_threads = 0;
  343. num_es_threads = 0;
  344. num_ps_stack_entries = 256;
  345. num_vs_stack_entries = 256;
  346. num_gs_stack_entries = 0;
  347. num_es_stack_entries = 0;
  348. break;
  349. case CHIP_RV730:
  350. case CHIP_RV740:
  351. num_ps_gprs = 84;
  352. num_vs_gprs = 36;
  353. num_temp_gprs = 4;
  354. num_gs_gprs = 0;
  355. num_es_gprs = 0;
  356. num_ps_threads = 188;
  357. num_vs_threads = 60;
  358. num_gs_threads = 0;
  359. num_es_threads = 0;
  360. num_ps_stack_entries = 128;
  361. num_vs_stack_entries = 128;
  362. num_gs_stack_entries = 0;
  363. num_es_stack_entries = 0;
  364. break;
  365. case CHIP_RV710:
  366. num_ps_gprs = 192;
  367. num_vs_gprs = 56;
  368. num_temp_gprs = 4;
  369. num_gs_gprs = 0;
  370. num_es_gprs = 0;
  371. num_ps_threads = 144;
  372. num_vs_threads = 48;
  373. num_gs_threads = 0;
  374. num_es_threads = 0;
  375. num_ps_stack_entries = 128;
  376. num_vs_stack_entries = 128;
  377. num_gs_stack_entries = 0;
  378. num_es_stack_entries = 0;
  379. break;
  380. }
  381. if ((rdev->family == CHIP_RV610) ||
  382. (rdev->family == CHIP_RV620) ||
  383. (rdev->family == CHIP_RS780) ||
  384. (rdev->family == CHIP_RS880) ||
  385. (rdev->family == CHIP_RV710))
  386. sq_config = 0;
  387. else
  388. sq_config = VC_ENABLE;
  389. sq_config |= (DX9_CONSTS |
  390. ALU_INST_PREFER_VECTOR |
  391. PS_PRIO(0) |
  392. VS_PRIO(1) |
  393. GS_PRIO(2) |
  394. ES_PRIO(3));
  395. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(num_ps_gprs) |
  396. NUM_VS_GPRS(num_vs_gprs) |
  397. NUM_CLAUSE_TEMP_GPRS(num_temp_gprs));
  398. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(num_gs_gprs) |
  399. NUM_ES_GPRS(num_es_gprs));
  400. sq_thread_resource_mgmt = (NUM_PS_THREADS(num_ps_threads) |
  401. NUM_VS_THREADS(num_vs_threads) |
  402. NUM_GS_THREADS(num_gs_threads) |
  403. NUM_ES_THREADS(num_es_threads));
  404. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(num_ps_stack_entries) |
  405. NUM_VS_STACK_ENTRIES(num_vs_stack_entries));
  406. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(num_gs_stack_entries) |
  407. NUM_ES_STACK_ENTRIES(num_es_stack_entries));
  408. /* emit an IB pointing at default state */
  409. dwords = ALIGN(rdev->r600_blit.state_len, 0x10);
  410. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.state_offset;
  411. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  412. radeon_ring_write(ring,
  413. #ifdef __BIG_ENDIAN
  414. (2 << 0) |
  415. #endif
  416. (gpu_addr & 0xFFFFFFFC));
  417. radeon_ring_write(ring, upper_32_bits(gpu_addr) & 0xFF);
  418. radeon_ring_write(ring, dwords);
  419. /* SQ config */
  420. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 6));
  421. radeon_ring_write(ring, (SQ_CONFIG - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  422. radeon_ring_write(ring, sq_config);
  423. radeon_ring_write(ring, sq_gpr_resource_mgmt_1);
  424. radeon_ring_write(ring, sq_gpr_resource_mgmt_2);
  425. radeon_ring_write(ring, sq_thread_resource_mgmt);
  426. radeon_ring_write(ring, sq_stack_resource_mgmt_1);
  427. radeon_ring_write(ring, sq_stack_resource_mgmt_2);
  428. }
  429. int r600_blit_init(struct radeon_device *rdev)
  430. {
  431. u32 obj_size;
  432. int i, r, dwords;
  433. void *ptr;
  434. u32 packet2s[16];
  435. int num_packet2s = 0;
  436. rdev->r600_blit.primitives.set_render_target = set_render_target;
  437. rdev->r600_blit.primitives.cp_set_surface_sync = cp_set_surface_sync;
  438. rdev->r600_blit.primitives.set_shaders = set_shaders;
  439. rdev->r600_blit.primitives.set_vtx_resource = set_vtx_resource;
  440. rdev->r600_blit.primitives.set_tex_resource = set_tex_resource;
  441. rdev->r600_blit.primitives.set_scissors = set_scissors;
  442. rdev->r600_blit.primitives.draw_auto = draw_auto;
  443. rdev->r600_blit.primitives.set_default_state = set_default_state;
  444. rdev->r600_blit.ring_size_common = 8; /* sync semaphore */
  445. rdev->r600_blit.ring_size_common += 40; /* shaders + def state */
  446. rdev->r600_blit.ring_size_common += 5; /* done copy */
  447. rdev->r600_blit.ring_size_common += 16; /* fence emit for done copy */
  448. rdev->r600_blit.ring_size_per_loop = 76;
  449. /* set_render_target emits 2 extra dwords on rv6xx */
  450. if (rdev->family > CHIP_R600 && rdev->family < CHIP_RV770)
  451. rdev->r600_blit.ring_size_per_loop += 2;
  452. rdev->r600_blit.max_dim = 8192;
  453. rdev->r600_blit.state_offset = 0;
  454. if (rdev->family >= CHIP_RV770)
  455. rdev->r600_blit.state_len = r7xx_default_size;
  456. else
  457. rdev->r600_blit.state_len = r6xx_default_size;
  458. dwords = rdev->r600_blit.state_len;
  459. while (dwords & 0xf) {
  460. packet2s[num_packet2s++] = cpu_to_le32(PACKET2(0));
  461. dwords++;
  462. }
  463. obj_size = dwords * 4;
  464. obj_size = ALIGN(obj_size, 256);
  465. rdev->r600_blit.vs_offset = obj_size;
  466. obj_size += r6xx_vs_size * 4;
  467. obj_size = ALIGN(obj_size, 256);
  468. rdev->r600_blit.ps_offset = obj_size;
  469. obj_size += r6xx_ps_size * 4;
  470. obj_size = ALIGN(obj_size, 256);
  471. /* pin copy shader into vram if not already initialized */
  472. if (rdev->r600_blit.shader_obj == NULL) {
  473. r = radeon_bo_create(rdev, obj_size, PAGE_SIZE, true,
  474. RADEON_GEM_DOMAIN_VRAM,
  475. NULL, &rdev->r600_blit.shader_obj);
  476. if (r) {
  477. DRM_ERROR("r600 failed to allocate shader\n");
  478. return r;
  479. }
  480. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  481. if (unlikely(r != 0))
  482. return r;
  483. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  484. &rdev->r600_blit.shader_gpu_addr);
  485. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  486. if (r) {
  487. dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
  488. return r;
  489. }
  490. }
  491. DRM_DEBUG("r6xx blit allocated bo %08x vs %08x ps %08x\n",
  492. obj_size,
  493. rdev->r600_blit.vs_offset, rdev->r600_blit.ps_offset);
  494. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  495. if (unlikely(r != 0))
  496. return r;
  497. r = radeon_bo_kmap(rdev->r600_blit.shader_obj, &ptr);
  498. if (r) {
  499. DRM_ERROR("failed to map blit object %d\n", r);
  500. return r;
  501. }
  502. if (rdev->family >= CHIP_RV770)
  503. memcpy_toio(ptr + rdev->r600_blit.state_offset,
  504. r7xx_default_state, rdev->r600_blit.state_len * 4);
  505. else
  506. memcpy_toio(ptr + rdev->r600_blit.state_offset,
  507. r6xx_default_state, rdev->r600_blit.state_len * 4);
  508. if (num_packet2s)
  509. memcpy_toio(ptr + rdev->r600_blit.state_offset + (rdev->r600_blit.state_len * 4),
  510. packet2s, num_packet2s * 4);
  511. for (i = 0; i < r6xx_vs_size; i++)
  512. *(u32 *)((unsigned long)ptr + rdev->r600_blit.vs_offset + i * 4) = cpu_to_le32(r6xx_vs[i]);
  513. for (i = 0; i < r6xx_ps_size; i++)
  514. *(u32 *)((unsigned long)ptr + rdev->r600_blit.ps_offset + i * 4) = cpu_to_le32(r6xx_ps[i]);
  515. radeon_bo_kunmap(rdev->r600_blit.shader_obj);
  516. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  517. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  518. return 0;
  519. }
  520. void r600_blit_fini(struct radeon_device *rdev)
  521. {
  522. int r;
  523. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  524. if (rdev->r600_blit.shader_obj == NULL)
  525. return;
  526. /* If we can't reserve the bo, unref should be enough to destroy
  527. * it when it becomes idle.
  528. */
  529. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  530. if (!r) {
  531. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  532. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  533. }
  534. radeon_bo_unref(&rdev->r600_blit.shader_obj);
  535. }
  536. static unsigned r600_blit_create_rect(unsigned num_gpu_pages,
  537. int *width, int *height, int max_dim)
  538. {
  539. unsigned max_pages;
  540. unsigned pages = num_gpu_pages;
  541. int w, h;
  542. if (num_gpu_pages == 0) {
  543. /* not supposed to be called with no pages, but just in case */
  544. h = 0;
  545. w = 0;
  546. pages = 0;
  547. WARN_ON(1);
  548. } else {
  549. int rect_order = 2;
  550. h = RECT_UNIT_H;
  551. while (num_gpu_pages / rect_order) {
  552. h *= 2;
  553. rect_order *= 4;
  554. if (h >= max_dim) {
  555. h = max_dim;
  556. break;
  557. }
  558. }
  559. max_pages = (max_dim * h) / (RECT_UNIT_W * RECT_UNIT_H);
  560. if (pages > max_pages)
  561. pages = max_pages;
  562. w = (pages * RECT_UNIT_W * RECT_UNIT_H) / h;
  563. w = (w / RECT_UNIT_W) * RECT_UNIT_W;
  564. pages = (w * h) / (RECT_UNIT_W * RECT_UNIT_H);
  565. BUG_ON(pages == 0);
  566. }
  567. DRM_DEBUG("blit_rectangle: h=%d, w=%d, pages=%d\n", h, w, pages);
  568. /* return width and height only of the caller wants it */
  569. if (height)
  570. *height = h;
  571. if (width)
  572. *width = w;
  573. return pages;
  574. }
  575. int r600_blit_prepare_copy(struct radeon_device *rdev, unsigned num_gpu_pages,
  576. struct radeon_fence **fence, struct radeon_sa_bo **vb,
  577. struct radeon_semaphore **sem)
  578. {
  579. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  580. int r;
  581. int ring_size;
  582. int num_loops = 0;
  583. int dwords_per_loop = rdev->r600_blit.ring_size_per_loop;
  584. /* num loops */
  585. while (num_gpu_pages) {
  586. num_gpu_pages -=
  587. r600_blit_create_rect(num_gpu_pages, NULL, NULL,
  588. rdev->r600_blit.max_dim);
  589. num_loops++;
  590. }
  591. /* 48 bytes for vertex per loop */
  592. r = radeon_sa_bo_new(rdev, &rdev->ring_tmp_bo, vb,
  593. (num_loops*48)+256, 256, true);
  594. if (r) {
  595. return r;
  596. }
  597. r = radeon_semaphore_create(rdev, sem);
  598. if (r) {
  599. radeon_sa_bo_free(rdev, vb, NULL);
  600. return r;
  601. }
  602. /* calculate number of loops correctly */
  603. ring_size = num_loops * dwords_per_loop;
  604. ring_size += rdev->r600_blit.ring_size_common;
  605. r = radeon_ring_lock(rdev, ring, ring_size);
  606. if (r) {
  607. radeon_sa_bo_free(rdev, vb, NULL);
  608. radeon_semaphore_free(rdev, sem, NULL);
  609. return r;
  610. }
  611. if (radeon_fence_need_sync(*fence, RADEON_RING_TYPE_GFX_INDEX)) {
  612. radeon_semaphore_sync_rings(rdev, *sem, (*fence)->ring,
  613. RADEON_RING_TYPE_GFX_INDEX);
  614. radeon_fence_note_sync(*fence, RADEON_RING_TYPE_GFX_INDEX);
  615. } else {
  616. radeon_semaphore_free(rdev, sem, NULL);
  617. }
  618. rdev->r600_blit.primitives.set_default_state(rdev);
  619. rdev->r600_blit.primitives.set_shaders(rdev);
  620. return 0;
  621. }
  622. void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence **fence,
  623. struct radeon_sa_bo *vb, struct radeon_semaphore *sem)
  624. {
  625. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  626. int r;
  627. r = radeon_fence_emit(rdev, fence, RADEON_RING_TYPE_GFX_INDEX);
  628. if (r) {
  629. radeon_ring_unlock_undo(rdev, ring);
  630. return;
  631. }
  632. radeon_ring_unlock_commit(rdev, ring);
  633. radeon_sa_bo_free(rdev, &vb, *fence);
  634. radeon_semaphore_free(rdev, &sem, *fence);
  635. }
  636. void r600_kms_blit_copy(struct radeon_device *rdev,
  637. u64 src_gpu_addr, u64 dst_gpu_addr,
  638. unsigned num_gpu_pages,
  639. struct radeon_sa_bo *vb)
  640. {
  641. u64 vb_gpu_addr;
  642. u32 *vb_cpu_addr;
  643. DRM_DEBUG("emitting copy %16llx %16llx %d\n",
  644. src_gpu_addr, dst_gpu_addr, num_gpu_pages);
  645. vb_cpu_addr = (u32 *)radeon_sa_bo_cpu_addr(vb);
  646. vb_gpu_addr = radeon_sa_bo_gpu_addr(vb);
  647. while (num_gpu_pages) {
  648. int w, h;
  649. unsigned size_in_bytes;
  650. unsigned pages_per_loop =
  651. r600_blit_create_rect(num_gpu_pages, &w, &h,
  652. rdev->r600_blit.max_dim);
  653. size_in_bytes = pages_per_loop * RADEON_GPU_PAGE_SIZE;
  654. DRM_DEBUG("rectangle w=%d h=%d\n", w, h);
  655. vb_cpu_addr[0] = 0;
  656. vb_cpu_addr[1] = 0;
  657. vb_cpu_addr[2] = 0;
  658. vb_cpu_addr[3] = 0;
  659. vb_cpu_addr[4] = 0;
  660. vb_cpu_addr[5] = int2float(h);
  661. vb_cpu_addr[6] = 0;
  662. vb_cpu_addr[7] = int2float(h);
  663. vb_cpu_addr[8] = int2float(w);
  664. vb_cpu_addr[9] = int2float(h);
  665. vb_cpu_addr[10] = int2float(w);
  666. vb_cpu_addr[11] = int2float(h);
  667. rdev->r600_blit.primitives.set_tex_resource(rdev, FMT_8_8_8_8,
  668. w, h, w, src_gpu_addr, size_in_bytes);
  669. rdev->r600_blit.primitives.set_render_target(rdev, COLOR_8_8_8_8,
  670. w, h, dst_gpu_addr);
  671. rdev->r600_blit.primitives.set_scissors(rdev, 0, 0, w, h);
  672. rdev->r600_blit.primitives.set_vtx_resource(rdev, vb_gpu_addr);
  673. rdev->r600_blit.primitives.draw_auto(rdev);
  674. rdev->r600_blit.primitives.cp_set_surface_sync(rdev,
  675. PACKET3_CB_ACTION_ENA | PACKET3_CB0_DEST_BASE_ENA,
  676. size_in_bytes, dst_gpu_addr);
  677. vb_cpu_addr += 12;
  678. vb_gpu_addr += 4*12;
  679. src_gpu_addr += size_in_bytes;
  680. dst_gpu_addr += size_in_bytes;
  681. num_gpu_pages -= pages_per_loop;
  682. }
  683. }