r200.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include <drm/radeon_drm.h>
  30. #include "radeon_reg.h"
  31. #include "radeon.h"
  32. #include "radeon_asic.h"
  33. #include "r100d.h"
  34. #include "r200_reg_safe.h"
  35. #include "r100_track.h"
  36. static int r200_get_vtx_size_0(uint32_t vtx_fmt_0)
  37. {
  38. int vtx_size, i;
  39. vtx_size = 2;
  40. if (vtx_fmt_0 & R200_VTX_Z0)
  41. vtx_size++;
  42. if (vtx_fmt_0 & R200_VTX_W0)
  43. vtx_size++;
  44. /* blend weight */
  45. if (vtx_fmt_0 & (0x7 << R200_VTX_WEIGHT_COUNT_SHIFT))
  46. vtx_size += (vtx_fmt_0 >> R200_VTX_WEIGHT_COUNT_SHIFT) & 0x7;
  47. if (vtx_fmt_0 & R200_VTX_PV_MATRIX_SEL)
  48. vtx_size++;
  49. if (vtx_fmt_0 & R200_VTX_N0)
  50. vtx_size += 3;
  51. if (vtx_fmt_0 & R200_VTX_POINT_SIZE)
  52. vtx_size++;
  53. if (vtx_fmt_0 & R200_VTX_DISCRETE_FOG)
  54. vtx_size++;
  55. if (vtx_fmt_0 & R200_VTX_SHININESS_0)
  56. vtx_size++;
  57. if (vtx_fmt_0 & R200_VTX_SHININESS_1)
  58. vtx_size++;
  59. for (i = 0; i < 8; i++) {
  60. int color_size = (vtx_fmt_0 >> (11 + 2*i)) & 0x3;
  61. switch (color_size) {
  62. case 0: break;
  63. case 1: vtx_size++; break;
  64. case 2: vtx_size += 3; break;
  65. case 3: vtx_size += 4; break;
  66. }
  67. }
  68. if (vtx_fmt_0 & R200_VTX_XY1)
  69. vtx_size += 2;
  70. if (vtx_fmt_0 & R200_VTX_Z1)
  71. vtx_size++;
  72. if (vtx_fmt_0 & R200_VTX_W1)
  73. vtx_size++;
  74. if (vtx_fmt_0 & R200_VTX_N1)
  75. vtx_size += 3;
  76. return vtx_size;
  77. }
  78. int r200_copy_dma(struct radeon_device *rdev,
  79. uint64_t src_offset,
  80. uint64_t dst_offset,
  81. unsigned num_gpu_pages,
  82. struct radeon_fence **fence)
  83. {
  84. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  85. uint32_t size;
  86. uint32_t cur_size;
  87. int i, num_loops;
  88. int r = 0;
  89. /* radeon pitch is /64 */
  90. size = num_gpu_pages << RADEON_GPU_PAGE_SHIFT;
  91. num_loops = DIV_ROUND_UP(size, 0x1FFFFF);
  92. r = radeon_ring_lock(rdev, ring, num_loops * 4 + 64);
  93. if (r) {
  94. DRM_ERROR("radeon: moving bo (%d).\n", r);
  95. return r;
  96. }
  97. /* Must wait for 2D idle & clean before DMA or hangs might happen */
  98. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  99. radeon_ring_write(ring, (1 << 16));
  100. for (i = 0; i < num_loops; i++) {
  101. cur_size = size;
  102. if (cur_size > 0x1FFFFF) {
  103. cur_size = 0x1FFFFF;
  104. }
  105. size -= cur_size;
  106. radeon_ring_write(ring, PACKET0(0x720, 2));
  107. radeon_ring_write(ring, src_offset);
  108. radeon_ring_write(ring, dst_offset);
  109. radeon_ring_write(ring, cur_size | (1 << 31) | (1 << 30));
  110. src_offset += cur_size;
  111. dst_offset += cur_size;
  112. }
  113. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  114. radeon_ring_write(ring, RADEON_WAIT_DMA_GUI_IDLE);
  115. if (fence) {
  116. r = radeon_fence_emit(rdev, fence, RADEON_RING_TYPE_GFX_INDEX);
  117. }
  118. radeon_ring_unlock_commit(rdev, ring);
  119. return r;
  120. }
  121. static int r200_get_vtx_size_1(uint32_t vtx_fmt_1)
  122. {
  123. int vtx_size, i, tex_size;
  124. vtx_size = 0;
  125. for (i = 0; i < 6; i++) {
  126. tex_size = (vtx_fmt_1 >> (i * 3)) & 0x7;
  127. if (tex_size > 4)
  128. continue;
  129. vtx_size += tex_size;
  130. }
  131. return vtx_size;
  132. }
  133. int r200_packet0_check(struct radeon_cs_parser *p,
  134. struct radeon_cs_packet *pkt,
  135. unsigned idx, unsigned reg)
  136. {
  137. struct radeon_cs_reloc *reloc;
  138. struct r100_cs_track *track;
  139. volatile uint32_t *ib;
  140. uint32_t tmp;
  141. int r;
  142. int i;
  143. int face;
  144. u32 tile_flags = 0;
  145. u32 idx_value;
  146. ib = p->ib.ptr;
  147. track = (struct r100_cs_track *)p->track;
  148. idx_value = radeon_get_ib_value(p, idx);
  149. switch (reg) {
  150. case RADEON_CRTC_GUI_TRIG_VLINE:
  151. r = r100_cs_packet_parse_vline(p);
  152. if (r) {
  153. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  154. idx, reg);
  155. radeon_cs_dump_packet(p, pkt);
  156. return r;
  157. }
  158. break;
  159. /* FIXME: only allow PACKET3 blit? easier to check for out of
  160. * range access */
  161. case RADEON_DST_PITCH_OFFSET:
  162. case RADEON_SRC_PITCH_OFFSET:
  163. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  164. if (r)
  165. return r;
  166. break;
  167. case RADEON_RB3D_DEPTHOFFSET:
  168. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  169. if (r) {
  170. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  171. idx, reg);
  172. radeon_cs_dump_packet(p, pkt);
  173. return r;
  174. }
  175. track->zb.robj = reloc->robj;
  176. track->zb.offset = idx_value;
  177. track->zb_dirty = true;
  178. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  179. break;
  180. case RADEON_RB3D_COLOROFFSET:
  181. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  182. if (r) {
  183. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  184. idx, reg);
  185. radeon_cs_dump_packet(p, pkt);
  186. return r;
  187. }
  188. track->cb[0].robj = reloc->robj;
  189. track->cb[0].offset = idx_value;
  190. track->cb_dirty = true;
  191. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  192. break;
  193. case R200_PP_TXOFFSET_0:
  194. case R200_PP_TXOFFSET_1:
  195. case R200_PP_TXOFFSET_2:
  196. case R200_PP_TXOFFSET_3:
  197. case R200_PP_TXOFFSET_4:
  198. case R200_PP_TXOFFSET_5:
  199. i = (reg - R200_PP_TXOFFSET_0) / 24;
  200. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  201. if (r) {
  202. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  203. idx, reg);
  204. radeon_cs_dump_packet(p, pkt);
  205. return r;
  206. }
  207. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  208. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  209. tile_flags |= R200_TXO_MACRO_TILE;
  210. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  211. tile_flags |= R200_TXO_MICRO_TILE;
  212. tmp = idx_value & ~(0x7 << 2);
  213. tmp |= tile_flags;
  214. ib[idx] = tmp + ((u32)reloc->lobj.gpu_offset);
  215. } else
  216. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  217. track->textures[i].robj = reloc->robj;
  218. track->tex_dirty = true;
  219. break;
  220. case R200_PP_CUBIC_OFFSET_F1_0:
  221. case R200_PP_CUBIC_OFFSET_F2_0:
  222. case R200_PP_CUBIC_OFFSET_F3_0:
  223. case R200_PP_CUBIC_OFFSET_F4_0:
  224. case R200_PP_CUBIC_OFFSET_F5_0:
  225. case R200_PP_CUBIC_OFFSET_F1_1:
  226. case R200_PP_CUBIC_OFFSET_F2_1:
  227. case R200_PP_CUBIC_OFFSET_F3_1:
  228. case R200_PP_CUBIC_OFFSET_F4_1:
  229. case R200_PP_CUBIC_OFFSET_F5_1:
  230. case R200_PP_CUBIC_OFFSET_F1_2:
  231. case R200_PP_CUBIC_OFFSET_F2_2:
  232. case R200_PP_CUBIC_OFFSET_F3_2:
  233. case R200_PP_CUBIC_OFFSET_F4_2:
  234. case R200_PP_CUBIC_OFFSET_F5_2:
  235. case R200_PP_CUBIC_OFFSET_F1_3:
  236. case R200_PP_CUBIC_OFFSET_F2_3:
  237. case R200_PP_CUBIC_OFFSET_F3_3:
  238. case R200_PP_CUBIC_OFFSET_F4_3:
  239. case R200_PP_CUBIC_OFFSET_F5_3:
  240. case R200_PP_CUBIC_OFFSET_F1_4:
  241. case R200_PP_CUBIC_OFFSET_F2_4:
  242. case R200_PP_CUBIC_OFFSET_F3_4:
  243. case R200_PP_CUBIC_OFFSET_F4_4:
  244. case R200_PP_CUBIC_OFFSET_F5_4:
  245. case R200_PP_CUBIC_OFFSET_F1_5:
  246. case R200_PP_CUBIC_OFFSET_F2_5:
  247. case R200_PP_CUBIC_OFFSET_F3_5:
  248. case R200_PP_CUBIC_OFFSET_F4_5:
  249. case R200_PP_CUBIC_OFFSET_F5_5:
  250. i = (reg - R200_PP_TXOFFSET_0) / 24;
  251. face = (reg - ((i * 24) + R200_PP_TXOFFSET_0)) / 4;
  252. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  253. if (r) {
  254. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  255. idx, reg);
  256. radeon_cs_dump_packet(p, pkt);
  257. return r;
  258. }
  259. track->textures[i].cube_info[face - 1].offset = idx_value;
  260. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  261. track->textures[i].cube_info[face - 1].robj = reloc->robj;
  262. track->tex_dirty = true;
  263. break;
  264. case RADEON_RE_WIDTH_HEIGHT:
  265. track->maxy = ((idx_value >> 16) & 0x7FF);
  266. track->cb_dirty = true;
  267. track->zb_dirty = true;
  268. break;
  269. case RADEON_RB3D_COLORPITCH:
  270. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  271. if (r) {
  272. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  273. idx, reg);
  274. radeon_cs_dump_packet(p, pkt);
  275. return r;
  276. }
  277. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  278. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  279. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  280. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  281. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  282. tmp = idx_value & ~(0x7 << 16);
  283. tmp |= tile_flags;
  284. ib[idx] = tmp;
  285. } else
  286. ib[idx] = idx_value;
  287. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  288. track->cb_dirty = true;
  289. break;
  290. case RADEON_RB3D_DEPTHPITCH:
  291. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  292. track->zb_dirty = true;
  293. break;
  294. case RADEON_RB3D_CNTL:
  295. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  296. case 7:
  297. case 8:
  298. case 9:
  299. case 11:
  300. case 12:
  301. track->cb[0].cpp = 1;
  302. break;
  303. case 3:
  304. case 4:
  305. case 15:
  306. track->cb[0].cpp = 2;
  307. break;
  308. case 6:
  309. track->cb[0].cpp = 4;
  310. break;
  311. default:
  312. DRM_ERROR("Invalid color buffer format (%d) !\n",
  313. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  314. return -EINVAL;
  315. }
  316. if (idx_value & RADEON_DEPTHXY_OFFSET_ENABLE) {
  317. DRM_ERROR("No support for depth xy offset in kms\n");
  318. return -EINVAL;
  319. }
  320. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  321. track->cb_dirty = true;
  322. track->zb_dirty = true;
  323. break;
  324. case RADEON_RB3D_ZSTENCILCNTL:
  325. switch (idx_value & 0xf) {
  326. case 0:
  327. track->zb.cpp = 2;
  328. break;
  329. case 2:
  330. case 3:
  331. case 4:
  332. case 5:
  333. case 9:
  334. case 11:
  335. track->zb.cpp = 4;
  336. break;
  337. default:
  338. break;
  339. }
  340. track->zb_dirty = true;
  341. break;
  342. case RADEON_RB3D_ZPASS_ADDR:
  343. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  344. if (r) {
  345. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  346. idx, reg);
  347. radeon_cs_dump_packet(p, pkt);
  348. return r;
  349. }
  350. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  351. break;
  352. case RADEON_PP_CNTL:
  353. {
  354. uint32_t temp = idx_value >> 4;
  355. for (i = 0; i < track->num_texture; i++)
  356. track->textures[i].enabled = !!(temp & (1 << i));
  357. track->tex_dirty = true;
  358. }
  359. break;
  360. case RADEON_SE_VF_CNTL:
  361. track->vap_vf_cntl = idx_value;
  362. break;
  363. case 0x210c:
  364. /* VAP_VF_MAX_VTX_INDX */
  365. track->max_indx = idx_value & 0x00FFFFFFUL;
  366. break;
  367. case R200_SE_VTX_FMT_0:
  368. track->vtx_size = r200_get_vtx_size_0(idx_value);
  369. break;
  370. case R200_SE_VTX_FMT_1:
  371. track->vtx_size += r200_get_vtx_size_1(idx_value);
  372. break;
  373. case R200_PP_TXSIZE_0:
  374. case R200_PP_TXSIZE_1:
  375. case R200_PP_TXSIZE_2:
  376. case R200_PP_TXSIZE_3:
  377. case R200_PP_TXSIZE_4:
  378. case R200_PP_TXSIZE_5:
  379. i = (reg - R200_PP_TXSIZE_0) / 32;
  380. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  381. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  382. track->tex_dirty = true;
  383. break;
  384. case R200_PP_TXPITCH_0:
  385. case R200_PP_TXPITCH_1:
  386. case R200_PP_TXPITCH_2:
  387. case R200_PP_TXPITCH_3:
  388. case R200_PP_TXPITCH_4:
  389. case R200_PP_TXPITCH_5:
  390. i = (reg - R200_PP_TXPITCH_0) / 32;
  391. track->textures[i].pitch = idx_value + 32;
  392. track->tex_dirty = true;
  393. break;
  394. case R200_PP_TXFILTER_0:
  395. case R200_PP_TXFILTER_1:
  396. case R200_PP_TXFILTER_2:
  397. case R200_PP_TXFILTER_3:
  398. case R200_PP_TXFILTER_4:
  399. case R200_PP_TXFILTER_5:
  400. i = (reg - R200_PP_TXFILTER_0) / 32;
  401. track->textures[i].num_levels = ((idx_value & R200_MAX_MIP_LEVEL_MASK)
  402. >> R200_MAX_MIP_LEVEL_SHIFT);
  403. tmp = (idx_value >> 23) & 0x7;
  404. if (tmp == 2 || tmp == 6)
  405. track->textures[i].roundup_w = false;
  406. tmp = (idx_value >> 27) & 0x7;
  407. if (tmp == 2 || tmp == 6)
  408. track->textures[i].roundup_h = false;
  409. track->tex_dirty = true;
  410. break;
  411. case R200_PP_TXMULTI_CTL_0:
  412. case R200_PP_TXMULTI_CTL_1:
  413. case R200_PP_TXMULTI_CTL_2:
  414. case R200_PP_TXMULTI_CTL_3:
  415. case R200_PP_TXMULTI_CTL_4:
  416. case R200_PP_TXMULTI_CTL_5:
  417. i = (reg - R200_PP_TXMULTI_CTL_0) / 32;
  418. break;
  419. case R200_PP_TXFORMAT_X_0:
  420. case R200_PP_TXFORMAT_X_1:
  421. case R200_PP_TXFORMAT_X_2:
  422. case R200_PP_TXFORMAT_X_3:
  423. case R200_PP_TXFORMAT_X_4:
  424. case R200_PP_TXFORMAT_X_5:
  425. i = (reg - R200_PP_TXFORMAT_X_0) / 32;
  426. track->textures[i].txdepth = idx_value & 0x7;
  427. tmp = (idx_value >> 16) & 0x3;
  428. /* 2D, 3D, CUBE */
  429. switch (tmp) {
  430. case 0:
  431. case 3:
  432. case 4:
  433. case 5:
  434. case 6:
  435. case 7:
  436. /* 1D/2D */
  437. track->textures[i].tex_coord_type = 0;
  438. break;
  439. case 1:
  440. /* CUBE */
  441. track->textures[i].tex_coord_type = 2;
  442. break;
  443. case 2:
  444. /* 3D */
  445. track->textures[i].tex_coord_type = 1;
  446. break;
  447. }
  448. track->tex_dirty = true;
  449. break;
  450. case R200_PP_TXFORMAT_0:
  451. case R200_PP_TXFORMAT_1:
  452. case R200_PP_TXFORMAT_2:
  453. case R200_PP_TXFORMAT_3:
  454. case R200_PP_TXFORMAT_4:
  455. case R200_PP_TXFORMAT_5:
  456. i = (reg - R200_PP_TXFORMAT_0) / 32;
  457. if (idx_value & R200_TXFORMAT_NON_POWER2) {
  458. track->textures[i].use_pitch = 1;
  459. } else {
  460. track->textures[i].use_pitch = 0;
  461. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  462. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  463. }
  464. if (idx_value & R200_TXFORMAT_LOOKUP_DISABLE)
  465. track->textures[i].lookup_disable = true;
  466. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  467. case R200_TXFORMAT_I8:
  468. case R200_TXFORMAT_RGB332:
  469. case R200_TXFORMAT_Y8:
  470. track->textures[i].cpp = 1;
  471. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  472. break;
  473. case R200_TXFORMAT_AI88:
  474. case R200_TXFORMAT_ARGB1555:
  475. case R200_TXFORMAT_RGB565:
  476. case R200_TXFORMAT_ARGB4444:
  477. case R200_TXFORMAT_VYUY422:
  478. case R200_TXFORMAT_YVYU422:
  479. case R200_TXFORMAT_LDVDU655:
  480. case R200_TXFORMAT_DVDU88:
  481. case R200_TXFORMAT_AVYU4444:
  482. track->textures[i].cpp = 2;
  483. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  484. break;
  485. case R200_TXFORMAT_ARGB8888:
  486. case R200_TXFORMAT_RGBA8888:
  487. case R200_TXFORMAT_ABGR8888:
  488. case R200_TXFORMAT_BGR111110:
  489. case R200_TXFORMAT_LDVDU8888:
  490. track->textures[i].cpp = 4;
  491. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  492. break;
  493. case R200_TXFORMAT_DXT1:
  494. track->textures[i].cpp = 1;
  495. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  496. break;
  497. case R200_TXFORMAT_DXT23:
  498. case R200_TXFORMAT_DXT45:
  499. track->textures[i].cpp = 1;
  500. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  501. break;
  502. }
  503. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  504. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  505. track->tex_dirty = true;
  506. break;
  507. case R200_PP_CUBIC_FACES_0:
  508. case R200_PP_CUBIC_FACES_1:
  509. case R200_PP_CUBIC_FACES_2:
  510. case R200_PP_CUBIC_FACES_3:
  511. case R200_PP_CUBIC_FACES_4:
  512. case R200_PP_CUBIC_FACES_5:
  513. tmp = idx_value;
  514. i = (reg - R200_PP_CUBIC_FACES_0) / 32;
  515. for (face = 0; face < 4; face++) {
  516. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  517. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  518. }
  519. track->tex_dirty = true;
  520. break;
  521. default:
  522. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  523. reg, idx);
  524. return -EINVAL;
  525. }
  526. return 0;
  527. }
  528. void r200_set_safe_registers(struct radeon_device *rdev)
  529. {
  530. rdev->config.r100.reg_safe_bm = r200_reg_safe_bm;
  531. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r200_reg_safe_bm);
  532. }