r100.c 115 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include <drm/radeon_drm.h>
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "radeon_asic.h"
  35. #include "r100d.h"
  36. #include "rs100d.h"
  37. #include "rv200d.h"
  38. #include "rv250d.h"
  39. #include "atom.h"
  40. #include <linux/firmware.h>
  41. #include <linux/platform_device.h>
  42. #include <linux/module.h>
  43. #include "r100_reg_safe.h"
  44. #include "rn50_reg_safe.h"
  45. /* Firmware Names */
  46. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  47. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  48. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  49. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  50. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  51. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  52. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  53. MODULE_FIRMWARE(FIRMWARE_R100);
  54. MODULE_FIRMWARE(FIRMWARE_R200);
  55. MODULE_FIRMWARE(FIRMWARE_R300);
  56. MODULE_FIRMWARE(FIRMWARE_R420);
  57. MODULE_FIRMWARE(FIRMWARE_RS690);
  58. MODULE_FIRMWARE(FIRMWARE_RS600);
  59. MODULE_FIRMWARE(FIRMWARE_R520);
  60. #include "r100_track.h"
  61. /* This files gather functions specifics to:
  62. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  63. * and others in some cases.
  64. */
  65. /**
  66. * r100_wait_for_vblank - vblank wait asic callback.
  67. *
  68. * @rdev: radeon_device pointer
  69. * @crtc: crtc to wait for vblank on
  70. *
  71. * Wait for vblank on the requested crtc (r1xx-r4xx).
  72. */
  73. void r100_wait_for_vblank(struct radeon_device *rdev, int crtc)
  74. {
  75. int i;
  76. if (crtc >= rdev->num_crtc)
  77. return;
  78. if (crtc == 0) {
  79. if (RREG32(RADEON_CRTC_GEN_CNTL) & RADEON_CRTC_EN) {
  80. for (i = 0; i < rdev->usec_timeout; i++) {
  81. if (!(RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR))
  82. break;
  83. udelay(1);
  84. }
  85. for (i = 0; i < rdev->usec_timeout; i++) {
  86. if (RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR)
  87. break;
  88. udelay(1);
  89. }
  90. }
  91. } else {
  92. if (RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_EN) {
  93. for (i = 0; i < rdev->usec_timeout; i++) {
  94. if (!(RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR))
  95. break;
  96. udelay(1);
  97. }
  98. for (i = 0; i < rdev->usec_timeout; i++) {
  99. if (RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR)
  100. break;
  101. udelay(1);
  102. }
  103. }
  104. }
  105. }
  106. /**
  107. * r100_pre_page_flip - pre-pageflip callback.
  108. *
  109. * @rdev: radeon_device pointer
  110. * @crtc: crtc to prepare for pageflip on
  111. *
  112. * Pre-pageflip callback (r1xx-r4xx).
  113. * Enables the pageflip irq (vblank irq).
  114. */
  115. void r100_pre_page_flip(struct radeon_device *rdev, int crtc)
  116. {
  117. /* enable the pflip int */
  118. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  119. }
  120. /**
  121. * r100_post_page_flip - pos-pageflip callback.
  122. *
  123. * @rdev: radeon_device pointer
  124. * @crtc: crtc to cleanup pageflip on
  125. *
  126. * Post-pageflip callback (r1xx-r4xx).
  127. * Disables the pageflip irq (vblank irq).
  128. */
  129. void r100_post_page_flip(struct radeon_device *rdev, int crtc)
  130. {
  131. /* disable the pflip int */
  132. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  133. }
  134. /**
  135. * r100_page_flip - pageflip callback.
  136. *
  137. * @rdev: radeon_device pointer
  138. * @crtc_id: crtc to cleanup pageflip on
  139. * @crtc_base: new address of the crtc (GPU MC address)
  140. *
  141. * Does the actual pageflip (r1xx-r4xx).
  142. * During vblank we take the crtc lock and wait for the update_pending
  143. * bit to go high, when it does, we release the lock, and allow the
  144. * double buffered update to take place.
  145. * Returns the current update pending status.
  146. */
  147. u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  148. {
  149. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  150. u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
  151. int i;
  152. /* Lock the graphics update lock */
  153. /* update the scanout addresses */
  154. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  155. /* Wait for update_pending to go high. */
  156. for (i = 0; i < rdev->usec_timeout; i++) {
  157. if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET)
  158. break;
  159. udelay(1);
  160. }
  161. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  162. /* Unlock the lock, so double-buffering can take place inside vblank */
  163. tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
  164. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  165. /* Return current update_pending status: */
  166. return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET;
  167. }
  168. /**
  169. * r100_pm_get_dynpm_state - look up dynpm power state callback.
  170. *
  171. * @rdev: radeon_device pointer
  172. *
  173. * Look up the optimal power state based on the
  174. * current state of the GPU (r1xx-r5xx).
  175. * Used for dynpm only.
  176. */
  177. void r100_pm_get_dynpm_state(struct radeon_device *rdev)
  178. {
  179. int i;
  180. rdev->pm.dynpm_can_upclock = true;
  181. rdev->pm.dynpm_can_downclock = true;
  182. switch (rdev->pm.dynpm_planned_action) {
  183. case DYNPM_ACTION_MINIMUM:
  184. rdev->pm.requested_power_state_index = 0;
  185. rdev->pm.dynpm_can_downclock = false;
  186. break;
  187. case DYNPM_ACTION_DOWNCLOCK:
  188. if (rdev->pm.current_power_state_index == 0) {
  189. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  190. rdev->pm.dynpm_can_downclock = false;
  191. } else {
  192. if (rdev->pm.active_crtc_count > 1) {
  193. for (i = 0; i < rdev->pm.num_power_states; i++) {
  194. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  195. continue;
  196. else if (i >= rdev->pm.current_power_state_index) {
  197. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  198. break;
  199. } else {
  200. rdev->pm.requested_power_state_index = i;
  201. break;
  202. }
  203. }
  204. } else
  205. rdev->pm.requested_power_state_index =
  206. rdev->pm.current_power_state_index - 1;
  207. }
  208. /* don't use the power state if crtcs are active and no display flag is set */
  209. if ((rdev->pm.active_crtc_count > 0) &&
  210. (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
  211. RADEON_PM_MODE_NO_DISPLAY)) {
  212. rdev->pm.requested_power_state_index++;
  213. }
  214. break;
  215. case DYNPM_ACTION_UPCLOCK:
  216. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  217. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  218. rdev->pm.dynpm_can_upclock = false;
  219. } else {
  220. if (rdev->pm.active_crtc_count > 1) {
  221. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  222. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  223. continue;
  224. else if (i <= rdev->pm.current_power_state_index) {
  225. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  226. break;
  227. } else {
  228. rdev->pm.requested_power_state_index = i;
  229. break;
  230. }
  231. }
  232. } else
  233. rdev->pm.requested_power_state_index =
  234. rdev->pm.current_power_state_index + 1;
  235. }
  236. break;
  237. case DYNPM_ACTION_DEFAULT:
  238. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  239. rdev->pm.dynpm_can_upclock = false;
  240. break;
  241. case DYNPM_ACTION_NONE:
  242. default:
  243. DRM_ERROR("Requested mode for not defined action\n");
  244. return;
  245. }
  246. /* only one clock mode per power state */
  247. rdev->pm.requested_clock_mode_index = 0;
  248. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  249. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  250. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  251. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  252. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  253. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  254. pcie_lanes);
  255. }
  256. /**
  257. * r100_pm_init_profile - Initialize power profiles callback.
  258. *
  259. * @rdev: radeon_device pointer
  260. *
  261. * Initialize the power states used in profile mode
  262. * (r1xx-r3xx).
  263. * Used for profile mode only.
  264. */
  265. void r100_pm_init_profile(struct radeon_device *rdev)
  266. {
  267. /* default */
  268. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  269. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  270. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  271. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  272. /* low sh */
  273. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  274. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  275. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  276. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  277. /* mid sh */
  278. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  279. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  280. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  281. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  282. /* high sh */
  283. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  284. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  285. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  286. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  287. /* low mh */
  288. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  289. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  290. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  291. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  292. /* mid mh */
  293. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  294. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  295. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  296. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  297. /* high mh */
  298. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  300. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  301. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  302. }
  303. /**
  304. * r100_pm_misc - set additional pm hw parameters callback.
  305. *
  306. * @rdev: radeon_device pointer
  307. *
  308. * Set non-clock parameters associated with a power state
  309. * (voltage, pcie lanes, etc.) (r1xx-r4xx).
  310. */
  311. void r100_pm_misc(struct radeon_device *rdev)
  312. {
  313. int requested_index = rdev->pm.requested_power_state_index;
  314. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  315. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  316. u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
  317. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  318. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  319. tmp = RREG32(voltage->gpio.reg);
  320. if (voltage->active_high)
  321. tmp |= voltage->gpio.mask;
  322. else
  323. tmp &= ~(voltage->gpio.mask);
  324. WREG32(voltage->gpio.reg, tmp);
  325. if (voltage->delay)
  326. udelay(voltage->delay);
  327. } else {
  328. tmp = RREG32(voltage->gpio.reg);
  329. if (voltage->active_high)
  330. tmp &= ~voltage->gpio.mask;
  331. else
  332. tmp |= voltage->gpio.mask;
  333. WREG32(voltage->gpio.reg, tmp);
  334. if (voltage->delay)
  335. udelay(voltage->delay);
  336. }
  337. }
  338. sclk_cntl = RREG32_PLL(SCLK_CNTL);
  339. sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
  340. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
  341. sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
  342. sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
  343. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  344. sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
  345. if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
  346. sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
  347. else
  348. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
  349. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
  350. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
  351. else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
  352. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
  353. } else
  354. sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
  355. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  356. sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
  357. if (voltage->delay) {
  358. sclk_more_cntl |= VOLTAGE_DROP_SYNC;
  359. switch (voltage->delay) {
  360. case 33:
  361. sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
  362. break;
  363. case 66:
  364. sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
  365. break;
  366. case 99:
  367. sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
  368. break;
  369. case 132:
  370. sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
  371. break;
  372. }
  373. } else
  374. sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
  375. } else
  376. sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
  377. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  378. sclk_cntl &= ~FORCE_HDP;
  379. else
  380. sclk_cntl |= FORCE_HDP;
  381. WREG32_PLL(SCLK_CNTL, sclk_cntl);
  382. WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
  383. WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
  384. /* set pcie lanes */
  385. if ((rdev->flags & RADEON_IS_PCIE) &&
  386. !(rdev->flags & RADEON_IS_IGP) &&
  387. rdev->asic->pm.set_pcie_lanes &&
  388. (ps->pcie_lanes !=
  389. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  390. radeon_set_pcie_lanes(rdev,
  391. ps->pcie_lanes);
  392. DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
  393. }
  394. }
  395. /**
  396. * r100_pm_prepare - pre-power state change callback.
  397. *
  398. * @rdev: radeon_device pointer
  399. *
  400. * Prepare for a power state change (r1xx-r4xx).
  401. */
  402. void r100_pm_prepare(struct radeon_device *rdev)
  403. {
  404. struct drm_device *ddev = rdev->ddev;
  405. struct drm_crtc *crtc;
  406. struct radeon_crtc *radeon_crtc;
  407. u32 tmp;
  408. /* disable any active CRTCs */
  409. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  410. radeon_crtc = to_radeon_crtc(crtc);
  411. if (radeon_crtc->enabled) {
  412. if (radeon_crtc->crtc_id) {
  413. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  414. tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
  415. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  416. } else {
  417. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  418. tmp |= RADEON_CRTC_DISP_REQ_EN_B;
  419. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  420. }
  421. }
  422. }
  423. }
  424. /**
  425. * r100_pm_finish - post-power state change callback.
  426. *
  427. * @rdev: radeon_device pointer
  428. *
  429. * Clean up after a power state change (r1xx-r4xx).
  430. */
  431. void r100_pm_finish(struct radeon_device *rdev)
  432. {
  433. struct drm_device *ddev = rdev->ddev;
  434. struct drm_crtc *crtc;
  435. struct radeon_crtc *radeon_crtc;
  436. u32 tmp;
  437. /* enable any active CRTCs */
  438. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  439. radeon_crtc = to_radeon_crtc(crtc);
  440. if (radeon_crtc->enabled) {
  441. if (radeon_crtc->crtc_id) {
  442. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  443. tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
  444. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  445. } else {
  446. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  447. tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
  448. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  449. }
  450. }
  451. }
  452. }
  453. /**
  454. * r100_gui_idle - gui idle callback.
  455. *
  456. * @rdev: radeon_device pointer
  457. *
  458. * Check of the GUI (2D/3D engines) are idle (r1xx-r5xx).
  459. * Returns true if idle, false if not.
  460. */
  461. bool r100_gui_idle(struct radeon_device *rdev)
  462. {
  463. if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
  464. return false;
  465. else
  466. return true;
  467. }
  468. /* hpd for digital panel detect/disconnect */
  469. /**
  470. * r100_hpd_sense - hpd sense callback.
  471. *
  472. * @rdev: radeon_device pointer
  473. * @hpd: hpd (hotplug detect) pin
  474. *
  475. * Checks if a digital monitor is connected (r1xx-r4xx).
  476. * Returns true if connected, false if not connected.
  477. */
  478. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  479. {
  480. bool connected = false;
  481. switch (hpd) {
  482. case RADEON_HPD_1:
  483. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  484. connected = true;
  485. break;
  486. case RADEON_HPD_2:
  487. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  488. connected = true;
  489. break;
  490. default:
  491. break;
  492. }
  493. return connected;
  494. }
  495. /**
  496. * r100_hpd_set_polarity - hpd set polarity callback.
  497. *
  498. * @rdev: radeon_device pointer
  499. * @hpd: hpd (hotplug detect) pin
  500. *
  501. * Set the polarity of the hpd pin (r1xx-r4xx).
  502. */
  503. void r100_hpd_set_polarity(struct radeon_device *rdev,
  504. enum radeon_hpd_id hpd)
  505. {
  506. u32 tmp;
  507. bool connected = r100_hpd_sense(rdev, hpd);
  508. switch (hpd) {
  509. case RADEON_HPD_1:
  510. tmp = RREG32(RADEON_FP_GEN_CNTL);
  511. if (connected)
  512. tmp &= ~RADEON_FP_DETECT_INT_POL;
  513. else
  514. tmp |= RADEON_FP_DETECT_INT_POL;
  515. WREG32(RADEON_FP_GEN_CNTL, tmp);
  516. break;
  517. case RADEON_HPD_2:
  518. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  519. if (connected)
  520. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  521. else
  522. tmp |= RADEON_FP2_DETECT_INT_POL;
  523. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  524. break;
  525. default:
  526. break;
  527. }
  528. }
  529. /**
  530. * r100_hpd_init - hpd setup callback.
  531. *
  532. * @rdev: radeon_device pointer
  533. *
  534. * Setup the hpd pins used by the card (r1xx-r4xx).
  535. * Set the polarity, and enable the hpd interrupts.
  536. */
  537. void r100_hpd_init(struct radeon_device *rdev)
  538. {
  539. struct drm_device *dev = rdev->ddev;
  540. struct drm_connector *connector;
  541. unsigned enable = 0;
  542. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  543. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  544. enable |= 1 << radeon_connector->hpd.hpd;
  545. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  546. }
  547. radeon_irq_kms_enable_hpd(rdev, enable);
  548. }
  549. /**
  550. * r100_hpd_fini - hpd tear down callback.
  551. *
  552. * @rdev: radeon_device pointer
  553. *
  554. * Tear down the hpd pins used by the card (r1xx-r4xx).
  555. * Disable the hpd interrupts.
  556. */
  557. void r100_hpd_fini(struct radeon_device *rdev)
  558. {
  559. struct drm_device *dev = rdev->ddev;
  560. struct drm_connector *connector;
  561. unsigned disable = 0;
  562. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  563. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  564. disable |= 1 << radeon_connector->hpd.hpd;
  565. }
  566. radeon_irq_kms_disable_hpd(rdev, disable);
  567. }
  568. /*
  569. * PCI GART
  570. */
  571. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  572. {
  573. /* TODO: can we do somethings here ? */
  574. /* It seems hw only cache one entry so we should discard this
  575. * entry otherwise if first GPU GART read hit this entry it
  576. * could end up in wrong address. */
  577. }
  578. int r100_pci_gart_init(struct radeon_device *rdev)
  579. {
  580. int r;
  581. if (rdev->gart.ptr) {
  582. WARN(1, "R100 PCI GART already initialized\n");
  583. return 0;
  584. }
  585. /* Initialize common gart structure */
  586. r = radeon_gart_init(rdev);
  587. if (r)
  588. return r;
  589. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  590. rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
  591. rdev->asic->gart.set_page = &r100_pci_gart_set_page;
  592. return radeon_gart_table_ram_alloc(rdev);
  593. }
  594. int r100_pci_gart_enable(struct radeon_device *rdev)
  595. {
  596. uint32_t tmp;
  597. radeon_gart_restore(rdev);
  598. /* discard memory request outside of configured range */
  599. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  600. WREG32(RADEON_AIC_CNTL, tmp);
  601. /* set address range for PCI address translate */
  602. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
  603. WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
  604. /* set PCI GART page-table base address */
  605. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  606. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  607. WREG32(RADEON_AIC_CNTL, tmp);
  608. r100_pci_gart_tlb_flush(rdev);
  609. DRM_INFO("PCI GART of %uM enabled (table at 0x%016llX).\n",
  610. (unsigned)(rdev->mc.gtt_size >> 20),
  611. (unsigned long long)rdev->gart.table_addr);
  612. rdev->gart.ready = true;
  613. return 0;
  614. }
  615. void r100_pci_gart_disable(struct radeon_device *rdev)
  616. {
  617. uint32_t tmp;
  618. /* discard memory request outside of configured range */
  619. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  620. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  621. WREG32(RADEON_AIC_LO_ADDR, 0);
  622. WREG32(RADEON_AIC_HI_ADDR, 0);
  623. }
  624. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  625. {
  626. u32 *gtt = rdev->gart.ptr;
  627. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  628. return -EINVAL;
  629. }
  630. gtt[i] = cpu_to_le32(lower_32_bits(addr));
  631. return 0;
  632. }
  633. void r100_pci_gart_fini(struct radeon_device *rdev)
  634. {
  635. radeon_gart_fini(rdev);
  636. r100_pci_gart_disable(rdev);
  637. radeon_gart_table_ram_free(rdev);
  638. }
  639. int r100_irq_set(struct radeon_device *rdev)
  640. {
  641. uint32_t tmp = 0;
  642. if (!rdev->irq.installed) {
  643. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  644. WREG32(R_000040_GEN_INT_CNTL, 0);
  645. return -EINVAL;
  646. }
  647. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  648. tmp |= RADEON_SW_INT_ENABLE;
  649. }
  650. if (rdev->irq.crtc_vblank_int[0] ||
  651. atomic_read(&rdev->irq.pflip[0])) {
  652. tmp |= RADEON_CRTC_VBLANK_MASK;
  653. }
  654. if (rdev->irq.crtc_vblank_int[1] ||
  655. atomic_read(&rdev->irq.pflip[1])) {
  656. tmp |= RADEON_CRTC2_VBLANK_MASK;
  657. }
  658. if (rdev->irq.hpd[0]) {
  659. tmp |= RADEON_FP_DETECT_MASK;
  660. }
  661. if (rdev->irq.hpd[1]) {
  662. tmp |= RADEON_FP2_DETECT_MASK;
  663. }
  664. WREG32(RADEON_GEN_INT_CNTL, tmp);
  665. return 0;
  666. }
  667. void r100_irq_disable(struct radeon_device *rdev)
  668. {
  669. u32 tmp;
  670. WREG32(R_000040_GEN_INT_CNTL, 0);
  671. /* Wait and acknowledge irq */
  672. mdelay(1);
  673. tmp = RREG32(R_000044_GEN_INT_STATUS);
  674. WREG32(R_000044_GEN_INT_STATUS, tmp);
  675. }
  676. static uint32_t r100_irq_ack(struct radeon_device *rdev)
  677. {
  678. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  679. uint32_t irq_mask = RADEON_SW_INT_TEST |
  680. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  681. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  682. if (irqs) {
  683. WREG32(RADEON_GEN_INT_STATUS, irqs);
  684. }
  685. return irqs & irq_mask;
  686. }
  687. int r100_irq_process(struct radeon_device *rdev)
  688. {
  689. uint32_t status, msi_rearm;
  690. bool queue_hotplug = false;
  691. status = r100_irq_ack(rdev);
  692. if (!status) {
  693. return IRQ_NONE;
  694. }
  695. if (rdev->shutdown) {
  696. return IRQ_NONE;
  697. }
  698. while (status) {
  699. /* SW interrupt */
  700. if (status & RADEON_SW_INT_TEST) {
  701. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  702. }
  703. /* Vertical blank interrupts */
  704. if (status & RADEON_CRTC_VBLANK_STAT) {
  705. if (rdev->irq.crtc_vblank_int[0]) {
  706. drm_handle_vblank(rdev->ddev, 0);
  707. rdev->pm.vblank_sync = true;
  708. wake_up(&rdev->irq.vblank_queue);
  709. }
  710. if (atomic_read(&rdev->irq.pflip[0]))
  711. radeon_crtc_handle_flip(rdev, 0);
  712. }
  713. if (status & RADEON_CRTC2_VBLANK_STAT) {
  714. if (rdev->irq.crtc_vblank_int[1]) {
  715. drm_handle_vblank(rdev->ddev, 1);
  716. rdev->pm.vblank_sync = true;
  717. wake_up(&rdev->irq.vblank_queue);
  718. }
  719. if (atomic_read(&rdev->irq.pflip[1]))
  720. radeon_crtc_handle_flip(rdev, 1);
  721. }
  722. if (status & RADEON_FP_DETECT_STAT) {
  723. queue_hotplug = true;
  724. DRM_DEBUG("HPD1\n");
  725. }
  726. if (status & RADEON_FP2_DETECT_STAT) {
  727. queue_hotplug = true;
  728. DRM_DEBUG("HPD2\n");
  729. }
  730. status = r100_irq_ack(rdev);
  731. }
  732. if (queue_hotplug)
  733. schedule_work(&rdev->hotplug_work);
  734. if (rdev->msi_enabled) {
  735. switch (rdev->family) {
  736. case CHIP_RS400:
  737. case CHIP_RS480:
  738. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  739. WREG32(RADEON_AIC_CNTL, msi_rearm);
  740. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  741. break;
  742. default:
  743. WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
  744. break;
  745. }
  746. }
  747. return IRQ_HANDLED;
  748. }
  749. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  750. {
  751. if (crtc == 0)
  752. return RREG32(RADEON_CRTC_CRNT_FRAME);
  753. else
  754. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  755. }
  756. /* Who ever call radeon_fence_emit should call ring_lock and ask
  757. * for enough space (today caller are ib schedule and buffer move) */
  758. void r100_fence_ring_emit(struct radeon_device *rdev,
  759. struct radeon_fence *fence)
  760. {
  761. struct radeon_ring *ring = &rdev->ring[fence->ring];
  762. /* We have to make sure that caches are flushed before
  763. * CPU might read something from VRAM. */
  764. radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
  765. radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL);
  766. radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
  767. radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL);
  768. /* Wait until IDLE & CLEAN */
  769. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  770. radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
  771. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  772. radeon_ring_write(ring, rdev->config.r100.hdp_cntl |
  773. RADEON_HDP_READ_BUFFER_INVALIDATE);
  774. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  775. radeon_ring_write(ring, rdev->config.r100.hdp_cntl);
  776. /* Emit fence sequence & fire IRQ */
  777. radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
  778. radeon_ring_write(ring, fence->seq);
  779. radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
  780. radeon_ring_write(ring, RADEON_SW_INT_FIRE);
  781. }
  782. void r100_semaphore_ring_emit(struct radeon_device *rdev,
  783. struct radeon_ring *ring,
  784. struct radeon_semaphore *semaphore,
  785. bool emit_wait)
  786. {
  787. /* Unused on older asics, since we don't have semaphores or multiple rings */
  788. BUG();
  789. }
  790. int r100_copy_blit(struct radeon_device *rdev,
  791. uint64_t src_offset,
  792. uint64_t dst_offset,
  793. unsigned num_gpu_pages,
  794. struct radeon_fence **fence)
  795. {
  796. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  797. uint32_t cur_pages;
  798. uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE;
  799. uint32_t pitch;
  800. uint32_t stride_pixels;
  801. unsigned ndw;
  802. int num_loops;
  803. int r = 0;
  804. /* radeon limited to 16k stride */
  805. stride_bytes &= 0x3fff;
  806. /* radeon pitch is /64 */
  807. pitch = stride_bytes / 64;
  808. stride_pixels = stride_bytes / 4;
  809. num_loops = DIV_ROUND_UP(num_gpu_pages, 8191);
  810. /* Ask for enough room for blit + flush + fence */
  811. ndw = 64 + (10 * num_loops);
  812. r = radeon_ring_lock(rdev, ring, ndw);
  813. if (r) {
  814. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  815. return -EINVAL;
  816. }
  817. while (num_gpu_pages > 0) {
  818. cur_pages = num_gpu_pages;
  819. if (cur_pages > 8191) {
  820. cur_pages = 8191;
  821. }
  822. num_gpu_pages -= cur_pages;
  823. /* pages are in Y direction - height
  824. page width in X direction - width */
  825. radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8));
  826. radeon_ring_write(ring,
  827. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  828. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  829. RADEON_GMC_SRC_CLIPPING |
  830. RADEON_GMC_DST_CLIPPING |
  831. RADEON_GMC_BRUSH_NONE |
  832. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  833. RADEON_GMC_SRC_DATATYPE_COLOR |
  834. RADEON_ROP3_S |
  835. RADEON_DP_SRC_SOURCE_MEMORY |
  836. RADEON_GMC_CLR_CMP_CNTL_DIS |
  837. RADEON_GMC_WR_MSK_DIS);
  838. radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10));
  839. radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10));
  840. radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
  841. radeon_ring_write(ring, 0);
  842. radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
  843. radeon_ring_write(ring, num_gpu_pages);
  844. radeon_ring_write(ring, num_gpu_pages);
  845. radeon_ring_write(ring, cur_pages | (stride_pixels << 16));
  846. }
  847. radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  848. radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL);
  849. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  850. radeon_ring_write(ring,
  851. RADEON_WAIT_2D_IDLECLEAN |
  852. RADEON_WAIT_HOST_IDLECLEAN |
  853. RADEON_WAIT_DMA_GUI_IDLE);
  854. if (fence) {
  855. r = radeon_fence_emit(rdev, fence, RADEON_RING_TYPE_GFX_INDEX);
  856. }
  857. radeon_ring_unlock_commit(rdev, ring);
  858. return r;
  859. }
  860. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  861. {
  862. unsigned i;
  863. u32 tmp;
  864. for (i = 0; i < rdev->usec_timeout; i++) {
  865. tmp = RREG32(R_000E40_RBBM_STATUS);
  866. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  867. return 0;
  868. }
  869. udelay(1);
  870. }
  871. return -1;
  872. }
  873. void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
  874. {
  875. int r;
  876. r = radeon_ring_lock(rdev, ring, 2);
  877. if (r) {
  878. return;
  879. }
  880. radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
  881. radeon_ring_write(ring,
  882. RADEON_ISYNC_ANY2D_IDLE3D |
  883. RADEON_ISYNC_ANY3D_IDLE2D |
  884. RADEON_ISYNC_WAIT_IDLEGUI |
  885. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  886. radeon_ring_unlock_commit(rdev, ring);
  887. }
  888. /* Load the microcode for the CP */
  889. static int r100_cp_init_microcode(struct radeon_device *rdev)
  890. {
  891. struct platform_device *pdev;
  892. const char *fw_name = NULL;
  893. int err;
  894. DRM_DEBUG_KMS("\n");
  895. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  896. err = IS_ERR(pdev);
  897. if (err) {
  898. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  899. return -EINVAL;
  900. }
  901. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  902. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  903. (rdev->family == CHIP_RS200)) {
  904. DRM_INFO("Loading R100 Microcode\n");
  905. fw_name = FIRMWARE_R100;
  906. } else if ((rdev->family == CHIP_R200) ||
  907. (rdev->family == CHIP_RV250) ||
  908. (rdev->family == CHIP_RV280) ||
  909. (rdev->family == CHIP_RS300)) {
  910. DRM_INFO("Loading R200 Microcode\n");
  911. fw_name = FIRMWARE_R200;
  912. } else if ((rdev->family == CHIP_R300) ||
  913. (rdev->family == CHIP_R350) ||
  914. (rdev->family == CHIP_RV350) ||
  915. (rdev->family == CHIP_RV380) ||
  916. (rdev->family == CHIP_RS400) ||
  917. (rdev->family == CHIP_RS480)) {
  918. DRM_INFO("Loading R300 Microcode\n");
  919. fw_name = FIRMWARE_R300;
  920. } else if ((rdev->family == CHIP_R420) ||
  921. (rdev->family == CHIP_R423) ||
  922. (rdev->family == CHIP_RV410)) {
  923. DRM_INFO("Loading R400 Microcode\n");
  924. fw_name = FIRMWARE_R420;
  925. } else if ((rdev->family == CHIP_RS690) ||
  926. (rdev->family == CHIP_RS740)) {
  927. DRM_INFO("Loading RS690/RS740 Microcode\n");
  928. fw_name = FIRMWARE_RS690;
  929. } else if (rdev->family == CHIP_RS600) {
  930. DRM_INFO("Loading RS600 Microcode\n");
  931. fw_name = FIRMWARE_RS600;
  932. } else if ((rdev->family == CHIP_RV515) ||
  933. (rdev->family == CHIP_R520) ||
  934. (rdev->family == CHIP_RV530) ||
  935. (rdev->family == CHIP_R580) ||
  936. (rdev->family == CHIP_RV560) ||
  937. (rdev->family == CHIP_RV570)) {
  938. DRM_INFO("Loading R500 Microcode\n");
  939. fw_name = FIRMWARE_R520;
  940. }
  941. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  942. platform_device_unregister(pdev);
  943. if (err) {
  944. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  945. fw_name);
  946. } else if (rdev->me_fw->size % 8) {
  947. printk(KERN_ERR
  948. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  949. rdev->me_fw->size, fw_name);
  950. err = -EINVAL;
  951. release_firmware(rdev->me_fw);
  952. rdev->me_fw = NULL;
  953. }
  954. return err;
  955. }
  956. static void r100_cp_load_microcode(struct radeon_device *rdev)
  957. {
  958. const __be32 *fw_data;
  959. int i, size;
  960. if (r100_gui_wait_for_idle(rdev)) {
  961. printk(KERN_WARNING "Failed to wait GUI idle while "
  962. "programming pipes. Bad things might happen.\n");
  963. }
  964. if (rdev->me_fw) {
  965. size = rdev->me_fw->size / 4;
  966. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  967. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  968. for (i = 0; i < size; i += 2) {
  969. WREG32(RADEON_CP_ME_RAM_DATAH,
  970. be32_to_cpup(&fw_data[i]));
  971. WREG32(RADEON_CP_ME_RAM_DATAL,
  972. be32_to_cpup(&fw_data[i + 1]));
  973. }
  974. }
  975. }
  976. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  977. {
  978. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  979. unsigned rb_bufsz;
  980. unsigned rb_blksz;
  981. unsigned max_fetch;
  982. unsigned pre_write_timer;
  983. unsigned pre_write_limit;
  984. unsigned indirect2_start;
  985. unsigned indirect1_start;
  986. uint32_t tmp;
  987. int r;
  988. if (r100_debugfs_cp_init(rdev)) {
  989. DRM_ERROR("Failed to register debugfs file for CP !\n");
  990. }
  991. if (!rdev->me_fw) {
  992. r = r100_cp_init_microcode(rdev);
  993. if (r) {
  994. DRM_ERROR("Failed to load firmware!\n");
  995. return r;
  996. }
  997. }
  998. /* Align ring size */
  999. rb_bufsz = drm_order(ring_size / 8);
  1000. ring_size = (1 << (rb_bufsz + 1)) * 4;
  1001. r100_cp_load_microcode(rdev);
  1002. r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET,
  1003. RADEON_CP_RB_RPTR, RADEON_CP_RB_WPTR,
  1004. 0, 0x7fffff, RADEON_CP_PACKET2);
  1005. if (r) {
  1006. return r;
  1007. }
  1008. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  1009. * the rptr copy in system ram */
  1010. rb_blksz = 9;
  1011. /* cp will read 128bytes at a time (4 dwords) */
  1012. max_fetch = 1;
  1013. ring->align_mask = 16 - 1;
  1014. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  1015. pre_write_timer = 64;
  1016. /* Force CP_RB_WPTR write if written more than one time before the
  1017. * delay expire
  1018. */
  1019. pre_write_limit = 0;
  1020. /* Setup the cp cache like this (cache size is 96 dwords) :
  1021. * RING 0 to 15
  1022. * INDIRECT1 16 to 79
  1023. * INDIRECT2 80 to 95
  1024. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  1025. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  1026. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  1027. * Idea being that most of the gpu cmd will be through indirect1 buffer
  1028. * so it gets the bigger cache.
  1029. */
  1030. indirect2_start = 80;
  1031. indirect1_start = 16;
  1032. /* cp setup */
  1033. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  1034. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  1035. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  1036. REG_SET(RADEON_MAX_FETCH, max_fetch));
  1037. #ifdef __BIG_ENDIAN
  1038. tmp |= RADEON_BUF_SWAP_32BIT;
  1039. #endif
  1040. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
  1041. /* Set ring address */
  1042. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr);
  1043. WREG32(RADEON_CP_RB_BASE, ring->gpu_addr);
  1044. /* Force read & write ptr to 0 */
  1045. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
  1046. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  1047. ring->wptr = 0;
  1048. WREG32(RADEON_CP_RB_WPTR, ring->wptr);
  1049. /* set the wb address whether it's enabled or not */
  1050. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  1051. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
  1052. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
  1053. if (rdev->wb.enabled)
  1054. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  1055. else {
  1056. tmp |= RADEON_RB_NO_UPDATE;
  1057. WREG32(R_000770_SCRATCH_UMSK, 0);
  1058. }
  1059. WREG32(RADEON_CP_RB_CNTL, tmp);
  1060. udelay(10);
  1061. ring->rptr = RREG32(RADEON_CP_RB_RPTR);
  1062. /* Set cp mode to bus mastering & enable cp*/
  1063. WREG32(RADEON_CP_CSQ_MODE,
  1064. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  1065. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  1066. WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
  1067. WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
  1068. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  1069. /* at this point everything should be setup correctly to enable master */
  1070. pci_set_master(rdev->pdev);
  1071. radeon_ring_start(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1072. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  1073. if (r) {
  1074. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  1075. return r;
  1076. }
  1077. ring->ready = true;
  1078. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  1079. if (!ring->rptr_save_reg /* not resuming from suspend */
  1080. && radeon_ring_supports_scratch_reg(rdev, ring)) {
  1081. r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
  1082. if (r) {
  1083. DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
  1084. ring->rptr_save_reg = 0;
  1085. }
  1086. }
  1087. return 0;
  1088. }
  1089. void r100_cp_fini(struct radeon_device *rdev)
  1090. {
  1091. if (r100_cp_wait_for_idle(rdev)) {
  1092. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  1093. }
  1094. /* Disable ring */
  1095. r100_cp_disable(rdev);
  1096. radeon_scratch_free(rdev, rdev->ring[RADEON_RING_TYPE_GFX_INDEX].rptr_save_reg);
  1097. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1098. DRM_INFO("radeon: cp finalized\n");
  1099. }
  1100. void r100_cp_disable(struct radeon_device *rdev)
  1101. {
  1102. /* Disable ring */
  1103. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1104. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1105. WREG32(RADEON_CP_CSQ_MODE, 0);
  1106. WREG32(RADEON_CP_CSQ_CNTL, 0);
  1107. WREG32(R_000770_SCRATCH_UMSK, 0);
  1108. if (r100_gui_wait_for_idle(rdev)) {
  1109. printk(KERN_WARNING "Failed to wait GUI idle while "
  1110. "programming pipes. Bad things might happen.\n");
  1111. }
  1112. }
  1113. /*
  1114. * CS functions
  1115. */
  1116. int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
  1117. struct radeon_cs_packet *pkt,
  1118. unsigned idx,
  1119. unsigned reg)
  1120. {
  1121. int r;
  1122. u32 tile_flags = 0;
  1123. u32 tmp;
  1124. struct radeon_cs_reloc *reloc;
  1125. u32 value;
  1126. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1127. if (r) {
  1128. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1129. idx, reg);
  1130. radeon_cs_dump_packet(p, pkt);
  1131. return r;
  1132. }
  1133. value = radeon_get_ib_value(p, idx);
  1134. tmp = value & 0x003fffff;
  1135. tmp += (((u32)reloc->lobj.gpu_offset) >> 10);
  1136. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1137. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1138. tile_flags |= RADEON_DST_TILE_MACRO;
  1139. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
  1140. if (reg == RADEON_SRC_PITCH_OFFSET) {
  1141. DRM_ERROR("Cannot src blit from microtiled surface\n");
  1142. radeon_cs_dump_packet(p, pkt);
  1143. return -EINVAL;
  1144. }
  1145. tile_flags |= RADEON_DST_TILE_MICRO;
  1146. }
  1147. tmp |= tile_flags;
  1148. p->ib.ptr[idx] = (value & 0x3fc00000) | tmp;
  1149. } else
  1150. p->ib.ptr[idx] = (value & 0xffc00000) | tmp;
  1151. return 0;
  1152. }
  1153. int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
  1154. struct radeon_cs_packet *pkt,
  1155. int idx)
  1156. {
  1157. unsigned c, i;
  1158. struct radeon_cs_reloc *reloc;
  1159. struct r100_cs_track *track;
  1160. int r = 0;
  1161. volatile uint32_t *ib;
  1162. u32 idx_value;
  1163. ib = p->ib.ptr;
  1164. track = (struct r100_cs_track *)p->track;
  1165. c = radeon_get_ib_value(p, idx++) & 0x1F;
  1166. if (c > 16) {
  1167. DRM_ERROR("Only 16 vertex buffers are allowed %d\n",
  1168. pkt->opcode);
  1169. radeon_cs_dump_packet(p, pkt);
  1170. return -EINVAL;
  1171. }
  1172. track->num_arrays = c;
  1173. for (i = 0; i < (c - 1); i+=2, idx+=3) {
  1174. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1175. if (r) {
  1176. DRM_ERROR("No reloc for packet3 %d\n",
  1177. pkt->opcode);
  1178. radeon_cs_dump_packet(p, pkt);
  1179. return r;
  1180. }
  1181. idx_value = radeon_get_ib_value(p, idx);
  1182. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1183. track->arrays[i + 0].esize = idx_value >> 8;
  1184. track->arrays[i + 0].robj = reloc->robj;
  1185. track->arrays[i + 0].esize &= 0x7F;
  1186. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1187. if (r) {
  1188. DRM_ERROR("No reloc for packet3 %d\n",
  1189. pkt->opcode);
  1190. radeon_cs_dump_packet(p, pkt);
  1191. return r;
  1192. }
  1193. ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset);
  1194. track->arrays[i + 1].robj = reloc->robj;
  1195. track->arrays[i + 1].esize = idx_value >> 24;
  1196. track->arrays[i + 1].esize &= 0x7F;
  1197. }
  1198. if (c & 1) {
  1199. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1200. if (r) {
  1201. DRM_ERROR("No reloc for packet3 %d\n",
  1202. pkt->opcode);
  1203. radeon_cs_dump_packet(p, pkt);
  1204. return r;
  1205. }
  1206. idx_value = radeon_get_ib_value(p, idx);
  1207. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1208. track->arrays[i + 0].robj = reloc->robj;
  1209. track->arrays[i + 0].esize = idx_value >> 8;
  1210. track->arrays[i + 0].esize &= 0x7F;
  1211. }
  1212. return r;
  1213. }
  1214. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  1215. struct radeon_cs_packet *pkt,
  1216. const unsigned *auth, unsigned n,
  1217. radeon_packet0_check_t check)
  1218. {
  1219. unsigned reg;
  1220. unsigned i, j, m;
  1221. unsigned idx;
  1222. int r;
  1223. idx = pkt->idx + 1;
  1224. reg = pkt->reg;
  1225. /* Check that register fall into register range
  1226. * determined by the number of entry (n) in the
  1227. * safe register bitmap.
  1228. */
  1229. if (pkt->one_reg_wr) {
  1230. if ((reg >> 7) > n) {
  1231. return -EINVAL;
  1232. }
  1233. } else {
  1234. if (((reg + (pkt->count << 2)) >> 7) > n) {
  1235. return -EINVAL;
  1236. }
  1237. }
  1238. for (i = 0; i <= pkt->count; i++, idx++) {
  1239. j = (reg >> 7);
  1240. m = 1 << ((reg >> 2) & 31);
  1241. if (auth[j] & m) {
  1242. r = check(p, pkt, idx, reg);
  1243. if (r) {
  1244. return r;
  1245. }
  1246. }
  1247. if (pkt->one_reg_wr) {
  1248. if (!(auth[j] & m)) {
  1249. break;
  1250. }
  1251. } else {
  1252. reg += 4;
  1253. }
  1254. }
  1255. return 0;
  1256. }
  1257. /**
  1258. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  1259. * @parser: parser structure holding parsing context.
  1260. *
  1261. * Userspace sends a special sequence for VLINE waits.
  1262. * PACKET0 - VLINE_START_END + value
  1263. * PACKET0 - WAIT_UNTIL +_value
  1264. * RELOC (P3) - crtc_id in reloc.
  1265. *
  1266. * This function parses this and relocates the VLINE START END
  1267. * and WAIT UNTIL packets to the correct crtc.
  1268. * It also detects a switched off crtc and nulls out the
  1269. * wait in that case.
  1270. */
  1271. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  1272. {
  1273. struct drm_mode_object *obj;
  1274. struct drm_crtc *crtc;
  1275. struct radeon_crtc *radeon_crtc;
  1276. struct radeon_cs_packet p3reloc, waitreloc;
  1277. int crtc_id;
  1278. int r;
  1279. uint32_t header, h_idx, reg;
  1280. volatile uint32_t *ib;
  1281. ib = p->ib.ptr;
  1282. /* parse the wait until */
  1283. r = radeon_cs_packet_parse(p, &waitreloc, p->idx);
  1284. if (r)
  1285. return r;
  1286. /* check its a wait until and only 1 count */
  1287. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  1288. waitreloc.count != 0) {
  1289. DRM_ERROR("vline wait had illegal wait until segment\n");
  1290. return -EINVAL;
  1291. }
  1292. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  1293. DRM_ERROR("vline wait had illegal wait until\n");
  1294. return -EINVAL;
  1295. }
  1296. /* jump over the NOP */
  1297. r = radeon_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  1298. if (r)
  1299. return r;
  1300. h_idx = p->idx - 2;
  1301. p->idx += waitreloc.count + 2;
  1302. p->idx += p3reloc.count + 2;
  1303. header = radeon_get_ib_value(p, h_idx);
  1304. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  1305. reg = R100_CP_PACKET0_GET_REG(header);
  1306. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  1307. if (!obj) {
  1308. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  1309. return -EINVAL;
  1310. }
  1311. crtc = obj_to_crtc(obj);
  1312. radeon_crtc = to_radeon_crtc(crtc);
  1313. crtc_id = radeon_crtc->crtc_id;
  1314. if (!crtc->enabled) {
  1315. /* if the CRTC isn't enabled - we need to nop out the wait until */
  1316. ib[h_idx + 2] = PACKET2(0);
  1317. ib[h_idx + 3] = PACKET2(0);
  1318. } else if (crtc_id == 1) {
  1319. switch (reg) {
  1320. case AVIVO_D1MODE_VLINE_START_END:
  1321. header &= ~R300_CP_PACKET0_REG_MASK;
  1322. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  1323. break;
  1324. case RADEON_CRTC_GUI_TRIG_VLINE:
  1325. header &= ~R300_CP_PACKET0_REG_MASK;
  1326. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  1327. break;
  1328. default:
  1329. DRM_ERROR("unknown crtc reloc\n");
  1330. return -EINVAL;
  1331. }
  1332. ib[h_idx] = header;
  1333. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  1334. }
  1335. return 0;
  1336. }
  1337. static int r100_get_vtx_size(uint32_t vtx_fmt)
  1338. {
  1339. int vtx_size;
  1340. vtx_size = 2;
  1341. /* ordered according to bits in spec */
  1342. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  1343. vtx_size++;
  1344. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  1345. vtx_size += 3;
  1346. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  1347. vtx_size++;
  1348. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  1349. vtx_size++;
  1350. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  1351. vtx_size += 3;
  1352. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1353. vtx_size++;
  1354. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1355. vtx_size++;
  1356. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1357. vtx_size += 2;
  1358. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1359. vtx_size += 2;
  1360. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1361. vtx_size++;
  1362. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1363. vtx_size += 2;
  1364. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1365. vtx_size++;
  1366. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1367. vtx_size += 2;
  1368. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1369. vtx_size++;
  1370. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1371. vtx_size++;
  1372. /* blend weight */
  1373. if (vtx_fmt & (0x7 << 15))
  1374. vtx_size += (vtx_fmt >> 15) & 0x7;
  1375. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1376. vtx_size += 3;
  1377. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1378. vtx_size += 2;
  1379. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1380. vtx_size++;
  1381. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1382. vtx_size++;
  1383. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1384. vtx_size++;
  1385. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1386. vtx_size++;
  1387. return vtx_size;
  1388. }
  1389. static int r100_packet0_check(struct radeon_cs_parser *p,
  1390. struct radeon_cs_packet *pkt,
  1391. unsigned idx, unsigned reg)
  1392. {
  1393. struct radeon_cs_reloc *reloc;
  1394. struct r100_cs_track *track;
  1395. volatile uint32_t *ib;
  1396. uint32_t tmp;
  1397. int r;
  1398. int i, face;
  1399. u32 tile_flags = 0;
  1400. u32 idx_value;
  1401. ib = p->ib.ptr;
  1402. track = (struct r100_cs_track *)p->track;
  1403. idx_value = radeon_get_ib_value(p, idx);
  1404. switch (reg) {
  1405. case RADEON_CRTC_GUI_TRIG_VLINE:
  1406. r = r100_cs_packet_parse_vline(p);
  1407. if (r) {
  1408. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1409. idx, reg);
  1410. radeon_cs_dump_packet(p, pkt);
  1411. return r;
  1412. }
  1413. break;
  1414. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1415. * range access */
  1416. case RADEON_DST_PITCH_OFFSET:
  1417. case RADEON_SRC_PITCH_OFFSET:
  1418. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1419. if (r)
  1420. return r;
  1421. break;
  1422. case RADEON_RB3D_DEPTHOFFSET:
  1423. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1424. if (r) {
  1425. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1426. idx, reg);
  1427. radeon_cs_dump_packet(p, pkt);
  1428. return r;
  1429. }
  1430. track->zb.robj = reloc->robj;
  1431. track->zb.offset = idx_value;
  1432. track->zb_dirty = true;
  1433. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1434. break;
  1435. case RADEON_RB3D_COLOROFFSET:
  1436. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1437. if (r) {
  1438. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1439. idx, reg);
  1440. radeon_cs_dump_packet(p, pkt);
  1441. return r;
  1442. }
  1443. track->cb[0].robj = reloc->robj;
  1444. track->cb[0].offset = idx_value;
  1445. track->cb_dirty = true;
  1446. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1447. break;
  1448. case RADEON_PP_TXOFFSET_0:
  1449. case RADEON_PP_TXOFFSET_1:
  1450. case RADEON_PP_TXOFFSET_2:
  1451. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1452. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1453. if (r) {
  1454. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1455. idx, reg);
  1456. radeon_cs_dump_packet(p, pkt);
  1457. return r;
  1458. }
  1459. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1460. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1461. tile_flags |= RADEON_TXO_MACRO_TILE;
  1462. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1463. tile_flags |= RADEON_TXO_MICRO_TILE_X2;
  1464. tmp = idx_value & ~(0x7 << 2);
  1465. tmp |= tile_flags;
  1466. ib[idx] = tmp + ((u32)reloc->lobj.gpu_offset);
  1467. } else
  1468. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1469. track->textures[i].robj = reloc->robj;
  1470. track->tex_dirty = true;
  1471. break;
  1472. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1473. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1474. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1475. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1476. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1477. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1478. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1479. if (r) {
  1480. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1481. idx, reg);
  1482. radeon_cs_dump_packet(p, pkt);
  1483. return r;
  1484. }
  1485. track->textures[0].cube_info[i].offset = idx_value;
  1486. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1487. track->textures[0].cube_info[i].robj = reloc->robj;
  1488. track->tex_dirty = true;
  1489. break;
  1490. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1491. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1492. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1493. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1494. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1495. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1496. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1497. if (r) {
  1498. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1499. idx, reg);
  1500. radeon_cs_dump_packet(p, pkt);
  1501. return r;
  1502. }
  1503. track->textures[1].cube_info[i].offset = idx_value;
  1504. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1505. track->textures[1].cube_info[i].robj = reloc->robj;
  1506. track->tex_dirty = true;
  1507. break;
  1508. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1509. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1510. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1511. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1512. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1513. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1514. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1515. if (r) {
  1516. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1517. idx, reg);
  1518. radeon_cs_dump_packet(p, pkt);
  1519. return r;
  1520. }
  1521. track->textures[2].cube_info[i].offset = idx_value;
  1522. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1523. track->textures[2].cube_info[i].robj = reloc->robj;
  1524. track->tex_dirty = true;
  1525. break;
  1526. case RADEON_RE_WIDTH_HEIGHT:
  1527. track->maxy = ((idx_value >> 16) & 0x7FF);
  1528. track->cb_dirty = true;
  1529. track->zb_dirty = true;
  1530. break;
  1531. case RADEON_RB3D_COLORPITCH:
  1532. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1533. if (r) {
  1534. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1535. idx, reg);
  1536. radeon_cs_dump_packet(p, pkt);
  1537. return r;
  1538. }
  1539. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1540. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1541. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1542. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1543. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1544. tmp = idx_value & ~(0x7 << 16);
  1545. tmp |= tile_flags;
  1546. ib[idx] = tmp;
  1547. } else
  1548. ib[idx] = idx_value;
  1549. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1550. track->cb_dirty = true;
  1551. break;
  1552. case RADEON_RB3D_DEPTHPITCH:
  1553. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1554. track->zb_dirty = true;
  1555. break;
  1556. case RADEON_RB3D_CNTL:
  1557. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1558. case 7:
  1559. case 8:
  1560. case 9:
  1561. case 11:
  1562. case 12:
  1563. track->cb[0].cpp = 1;
  1564. break;
  1565. case 3:
  1566. case 4:
  1567. case 15:
  1568. track->cb[0].cpp = 2;
  1569. break;
  1570. case 6:
  1571. track->cb[0].cpp = 4;
  1572. break;
  1573. default:
  1574. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1575. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1576. return -EINVAL;
  1577. }
  1578. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1579. track->cb_dirty = true;
  1580. track->zb_dirty = true;
  1581. break;
  1582. case RADEON_RB3D_ZSTENCILCNTL:
  1583. switch (idx_value & 0xf) {
  1584. case 0:
  1585. track->zb.cpp = 2;
  1586. break;
  1587. case 2:
  1588. case 3:
  1589. case 4:
  1590. case 5:
  1591. case 9:
  1592. case 11:
  1593. track->zb.cpp = 4;
  1594. break;
  1595. default:
  1596. break;
  1597. }
  1598. track->zb_dirty = true;
  1599. break;
  1600. case RADEON_RB3D_ZPASS_ADDR:
  1601. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1602. if (r) {
  1603. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1604. idx, reg);
  1605. radeon_cs_dump_packet(p, pkt);
  1606. return r;
  1607. }
  1608. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1609. break;
  1610. case RADEON_PP_CNTL:
  1611. {
  1612. uint32_t temp = idx_value >> 4;
  1613. for (i = 0; i < track->num_texture; i++)
  1614. track->textures[i].enabled = !!(temp & (1 << i));
  1615. track->tex_dirty = true;
  1616. }
  1617. break;
  1618. case RADEON_SE_VF_CNTL:
  1619. track->vap_vf_cntl = idx_value;
  1620. break;
  1621. case RADEON_SE_VTX_FMT:
  1622. track->vtx_size = r100_get_vtx_size(idx_value);
  1623. break;
  1624. case RADEON_PP_TEX_SIZE_0:
  1625. case RADEON_PP_TEX_SIZE_1:
  1626. case RADEON_PP_TEX_SIZE_2:
  1627. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1628. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1629. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1630. track->tex_dirty = true;
  1631. break;
  1632. case RADEON_PP_TEX_PITCH_0:
  1633. case RADEON_PP_TEX_PITCH_1:
  1634. case RADEON_PP_TEX_PITCH_2:
  1635. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1636. track->textures[i].pitch = idx_value + 32;
  1637. track->tex_dirty = true;
  1638. break;
  1639. case RADEON_PP_TXFILTER_0:
  1640. case RADEON_PP_TXFILTER_1:
  1641. case RADEON_PP_TXFILTER_2:
  1642. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1643. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1644. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1645. tmp = (idx_value >> 23) & 0x7;
  1646. if (tmp == 2 || tmp == 6)
  1647. track->textures[i].roundup_w = false;
  1648. tmp = (idx_value >> 27) & 0x7;
  1649. if (tmp == 2 || tmp == 6)
  1650. track->textures[i].roundup_h = false;
  1651. track->tex_dirty = true;
  1652. break;
  1653. case RADEON_PP_TXFORMAT_0:
  1654. case RADEON_PP_TXFORMAT_1:
  1655. case RADEON_PP_TXFORMAT_2:
  1656. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1657. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1658. track->textures[i].use_pitch = 1;
  1659. } else {
  1660. track->textures[i].use_pitch = 0;
  1661. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1662. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1663. }
  1664. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1665. track->textures[i].tex_coord_type = 2;
  1666. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1667. case RADEON_TXFORMAT_I8:
  1668. case RADEON_TXFORMAT_RGB332:
  1669. case RADEON_TXFORMAT_Y8:
  1670. track->textures[i].cpp = 1;
  1671. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1672. break;
  1673. case RADEON_TXFORMAT_AI88:
  1674. case RADEON_TXFORMAT_ARGB1555:
  1675. case RADEON_TXFORMAT_RGB565:
  1676. case RADEON_TXFORMAT_ARGB4444:
  1677. case RADEON_TXFORMAT_VYUY422:
  1678. case RADEON_TXFORMAT_YVYU422:
  1679. case RADEON_TXFORMAT_SHADOW16:
  1680. case RADEON_TXFORMAT_LDUDV655:
  1681. case RADEON_TXFORMAT_DUDV88:
  1682. track->textures[i].cpp = 2;
  1683. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1684. break;
  1685. case RADEON_TXFORMAT_ARGB8888:
  1686. case RADEON_TXFORMAT_RGBA8888:
  1687. case RADEON_TXFORMAT_SHADOW32:
  1688. case RADEON_TXFORMAT_LDUDUV8888:
  1689. track->textures[i].cpp = 4;
  1690. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1691. break;
  1692. case RADEON_TXFORMAT_DXT1:
  1693. track->textures[i].cpp = 1;
  1694. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1695. break;
  1696. case RADEON_TXFORMAT_DXT23:
  1697. case RADEON_TXFORMAT_DXT45:
  1698. track->textures[i].cpp = 1;
  1699. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1700. break;
  1701. }
  1702. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1703. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1704. track->tex_dirty = true;
  1705. break;
  1706. case RADEON_PP_CUBIC_FACES_0:
  1707. case RADEON_PP_CUBIC_FACES_1:
  1708. case RADEON_PP_CUBIC_FACES_2:
  1709. tmp = idx_value;
  1710. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1711. for (face = 0; face < 4; face++) {
  1712. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1713. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1714. }
  1715. track->tex_dirty = true;
  1716. break;
  1717. default:
  1718. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1719. reg, idx);
  1720. return -EINVAL;
  1721. }
  1722. return 0;
  1723. }
  1724. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1725. struct radeon_cs_packet *pkt,
  1726. struct radeon_bo *robj)
  1727. {
  1728. unsigned idx;
  1729. u32 value;
  1730. idx = pkt->idx + 1;
  1731. value = radeon_get_ib_value(p, idx + 2);
  1732. if ((value + 1) > radeon_bo_size(robj)) {
  1733. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1734. "(need %u have %lu) !\n",
  1735. value + 1,
  1736. radeon_bo_size(robj));
  1737. return -EINVAL;
  1738. }
  1739. return 0;
  1740. }
  1741. static int r100_packet3_check(struct radeon_cs_parser *p,
  1742. struct radeon_cs_packet *pkt)
  1743. {
  1744. struct radeon_cs_reloc *reloc;
  1745. struct r100_cs_track *track;
  1746. unsigned idx;
  1747. volatile uint32_t *ib;
  1748. int r;
  1749. ib = p->ib.ptr;
  1750. idx = pkt->idx + 1;
  1751. track = (struct r100_cs_track *)p->track;
  1752. switch (pkt->opcode) {
  1753. case PACKET3_3D_LOAD_VBPNTR:
  1754. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1755. if (r)
  1756. return r;
  1757. break;
  1758. case PACKET3_INDX_BUFFER:
  1759. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1760. if (r) {
  1761. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1762. radeon_cs_dump_packet(p, pkt);
  1763. return r;
  1764. }
  1765. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1766. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1767. if (r) {
  1768. return r;
  1769. }
  1770. break;
  1771. case 0x23:
  1772. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1773. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1774. if (r) {
  1775. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1776. radeon_cs_dump_packet(p, pkt);
  1777. return r;
  1778. }
  1779. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1780. track->num_arrays = 1;
  1781. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1782. track->arrays[0].robj = reloc->robj;
  1783. track->arrays[0].esize = track->vtx_size;
  1784. track->max_indx = radeon_get_ib_value(p, idx+1);
  1785. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1786. track->immd_dwords = pkt->count - 1;
  1787. r = r100_cs_track_check(p->rdev, track);
  1788. if (r)
  1789. return r;
  1790. break;
  1791. case PACKET3_3D_DRAW_IMMD:
  1792. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1793. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1794. return -EINVAL;
  1795. }
  1796. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
  1797. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1798. track->immd_dwords = pkt->count - 1;
  1799. r = r100_cs_track_check(p->rdev, track);
  1800. if (r)
  1801. return r;
  1802. break;
  1803. /* triggers drawing using in-packet vertex data */
  1804. case PACKET3_3D_DRAW_IMMD_2:
  1805. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1806. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1807. return -EINVAL;
  1808. }
  1809. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1810. track->immd_dwords = pkt->count;
  1811. r = r100_cs_track_check(p->rdev, track);
  1812. if (r)
  1813. return r;
  1814. break;
  1815. /* triggers drawing using in-packet vertex data */
  1816. case PACKET3_3D_DRAW_VBUF_2:
  1817. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1818. r = r100_cs_track_check(p->rdev, track);
  1819. if (r)
  1820. return r;
  1821. break;
  1822. /* triggers drawing of vertex buffers setup elsewhere */
  1823. case PACKET3_3D_DRAW_INDX_2:
  1824. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1825. r = r100_cs_track_check(p->rdev, track);
  1826. if (r)
  1827. return r;
  1828. break;
  1829. /* triggers drawing using indices to vertex buffer */
  1830. case PACKET3_3D_DRAW_VBUF:
  1831. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1832. r = r100_cs_track_check(p->rdev, track);
  1833. if (r)
  1834. return r;
  1835. break;
  1836. /* triggers drawing of vertex buffers setup elsewhere */
  1837. case PACKET3_3D_DRAW_INDX:
  1838. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1839. r = r100_cs_track_check(p->rdev, track);
  1840. if (r)
  1841. return r;
  1842. break;
  1843. /* triggers drawing using indices to vertex buffer */
  1844. case PACKET3_3D_CLEAR_HIZ:
  1845. case PACKET3_3D_CLEAR_ZMASK:
  1846. if (p->rdev->hyperz_filp != p->filp)
  1847. return -EINVAL;
  1848. break;
  1849. case PACKET3_NOP:
  1850. break;
  1851. default:
  1852. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1853. return -EINVAL;
  1854. }
  1855. return 0;
  1856. }
  1857. int r100_cs_parse(struct radeon_cs_parser *p)
  1858. {
  1859. struct radeon_cs_packet pkt;
  1860. struct r100_cs_track *track;
  1861. int r;
  1862. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1863. if (!track)
  1864. return -ENOMEM;
  1865. r100_cs_track_clear(p->rdev, track);
  1866. p->track = track;
  1867. do {
  1868. r = radeon_cs_packet_parse(p, &pkt, p->idx);
  1869. if (r) {
  1870. return r;
  1871. }
  1872. p->idx += pkt.count + 2;
  1873. switch (pkt.type) {
  1874. case RADEON_PACKET_TYPE0:
  1875. if (p->rdev->family >= CHIP_R200)
  1876. r = r100_cs_parse_packet0(p, &pkt,
  1877. p->rdev->config.r100.reg_safe_bm,
  1878. p->rdev->config.r100.reg_safe_bm_size,
  1879. &r200_packet0_check);
  1880. else
  1881. r = r100_cs_parse_packet0(p, &pkt,
  1882. p->rdev->config.r100.reg_safe_bm,
  1883. p->rdev->config.r100.reg_safe_bm_size,
  1884. &r100_packet0_check);
  1885. break;
  1886. case RADEON_PACKET_TYPE2:
  1887. break;
  1888. case RADEON_PACKET_TYPE3:
  1889. r = r100_packet3_check(p, &pkt);
  1890. break;
  1891. default:
  1892. DRM_ERROR("Unknown packet type %d !\n",
  1893. pkt.type);
  1894. return -EINVAL;
  1895. }
  1896. if (r)
  1897. return r;
  1898. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1899. return 0;
  1900. }
  1901. static void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  1902. {
  1903. DRM_ERROR("pitch %d\n", t->pitch);
  1904. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  1905. DRM_ERROR("width %d\n", t->width);
  1906. DRM_ERROR("width_11 %d\n", t->width_11);
  1907. DRM_ERROR("height %d\n", t->height);
  1908. DRM_ERROR("height_11 %d\n", t->height_11);
  1909. DRM_ERROR("num levels %d\n", t->num_levels);
  1910. DRM_ERROR("depth %d\n", t->txdepth);
  1911. DRM_ERROR("bpp %d\n", t->cpp);
  1912. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  1913. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  1914. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  1915. DRM_ERROR("compress format %d\n", t->compress_format);
  1916. }
  1917. static int r100_track_compress_size(int compress_format, int w, int h)
  1918. {
  1919. int block_width, block_height, block_bytes;
  1920. int wblocks, hblocks;
  1921. int min_wblocks;
  1922. int sz;
  1923. block_width = 4;
  1924. block_height = 4;
  1925. switch (compress_format) {
  1926. case R100_TRACK_COMP_DXT1:
  1927. block_bytes = 8;
  1928. min_wblocks = 4;
  1929. break;
  1930. default:
  1931. case R100_TRACK_COMP_DXT35:
  1932. block_bytes = 16;
  1933. min_wblocks = 2;
  1934. break;
  1935. }
  1936. hblocks = (h + block_height - 1) / block_height;
  1937. wblocks = (w + block_width - 1) / block_width;
  1938. if (wblocks < min_wblocks)
  1939. wblocks = min_wblocks;
  1940. sz = wblocks * hblocks * block_bytes;
  1941. return sz;
  1942. }
  1943. static int r100_cs_track_cube(struct radeon_device *rdev,
  1944. struct r100_cs_track *track, unsigned idx)
  1945. {
  1946. unsigned face, w, h;
  1947. struct radeon_bo *cube_robj;
  1948. unsigned long size;
  1949. unsigned compress_format = track->textures[idx].compress_format;
  1950. for (face = 0; face < 5; face++) {
  1951. cube_robj = track->textures[idx].cube_info[face].robj;
  1952. w = track->textures[idx].cube_info[face].width;
  1953. h = track->textures[idx].cube_info[face].height;
  1954. if (compress_format) {
  1955. size = r100_track_compress_size(compress_format, w, h);
  1956. } else
  1957. size = w * h;
  1958. size *= track->textures[idx].cpp;
  1959. size += track->textures[idx].cube_info[face].offset;
  1960. if (size > radeon_bo_size(cube_robj)) {
  1961. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  1962. size, radeon_bo_size(cube_robj));
  1963. r100_cs_track_texture_print(&track->textures[idx]);
  1964. return -1;
  1965. }
  1966. }
  1967. return 0;
  1968. }
  1969. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  1970. struct r100_cs_track *track)
  1971. {
  1972. struct radeon_bo *robj;
  1973. unsigned long size;
  1974. unsigned u, i, w, h, d;
  1975. int ret;
  1976. for (u = 0; u < track->num_texture; u++) {
  1977. if (!track->textures[u].enabled)
  1978. continue;
  1979. if (track->textures[u].lookup_disable)
  1980. continue;
  1981. robj = track->textures[u].robj;
  1982. if (robj == NULL) {
  1983. DRM_ERROR("No texture bound to unit %u\n", u);
  1984. return -EINVAL;
  1985. }
  1986. size = 0;
  1987. for (i = 0; i <= track->textures[u].num_levels; i++) {
  1988. if (track->textures[u].use_pitch) {
  1989. if (rdev->family < CHIP_R300)
  1990. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  1991. else
  1992. w = track->textures[u].pitch / (1 << i);
  1993. } else {
  1994. w = track->textures[u].width;
  1995. if (rdev->family >= CHIP_RV515)
  1996. w |= track->textures[u].width_11;
  1997. w = w / (1 << i);
  1998. if (track->textures[u].roundup_w)
  1999. w = roundup_pow_of_two(w);
  2000. }
  2001. h = track->textures[u].height;
  2002. if (rdev->family >= CHIP_RV515)
  2003. h |= track->textures[u].height_11;
  2004. h = h / (1 << i);
  2005. if (track->textures[u].roundup_h)
  2006. h = roundup_pow_of_two(h);
  2007. if (track->textures[u].tex_coord_type == 1) {
  2008. d = (1 << track->textures[u].txdepth) / (1 << i);
  2009. if (!d)
  2010. d = 1;
  2011. } else {
  2012. d = 1;
  2013. }
  2014. if (track->textures[u].compress_format) {
  2015. size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
  2016. /* compressed textures are block based */
  2017. } else
  2018. size += w * h * d;
  2019. }
  2020. size *= track->textures[u].cpp;
  2021. switch (track->textures[u].tex_coord_type) {
  2022. case 0:
  2023. case 1:
  2024. break;
  2025. case 2:
  2026. if (track->separate_cube) {
  2027. ret = r100_cs_track_cube(rdev, track, u);
  2028. if (ret)
  2029. return ret;
  2030. } else
  2031. size *= 6;
  2032. break;
  2033. default:
  2034. DRM_ERROR("Invalid texture coordinate type %u for unit "
  2035. "%u\n", track->textures[u].tex_coord_type, u);
  2036. return -EINVAL;
  2037. }
  2038. if (size > radeon_bo_size(robj)) {
  2039. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  2040. "%lu\n", u, size, radeon_bo_size(robj));
  2041. r100_cs_track_texture_print(&track->textures[u]);
  2042. return -EINVAL;
  2043. }
  2044. }
  2045. return 0;
  2046. }
  2047. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  2048. {
  2049. unsigned i;
  2050. unsigned long size;
  2051. unsigned prim_walk;
  2052. unsigned nverts;
  2053. unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
  2054. if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
  2055. !track->blend_read_enable)
  2056. num_cb = 0;
  2057. for (i = 0; i < num_cb; i++) {
  2058. if (track->cb[i].robj == NULL) {
  2059. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  2060. return -EINVAL;
  2061. }
  2062. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  2063. size += track->cb[i].offset;
  2064. if (size > radeon_bo_size(track->cb[i].robj)) {
  2065. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  2066. "(need %lu have %lu) !\n", i, size,
  2067. radeon_bo_size(track->cb[i].robj));
  2068. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  2069. i, track->cb[i].pitch, track->cb[i].cpp,
  2070. track->cb[i].offset, track->maxy);
  2071. return -EINVAL;
  2072. }
  2073. }
  2074. track->cb_dirty = false;
  2075. if (track->zb_dirty && track->z_enabled) {
  2076. if (track->zb.robj == NULL) {
  2077. DRM_ERROR("[drm] No buffer for z buffer !\n");
  2078. return -EINVAL;
  2079. }
  2080. size = track->zb.pitch * track->zb.cpp * track->maxy;
  2081. size += track->zb.offset;
  2082. if (size > radeon_bo_size(track->zb.robj)) {
  2083. DRM_ERROR("[drm] Buffer too small for z buffer "
  2084. "(need %lu have %lu) !\n", size,
  2085. radeon_bo_size(track->zb.robj));
  2086. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  2087. track->zb.pitch, track->zb.cpp,
  2088. track->zb.offset, track->maxy);
  2089. return -EINVAL;
  2090. }
  2091. }
  2092. track->zb_dirty = false;
  2093. if (track->aa_dirty && track->aaresolve) {
  2094. if (track->aa.robj == NULL) {
  2095. DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
  2096. return -EINVAL;
  2097. }
  2098. /* I believe the format comes from colorbuffer0. */
  2099. size = track->aa.pitch * track->cb[0].cpp * track->maxy;
  2100. size += track->aa.offset;
  2101. if (size > radeon_bo_size(track->aa.robj)) {
  2102. DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
  2103. "(need %lu have %lu) !\n", i, size,
  2104. radeon_bo_size(track->aa.robj));
  2105. DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
  2106. i, track->aa.pitch, track->cb[0].cpp,
  2107. track->aa.offset, track->maxy);
  2108. return -EINVAL;
  2109. }
  2110. }
  2111. track->aa_dirty = false;
  2112. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  2113. if (track->vap_vf_cntl & (1 << 14)) {
  2114. nverts = track->vap_alt_nverts;
  2115. } else {
  2116. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  2117. }
  2118. switch (prim_walk) {
  2119. case 1:
  2120. for (i = 0; i < track->num_arrays; i++) {
  2121. size = track->arrays[i].esize * track->max_indx * 4;
  2122. if (track->arrays[i].robj == NULL) {
  2123. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2124. "bound\n", prim_walk, i);
  2125. return -EINVAL;
  2126. }
  2127. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2128. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2129. "need %lu dwords have %lu dwords\n",
  2130. prim_walk, i, size >> 2,
  2131. radeon_bo_size(track->arrays[i].robj)
  2132. >> 2);
  2133. DRM_ERROR("Max indices %u\n", track->max_indx);
  2134. return -EINVAL;
  2135. }
  2136. }
  2137. break;
  2138. case 2:
  2139. for (i = 0; i < track->num_arrays; i++) {
  2140. size = track->arrays[i].esize * (nverts - 1) * 4;
  2141. if (track->arrays[i].robj == NULL) {
  2142. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2143. "bound\n", prim_walk, i);
  2144. return -EINVAL;
  2145. }
  2146. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2147. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2148. "need %lu dwords have %lu dwords\n",
  2149. prim_walk, i, size >> 2,
  2150. radeon_bo_size(track->arrays[i].robj)
  2151. >> 2);
  2152. return -EINVAL;
  2153. }
  2154. }
  2155. break;
  2156. case 3:
  2157. size = track->vtx_size * nverts;
  2158. if (size != track->immd_dwords) {
  2159. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  2160. track->immd_dwords, size);
  2161. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  2162. nverts, track->vtx_size);
  2163. return -EINVAL;
  2164. }
  2165. break;
  2166. default:
  2167. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  2168. prim_walk);
  2169. return -EINVAL;
  2170. }
  2171. if (track->tex_dirty) {
  2172. track->tex_dirty = false;
  2173. return r100_cs_track_texture_check(rdev, track);
  2174. }
  2175. return 0;
  2176. }
  2177. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  2178. {
  2179. unsigned i, face;
  2180. track->cb_dirty = true;
  2181. track->zb_dirty = true;
  2182. track->tex_dirty = true;
  2183. track->aa_dirty = true;
  2184. if (rdev->family < CHIP_R300) {
  2185. track->num_cb = 1;
  2186. if (rdev->family <= CHIP_RS200)
  2187. track->num_texture = 3;
  2188. else
  2189. track->num_texture = 6;
  2190. track->maxy = 2048;
  2191. track->separate_cube = 1;
  2192. } else {
  2193. track->num_cb = 4;
  2194. track->num_texture = 16;
  2195. track->maxy = 4096;
  2196. track->separate_cube = 0;
  2197. track->aaresolve = false;
  2198. track->aa.robj = NULL;
  2199. }
  2200. for (i = 0; i < track->num_cb; i++) {
  2201. track->cb[i].robj = NULL;
  2202. track->cb[i].pitch = 8192;
  2203. track->cb[i].cpp = 16;
  2204. track->cb[i].offset = 0;
  2205. }
  2206. track->z_enabled = true;
  2207. track->zb.robj = NULL;
  2208. track->zb.pitch = 8192;
  2209. track->zb.cpp = 4;
  2210. track->zb.offset = 0;
  2211. track->vtx_size = 0x7F;
  2212. track->immd_dwords = 0xFFFFFFFFUL;
  2213. track->num_arrays = 11;
  2214. track->max_indx = 0x00FFFFFFUL;
  2215. for (i = 0; i < track->num_arrays; i++) {
  2216. track->arrays[i].robj = NULL;
  2217. track->arrays[i].esize = 0x7F;
  2218. }
  2219. for (i = 0; i < track->num_texture; i++) {
  2220. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  2221. track->textures[i].pitch = 16536;
  2222. track->textures[i].width = 16536;
  2223. track->textures[i].height = 16536;
  2224. track->textures[i].width_11 = 1 << 11;
  2225. track->textures[i].height_11 = 1 << 11;
  2226. track->textures[i].num_levels = 12;
  2227. if (rdev->family <= CHIP_RS200) {
  2228. track->textures[i].tex_coord_type = 0;
  2229. track->textures[i].txdepth = 0;
  2230. } else {
  2231. track->textures[i].txdepth = 16;
  2232. track->textures[i].tex_coord_type = 1;
  2233. }
  2234. track->textures[i].cpp = 64;
  2235. track->textures[i].robj = NULL;
  2236. /* CS IB emission code makes sure texture unit are disabled */
  2237. track->textures[i].enabled = false;
  2238. track->textures[i].lookup_disable = false;
  2239. track->textures[i].roundup_w = true;
  2240. track->textures[i].roundup_h = true;
  2241. if (track->separate_cube)
  2242. for (face = 0; face < 5; face++) {
  2243. track->textures[i].cube_info[face].robj = NULL;
  2244. track->textures[i].cube_info[face].width = 16536;
  2245. track->textures[i].cube_info[face].height = 16536;
  2246. track->textures[i].cube_info[face].offset = 0;
  2247. }
  2248. }
  2249. }
  2250. /*
  2251. * Global GPU functions
  2252. */
  2253. static void r100_errata(struct radeon_device *rdev)
  2254. {
  2255. rdev->pll_errata = 0;
  2256. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  2257. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  2258. }
  2259. if (rdev->family == CHIP_RV100 ||
  2260. rdev->family == CHIP_RS100 ||
  2261. rdev->family == CHIP_RS200) {
  2262. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  2263. }
  2264. }
  2265. static int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  2266. {
  2267. unsigned i;
  2268. uint32_t tmp;
  2269. for (i = 0; i < rdev->usec_timeout; i++) {
  2270. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  2271. if (tmp >= n) {
  2272. return 0;
  2273. }
  2274. DRM_UDELAY(1);
  2275. }
  2276. return -1;
  2277. }
  2278. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  2279. {
  2280. unsigned i;
  2281. uint32_t tmp;
  2282. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  2283. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  2284. " Bad things might happen.\n");
  2285. }
  2286. for (i = 0; i < rdev->usec_timeout; i++) {
  2287. tmp = RREG32(RADEON_RBBM_STATUS);
  2288. if (!(tmp & RADEON_RBBM_ACTIVE)) {
  2289. return 0;
  2290. }
  2291. DRM_UDELAY(1);
  2292. }
  2293. return -1;
  2294. }
  2295. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  2296. {
  2297. unsigned i;
  2298. uint32_t tmp;
  2299. for (i = 0; i < rdev->usec_timeout; i++) {
  2300. /* read MC_STATUS */
  2301. tmp = RREG32(RADEON_MC_STATUS);
  2302. if (tmp & RADEON_MC_IDLE) {
  2303. return 0;
  2304. }
  2305. DRM_UDELAY(1);
  2306. }
  2307. return -1;
  2308. }
  2309. bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2310. {
  2311. u32 rbbm_status;
  2312. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  2313. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  2314. radeon_ring_lockup_update(ring);
  2315. return false;
  2316. }
  2317. /* force CP activities */
  2318. radeon_ring_force_activity(rdev, ring);
  2319. return radeon_ring_test_lockup(rdev, ring);
  2320. }
  2321. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  2322. void r100_enable_bm(struct radeon_device *rdev)
  2323. {
  2324. uint32_t tmp;
  2325. /* Enable bus mastering */
  2326. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  2327. WREG32(RADEON_BUS_CNTL, tmp);
  2328. }
  2329. void r100_bm_disable(struct radeon_device *rdev)
  2330. {
  2331. u32 tmp;
  2332. /* disable bus mastering */
  2333. tmp = RREG32(R_000030_BUS_CNTL);
  2334. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
  2335. mdelay(1);
  2336. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
  2337. mdelay(1);
  2338. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
  2339. tmp = RREG32(RADEON_BUS_CNTL);
  2340. mdelay(1);
  2341. pci_clear_master(rdev->pdev);
  2342. mdelay(1);
  2343. }
  2344. int r100_asic_reset(struct radeon_device *rdev)
  2345. {
  2346. struct r100_mc_save save;
  2347. u32 status, tmp;
  2348. int ret = 0;
  2349. status = RREG32(R_000E40_RBBM_STATUS);
  2350. if (!G_000E40_GUI_ACTIVE(status)) {
  2351. return 0;
  2352. }
  2353. r100_mc_stop(rdev, &save);
  2354. status = RREG32(R_000E40_RBBM_STATUS);
  2355. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2356. /* stop CP */
  2357. WREG32(RADEON_CP_CSQ_CNTL, 0);
  2358. tmp = RREG32(RADEON_CP_RB_CNTL);
  2359. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  2360. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  2361. WREG32(RADEON_CP_RB_WPTR, 0);
  2362. WREG32(RADEON_CP_RB_CNTL, tmp);
  2363. /* save PCI state */
  2364. pci_save_state(rdev->pdev);
  2365. /* disable bus mastering */
  2366. r100_bm_disable(rdev);
  2367. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
  2368. S_0000F0_SOFT_RESET_RE(1) |
  2369. S_0000F0_SOFT_RESET_PP(1) |
  2370. S_0000F0_SOFT_RESET_RB(1));
  2371. RREG32(R_0000F0_RBBM_SOFT_RESET);
  2372. mdelay(500);
  2373. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2374. mdelay(1);
  2375. status = RREG32(R_000E40_RBBM_STATUS);
  2376. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2377. /* reset CP */
  2378. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  2379. RREG32(R_0000F0_RBBM_SOFT_RESET);
  2380. mdelay(500);
  2381. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2382. mdelay(1);
  2383. status = RREG32(R_000E40_RBBM_STATUS);
  2384. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2385. /* restore PCI & busmastering */
  2386. pci_restore_state(rdev->pdev);
  2387. r100_enable_bm(rdev);
  2388. /* Check if GPU is idle */
  2389. if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
  2390. G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
  2391. dev_err(rdev->dev, "failed to reset GPU\n");
  2392. ret = -1;
  2393. } else
  2394. dev_info(rdev->dev, "GPU reset succeed\n");
  2395. r100_mc_resume(rdev, &save);
  2396. return ret;
  2397. }
  2398. void r100_set_common_regs(struct radeon_device *rdev)
  2399. {
  2400. struct drm_device *dev = rdev->ddev;
  2401. bool force_dac2 = false;
  2402. u32 tmp;
  2403. /* set these so they don't interfere with anything */
  2404. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  2405. WREG32(RADEON_SUBPIC_CNTL, 0);
  2406. WREG32(RADEON_VIPH_CONTROL, 0);
  2407. WREG32(RADEON_I2C_CNTL_1, 0);
  2408. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  2409. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  2410. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  2411. /* always set up dac2 on rn50 and some rv100 as lots
  2412. * of servers seem to wire it up to a VGA port but
  2413. * don't report it in the bios connector
  2414. * table.
  2415. */
  2416. switch (dev->pdev->device) {
  2417. /* RN50 */
  2418. case 0x515e:
  2419. case 0x5969:
  2420. force_dac2 = true;
  2421. break;
  2422. /* RV100*/
  2423. case 0x5159:
  2424. case 0x515a:
  2425. /* DELL triple head servers */
  2426. if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
  2427. ((dev->pdev->subsystem_device == 0x016c) ||
  2428. (dev->pdev->subsystem_device == 0x016d) ||
  2429. (dev->pdev->subsystem_device == 0x016e) ||
  2430. (dev->pdev->subsystem_device == 0x016f) ||
  2431. (dev->pdev->subsystem_device == 0x0170) ||
  2432. (dev->pdev->subsystem_device == 0x017d) ||
  2433. (dev->pdev->subsystem_device == 0x017e) ||
  2434. (dev->pdev->subsystem_device == 0x0183) ||
  2435. (dev->pdev->subsystem_device == 0x018a) ||
  2436. (dev->pdev->subsystem_device == 0x019a)))
  2437. force_dac2 = true;
  2438. break;
  2439. }
  2440. if (force_dac2) {
  2441. u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  2442. u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  2443. u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  2444. /* For CRT on DAC2, don't turn it on if BIOS didn't
  2445. enable it, even it's detected.
  2446. */
  2447. /* force it to crtc0 */
  2448. dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
  2449. dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
  2450. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  2451. /* set up the TV DAC */
  2452. tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
  2453. RADEON_TV_DAC_STD_MASK |
  2454. RADEON_TV_DAC_RDACPD |
  2455. RADEON_TV_DAC_GDACPD |
  2456. RADEON_TV_DAC_BDACPD |
  2457. RADEON_TV_DAC_BGADJ_MASK |
  2458. RADEON_TV_DAC_DACADJ_MASK);
  2459. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  2460. RADEON_TV_DAC_NHOLD |
  2461. RADEON_TV_DAC_STD_PS2 |
  2462. (0x58 << 16));
  2463. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  2464. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  2465. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  2466. }
  2467. /* switch PM block to ACPI mode */
  2468. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  2469. tmp &= ~RADEON_PM_MODE_SEL;
  2470. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  2471. }
  2472. /*
  2473. * VRAM info
  2474. */
  2475. static void r100_vram_get_type(struct radeon_device *rdev)
  2476. {
  2477. uint32_t tmp;
  2478. rdev->mc.vram_is_ddr = false;
  2479. if (rdev->flags & RADEON_IS_IGP)
  2480. rdev->mc.vram_is_ddr = true;
  2481. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  2482. rdev->mc.vram_is_ddr = true;
  2483. if ((rdev->family == CHIP_RV100) ||
  2484. (rdev->family == CHIP_RS100) ||
  2485. (rdev->family == CHIP_RS200)) {
  2486. tmp = RREG32(RADEON_MEM_CNTL);
  2487. if (tmp & RV100_HALF_MODE) {
  2488. rdev->mc.vram_width = 32;
  2489. } else {
  2490. rdev->mc.vram_width = 64;
  2491. }
  2492. if (rdev->flags & RADEON_SINGLE_CRTC) {
  2493. rdev->mc.vram_width /= 4;
  2494. rdev->mc.vram_is_ddr = true;
  2495. }
  2496. } else if (rdev->family <= CHIP_RV280) {
  2497. tmp = RREG32(RADEON_MEM_CNTL);
  2498. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  2499. rdev->mc.vram_width = 128;
  2500. } else {
  2501. rdev->mc.vram_width = 64;
  2502. }
  2503. } else {
  2504. /* newer IGPs */
  2505. rdev->mc.vram_width = 128;
  2506. }
  2507. }
  2508. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  2509. {
  2510. u32 aper_size;
  2511. u8 byte;
  2512. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2513. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  2514. * that is has the 2nd generation multifunction PCI interface
  2515. */
  2516. if (rdev->family == CHIP_RV280 ||
  2517. rdev->family >= CHIP_RV350) {
  2518. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  2519. ~RADEON_HDP_APER_CNTL);
  2520. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  2521. return aper_size * 2;
  2522. }
  2523. /* Older cards have all sorts of funny issues to deal with. First
  2524. * check if it's a multifunction card by reading the PCI config
  2525. * header type... Limit those to one aperture size
  2526. */
  2527. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  2528. if (byte & 0x80) {
  2529. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  2530. DRM_INFO("Limiting VRAM to one aperture\n");
  2531. return aper_size;
  2532. }
  2533. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  2534. * have set it up. We don't write this as it's broken on some ASICs but
  2535. * we expect the BIOS to have done the right thing (might be too optimistic...)
  2536. */
  2537. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  2538. return aper_size * 2;
  2539. return aper_size;
  2540. }
  2541. void r100_vram_init_sizes(struct radeon_device *rdev)
  2542. {
  2543. u64 config_aper_size;
  2544. /* work out accessible VRAM */
  2545. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2546. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2547. rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
  2548. /* FIXME we don't use the second aperture yet when we could use it */
  2549. if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
  2550. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2551. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2552. if (rdev->flags & RADEON_IS_IGP) {
  2553. uint32_t tom;
  2554. /* read NB_TOM to get the amount of ram stolen for the GPU */
  2555. tom = RREG32(RADEON_NB_TOM);
  2556. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  2557. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2558. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2559. } else {
  2560. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  2561. /* Some production boards of m6 will report 0
  2562. * if it's 8 MB
  2563. */
  2564. if (rdev->mc.real_vram_size == 0) {
  2565. rdev->mc.real_vram_size = 8192 * 1024;
  2566. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2567. }
  2568. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  2569. * Novell bug 204882 + along with lots of ubuntu ones
  2570. */
  2571. if (rdev->mc.aper_size > config_aper_size)
  2572. config_aper_size = rdev->mc.aper_size;
  2573. if (config_aper_size > rdev->mc.real_vram_size)
  2574. rdev->mc.mc_vram_size = config_aper_size;
  2575. else
  2576. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2577. }
  2578. }
  2579. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  2580. {
  2581. uint32_t temp;
  2582. temp = RREG32(RADEON_CONFIG_CNTL);
  2583. if (state == false) {
  2584. temp &= ~RADEON_CFG_VGA_RAM_EN;
  2585. temp |= RADEON_CFG_VGA_IO_DIS;
  2586. } else {
  2587. temp &= ~RADEON_CFG_VGA_IO_DIS;
  2588. }
  2589. WREG32(RADEON_CONFIG_CNTL, temp);
  2590. }
  2591. static void r100_mc_init(struct radeon_device *rdev)
  2592. {
  2593. u64 base;
  2594. r100_vram_get_type(rdev);
  2595. r100_vram_init_sizes(rdev);
  2596. base = rdev->mc.aper_base;
  2597. if (rdev->flags & RADEON_IS_IGP)
  2598. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  2599. radeon_vram_location(rdev, &rdev->mc, base);
  2600. rdev->mc.gtt_base_align = 0;
  2601. if (!(rdev->flags & RADEON_IS_AGP))
  2602. radeon_gtt_location(rdev, &rdev->mc);
  2603. radeon_update_bandwidth_info(rdev);
  2604. }
  2605. /*
  2606. * Indirect registers accessor
  2607. */
  2608. void r100_pll_errata_after_index(struct radeon_device *rdev)
  2609. {
  2610. if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
  2611. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  2612. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  2613. }
  2614. }
  2615. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  2616. {
  2617. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  2618. * or the chip could hang on a subsequent access
  2619. */
  2620. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  2621. mdelay(5);
  2622. }
  2623. /* This function is required to workaround a hardware bug in some (all?)
  2624. * revisions of the R300. This workaround should be called after every
  2625. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  2626. * may not be correct.
  2627. */
  2628. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  2629. uint32_t save, tmp;
  2630. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  2631. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  2632. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  2633. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  2634. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  2635. }
  2636. }
  2637. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  2638. {
  2639. uint32_t data;
  2640. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  2641. r100_pll_errata_after_index(rdev);
  2642. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  2643. r100_pll_errata_after_data(rdev);
  2644. return data;
  2645. }
  2646. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2647. {
  2648. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  2649. r100_pll_errata_after_index(rdev);
  2650. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  2651. r100_pll_errata_after_data(rdev);
  2652. }
  2653. static void r100_set_safe_registers(struct radeon_device *rdev)
  2654. {
  2655. if (ASIC_IS_RN50(rdev)) {
  2656. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  2657. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  2658. } else if (rdev->family < CHIP_R200) {
  2659. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  2660. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  2661. } else {
  2662. r200_set_safe_registers(rdev);
  2663. }
  2664. }
  2665. /*
  2666. * Debugfs info
  2667. */
  2668. #if defined(CONFIG_DEBUG_FS)
  2669. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  2670. {
  2671. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2672. struct drm_device *dev = node->minor->dev;
  2673. struct radeon_device *rdev = dev->dev_private;
  2674. uint32_t reg, value;
  2675. unsigned i;
  2676. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  2677. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  2678. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2679. for (i = 0; i < 64; i++) {
  2680. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  2681. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  2682. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  2683. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  2684. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  2685. }
  2686. return 0;
  2687. }
  2688. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2689. {
  2690. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2691. struct drm_device *dev = node->minor->dev;
  2692. struct radeon_device *rdev = dev->dev_private;
  2693. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2694. uint32_t rdp, wdp;
  2695. unsigned count, i, j;
  2696. radeon_ring_free_size(rdev, ring);
  2697. rdp = RREG32(RADEON_CP_RB_RPTR);
  2698. wdp = RREG32(RADEON_CP_RB_WPTR);
  2699. count = (rdp + ring->ring_size - wdp) & ring->ptr_mask;
  2700. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2701. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  2702. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  2703. seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
  2704. seq_printf(m, "%u dwords in ring\n", count);
  2705. for (j = 0; j <= count; j++) {
  2706. i = (rdp + j) & ring->ptr_mask;
  2707. seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]);
  2708. }
  2709. return 0;
  2710. }
  2711. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  2712. {
  2713. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2714. struct drm_device *dev = node->minor->dev;
  2715. struct radeon_device *rdev = dev->dev_private;
  2716. uint32_t csq_stat, csq2_stat, tmp;
  2717. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  2718. unsigned i;
  2719. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2720. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  2721. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  2722. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  2723. r_rptr = (csq_stat >> 0) & 0x3ff;
  2724. r_wptr = (csq_stat >> 10) & 0x3ff;
  2725. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  2726. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  2727. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  2728. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  2729. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  2730. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  2731. seq_printf(m, "Ring rptr %u\n", r_rptr);
  2732. seq_printf(m, "Ring wptr %u\n", r_wptr);
  2733. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  2734. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  2735. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  2736. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  2737. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  2738. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  2739. seq_printf(m, "Ring fifo:\n");
  2740. for (i = 0; i < 256; i++) {
  2741. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2742. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2743. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  2744. }
  2745. seq_printf(m, "Indirect1 fifo:\n");
  2746. for (i = 256; i <= 512; i++) {
  2747. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2748. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2749. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  2750. }
  2751. seq_printf(m, "Indirect2 fifo:\n");
  2752. for (i = 640; i < ib1_wptr; i++) {
  2753. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2754. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2755. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  2756. }
  2757. return 0;
  2758. }
  2759. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  2760. {
  2761. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2762. struct drm_device *dev = node->minor->dev;
  2763. struct radeon_device *rdev = dev->dev_private;
  2764. uint32_t tmp;
  2765. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  2766. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  2767. tmp = RREG32(RADEON_MC_FB_LOCATION);
  2768. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  2769. tmp = RREG32(RADEON_BUS_CNTL);
  2770. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  2771. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  2772. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  2773. tmp = RREG32(RADEON_AGP_BASE);
  2774. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  2775. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  2776. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  2777. tmp = RREG32(0x01D0);
  2778. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  2779. tmp = RREG32(RADEON_AIC_LO_ADDR);
  2780. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2781. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2782. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2783. tmp = RREG32(0x01E4);
  2784. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2785. return 0;
  2786. }
  2787. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2788. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2789. };
  2790. static struct drm_info_list r100_debugfs_cp_list[] = {
  2791. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2792. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2793. };
  2794. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2795. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2796. };
  2797. #endif
  2798. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2799. {
  2800. #if defined(CONFIG_DEBUG_FS)
  2801. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2802. #else
  2803. return 0;
  2804. #endif
  2805. }
  2806. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2807. {
  2808. #if defined(CONFIG_DEBUG_FS)
  2809. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2810. #else
  2811. return 0;
  2812. #endif
  2813. }
  2814. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2815. {
  2816. #if defined(CONFIG_DEBUG_FS)
  2817. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2818. #else
  2819. return 0;
  2820. #endif
  2821. }
  2822. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2823. uint32_t tiling_flags, uint32_t pitch,
  2824. uint32_t offset, uint32_t obj_size)
  2825. {
  2826. int surf_index = reg * 16;
  2827. int flags = 0;
  2828. if (rdev->family <= CHIP_RS200) {
  2829. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2830. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2831. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2832. if (tiling_flags & RADEON_TILING_MACRO)
  2833. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2834. } else if (rdev->family <= CHIP_RV280) {
  2835. if (tiling_flags & (RADEON_TILING_MACRO))
  2836. flags |= R200_SURF_TILE_COLOR_MACRO;
  2837. if (tiling_flags & RADEON_TILING_MICRO)
  2838. flags |= R200_SURF_TILE_COLOR_MICRO;
  2839. } else {
  2840. if (tiling_flags & RADEON_TILING_MACRO)
  2841. flags |= R300_SURF_TILE_MACRO;
  2842. if (tiling_flags & RADEON_TILING_MICRO)
  2843. flags |= R300_SURF_TILE_MICRO;
  2844. }
  2845. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2846. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2847. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2848. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2849. /* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
  2850. if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
  2851. if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
  2852. if (ASIC_IS_RN50(rdev))
  2853. pitch /= 16;
  2854. }
  2855. /* r100/r200 divide by 16 */
  2856. if (rdev->family < CHIP_R300)
  2857. flags |= pitch / 16;
  2858. else
  2859. flags |= pitch / 8;
  2860. DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2861. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2862. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2863. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2864. return 0;
  2865. }
  2866. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2867. {
  2868. int surf_index = reg * 16;
  2869. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2870. }
  2871. void r100_bandwidth_update(struct radeon_device *rdev)
  2872. {
  2873. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2874. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2875. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2876. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2877. fixed20_12 memtcas_ff[8] = {
  2878. dfixed_init(1),
  2879. dfixed_init(2),
  2880. dfixed_init(3),
  2881. dfixed_init(0),
  2882. dfixed_init_half(1),
  2883. dfixed_init_half(2),
  2884. dfixed_init(0),
  2885. };
  2886. fixed20_12 memtcas_rs480_ff[8] = {
  2887. dfixed_init(0),
  2888. dfixed_init(1),
  2889. dfixed_init(2),
  2890. dfixed_init(3),
  2891. dfixed_init(0),
  2892. dfixed_init_half(1),
  2893. dfixed_init_half(2),
  2894. dfixed_init_half(3),
  2895. };
  2896. fixed20_12 memtcas2_ff[8] = {
  2897. dfixed_init(0),
  2898. dfixed_init(1),
  2899. dfixed_init(2),
  2900. dfixed_init(3),
  2901. dfixed_init(4),
  2902. dfixed_init(5),
  2903. dfixed_init(6),
  2904. dfixed_init(7),
  2905. };
  2906. fixed20_12 memtrbs[8] = {
  2907. dfixed_init(1),
  2908. dfixed_init_half(1),
  2909. dfixed_init(2),
  2910. dfixed_init_half(2),
  2911. dfixed_init(3),
  2912. dfixed_init_half(3),
  2913. dfixed_init(4),
  2914. dfixed_init_half(4)
  2915. };
  2916. fixed20_12 memtrbs_r4xx[8] = {
  2917. dfixed_init(4),
  2918. dfixed_init(5),
  2919. dfixed_init(6),
  2920. dfixed_init(7),
  2921. dfixed_init(8),
  2922. dfixed_init(9),
  2923. dfixed_init(10),
  2924. dfixed_init(11)
  2925. };
  2926. fixed20_12 min_mem_eff;
  2927. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2928. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2929. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2930. disp_drain_rate2, read_return_rate;
  2931. fixed20_12 time_disp1_drop_priority;
  2932. int c;
  2933. int cur_size = 16; /* in octawords */
  2934. int critical_point = 0, critical_point2;
  2935. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2936. int stop_req, max_stop_req;
  2937. struct drm_display_mode *mode1 = NULL;
  2938. struct drm_display_mode *mode2 = NULL;
  2939. uint32_t pixel_bytes1 = 0;
  2940. uint32_t pixel_bytes2 = 0;
  2941. radeon_update_display_priority(rdev);
  2942. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2943. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2944. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2945. }
  2946. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2947. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2948. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2949. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2950. }
  2951. }
  2952. min_mem_eff.full = dfixed_const_8(0);
  2953. /* get modes */
  2954. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2955. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2956. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2957. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2958. /* check crtc enables */
  2959. if (mode2)
  2960. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2961. if (mode1)
  2962. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2963. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2964. }
  2965. /*
  2966. * determine is there is enough bw for current mode
  2967. */
  2968. sclk_ff = rdev->pm.sclk;
  2969. mclk_ff = rdev->pm.mclk;
  2970. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2971. temp_ff.full = dfixed_const(temp);
  2972. mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
  2973. pix_clk.full = 0;
  2974. pix_clk2.full = 0;
  2975. peak_disp_bw.full = 0;
  2976. if (mode1) {
  2977. temp_ff.full = dfixed_const(1000);
  2978. pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
  2979. pix_clk.full = dfixed_div(pix_clk, temp_ff);
  2980. temp_ff.full = dfixed_const(pixel_bytes1);
  2981. peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
  2982. }
  2983. if (mode2) {
  2984. temp_ff.full = dfixed_const(1000);
  2985. pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
  2986. pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
  2987. temp_ff.full = dfixed_const(pixel_bytes2);
  2988. peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
  2989. }
  2990. mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
  2991. if (peak_disp_bw.full >= mem_bw.full) {
  2992. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2993. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2994. }
  2995. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2996. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2997. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2998. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2999. mem_trp = ((temp & 0x3)) + 1;
  3000. mem_tras = ((temp & 0x70) >> 4) + 1;
  3001. } else if (rdev->family == CHIP_R300 ||
  3002. rdev->family == CHIP_R350) { /* r300, r350 */
  3003. mem_trcd = (temp & 0x7) + 1;
  3004. mem_trp = ((temp >> 8) & 0x7) + 1;
  3005. mem_tras = ((temp >> 11) & 0xf) + 4;
  3006. } else if (rdev->family == CHIP_RV350 ||
  3007. rdev->family <= CHIP_RV380) {
  3008. /* rv3x0 */
  3009. mem_trcd = (temp & 0x7) + 3;
  3010. mem_trp = ((temp >> 8) & 0x7) + 3;
  3011. mem_tras = ((temp >> 11) & 0xf) + 6;
  3012. } else if (rdev->family == CHIP_R420 ||
  3013. rdev->family == CHIP_R423 ||
  3014. rdev->family == CHIP_RV410) {
  3015. /* r4xx */
  3016. mem_trcd = (temp & 0xf) + 3;
  3017. if (mem_trcd > 15)
  3018. mem_trcd = 15;
  3019. mem_trp = ((temp >> 8) & 0xf) + 3;
  3020. if (mem_trp > 15)
  3021. mem_trp = 15;
  3022. mem_tras = ((temp >> 12) & 0x1f) + 6;
  3023. if (mem_tras > 31)
  3024. mem_tras = 31;
  3025. } else { /* RV200, R200 */
  3026. mem_trcd = (temp & 0x7) + 1;
  3027. mem_trp = ((temp >> 8) & 0x7) + 1;
  3028. mem_tras = ((temp >> 12) & 0xf) + 4;
  3029. }
  3030. /* convert to FF */
  3031. trcd_ff.full = dfixed_const(mem_trcd);
  3032. trp_ff.full = dfixed_const(mem_trp);
  3033. tras_ff.full = dfixed_const(mem_tras);
  3034. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  3035. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  3036. data = (temp & (7 << 20)) >> 20;
  3037. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  3038. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  3039. tcas_ff = memtcas_rs480_ff[data];
  3040. else
  3041. tcas_ff = memtcas_ff[data];
  3042. } else
  3043. tcas_ff = memtcas2_ff[data];
  3044. if (rdev->family == CHIP_RS400 ||
  3045. rdev->family == CHIP_RS480) {
  3046. /* extra cas latency stored in bits 23-25 0-4 clocks */
  3047. data = (temp >> 23) & 0x7;
  3048. if (data < 5)
  3049. tcas_ff.full += dfixed_const(data);
  3050. }
  3051. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  3052. /* on the R300, Tcas is included in Trbs.
  3053. */
  3054. temp = RREG32(RADEON_MEM_CNTL);
  3055. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  3056. if (data == 1) {
  3057. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  3058. temp = RREG32(R300_MC_IND_INDEX);
  3059. temp &= ~R300_MC_IND_ADDR_MASK;
  3060. temp |= R300_MC_READ_CNTL_CD_mcind;
  3061. WREG32(R300_MC_IND_INDEX, temp);
  3062. temp = RREG32(R300_MC_IND_DATA);
  3063. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  3064. } else {
  3065. temp = RREG32(R300_MC_READ_CNTL_AB);
  3066. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  3067. }
  3068. } else {
  3069. temp = RREG32(R300_MC_READ_CNTL_AB);
  3070. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  3071. }
  3072. if (rdev->family == CHIP_RV410 ||
  3073. rdev->family == CHIP_R420 ||
  3074. rdev->family == CHIP_R423)
  3075. trbs_ff = memtrbs_r4xx[data];
  3076. else
  3077. trbs_ff = memtrbs[data];
  3078. tcas_ff.full += trbs_ff.full;
  3079. }
  3080. sclk_eff_ff.full = sclk_ff.full;
  3081. if (rdev->flags & RADEON_IS_AGP) {
  3082. fixed20_12 agpmode_ff;
  3083. agpmode_ff.full = dfixed_const(radeon_agpmode);
  3084. temp_ff.full = dfixed_const_666(16);
  3085. sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
  3086. }
  3087. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  3088. if (ASIC_IS_R300(rdev)) {
  3089. sclk_delay_ff.full = dfixed_const(250);
  3090. } else {
  3091. if ((rdev->family == CHIP_RV100) ||
  3092. rdev->flags & RADEON_IS_IGP) {
  3093. if (rdev->mc.vram_is_ddr)
  3094. sclk_delay_ff.full = dfixed_const(41);
  3095. else
  3096. sclk_delay_ff.full = dfixed_const(33);
  3097. } else {
  3098. if (rdev->mc.vram_width == 128)
  3099. sclk_delay_ff.full = dfixed_const(57);
  3100. else
  3101. sclk_delay_ff.full = dfixed_const(41);
  3102. }
  3103. }
  3104. mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
  3105. if (rdev->mc.vram_is_ddr) {
  3106. if (rdev->mc.vram_width == 32) {
  3107. k1.full = dfixed_const(40);
  3108. c = 3;
  3109. } else {
  3110. k1.full = dfixed_const(20);
  3111. c = 1;
  3112. }
  3113. } else {
  3114. k1.full = dfixed_const(40);
  3115. c = 3;
  3116. }
  3117. temp_ff.full = dfixed_const(2);
  3118. mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
  3119. temp_ff.full = dfixed_const(c);
  3120. mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
  3121. temp_ff.full = dfixed_const(4);
  3122. mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
  3123. mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
  3124. mc_latency_mclk.full += k1.full;
  3125. mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
  3126. mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
  3127. /*
  3128. HW cursor time assuming worst case of full size colour cursor.
  3129. */
  3130. temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  3131. temp_ff.full += trcd_ff.full;
  3132. if (temp_ff.full < tras_ff.full)
  3133. temp_ff.full = tras_ff.full;
  3134. cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
  3135. temp_ff.full = dfixed_const(cur_size);
  3136. cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
  3137. /*
  3138. Find the total latency for the display data.
  3139. */
  3140. disp_latency_overhead.full = dfixed_const(8);
  3141. disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
  3142. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  3143. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  3144. if (mc_latency_mclk.full > mc_latency_sclk.full)
  3145. disp_latency.full = mc_latency_mclk.full;
  3146. else
  3147. disp_latency.full = mc_latency_sclk.full;
  3148. /* setup Max GRPH_STOP_REQ default value */
  3149. if (ASIC_IS_RV100(rdev))
  3150. max_stop_req = 0x5c;
  3151. else
  3152. max_stop_req = 0x7c;
  3153. if (mode1) {
  3154. /* CRTC1
  3155. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  3156. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  3157. */
  3158. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  3159. if (stop_req > max_stop_req)
  3160. stop_req = max_stop_req;
  3161. /*
  3162. Find the drain rate of the display buffer.
  3163. */
  3164. temp_ff.full = dfixed_const((16/pixel_bytes1));
  3165. disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
  3166. /*
  3167. Find the critical point of the display buffer.
  3168. */
  3169. crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
  3170. crit_point_ff.full += dfixed_const_half(0);
  3171. critical_point = dfixed_trunc(crit_point_ff);
  3172. if (rdev->disp_priority == 2) {
  3173. critical_point = 0;
  3174. }
  3175. /*
  3176. The critical point should never be above max_stop_req-4. Setting
  3177. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  3178. */
  3179. if (max_stop_req - critical_point < 4)
  3180. critical_point = 0;
  3181. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  3182. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  3183. critical_point = 0x10;
  3184. }
  3185. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  3186. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  3187. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  3188. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  3189. if ((rdev->family == CHIP_R350) &&
  3190. (stop_req > 0x15)) {
  3191. stop_req -= 0x10;
  3192. }
  3193. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  3194. temp |= RADEON_GRPH_BUFFER_SIZE;
  3195. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  3196. RADEON_GRPH_CRITICAL_AT_SOF |
  3197. RADEON_GRPH_STOP_CNTL);
  3198. /*
  3199. Write the result into the register.
  3200. */
  3201. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  3202. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  3203. #if 0
  3204. if ((rdev->family == CHIP_RS400) ||
  3205. (rdev->family == CHIP_RS480)) {
  3206. /* attempt to program RS400 disp regs correctly ??? */
  3207. temp = RREG32(RS400_DISP1_REG_CNTL);
  3208. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  3209. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  3210. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  3211. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  3212. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  3213. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  3214. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  3215. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  3216. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  3217. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  3218. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  3219. }
  3220. #endif
  3221. DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
  3222. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  3223. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  3224. }
  3225. if (mode2) {
  3226. u32 grph2_cntl;
  3227. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  3228. if (stop_req > max_stop_req)
  3229. stop_req = max_stop_req;
  3230. /*
  3231. Find the drain rate of the display buffer.
  3232. */
  3233. temp_ff.full = dfixed_const((16/pixel_bytes2));
  3234. disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
  3235. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  3236. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  3237. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  3238. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  3239. if ((rdev->family == CHIP_R350) &&
  3240. (stop_req > 0x15)) {
  3241. stop_req -= 0x10;
  3242. }
  3243. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  3244. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  3245. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  3246. RADEON_GRPH_CRITICAL_AT_SOF |
  3247. RADEON_GRPH_STOP_CNTL);
  3248. if ((rdev->family == CHIP_RS100) ||
  3249. (rdev->family == CHIP_RS200))
  3250. critical_point2 = 0;
  3251. else {
  3252. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  3253. temp_ff.full = dfixed_const(temp);
  3254. temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
  3255. if (sclk_ff.full < temp_ff.full)
  3256. temp_ff.full = sclk_ff.full;
  3257. read_return_rate.full = temp_ff.full;
  3258. if (mode1) {
  3259. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  3260. time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
  3261. } else {
  3262. time_disp1_drop_priority.full = 0;
  3263. }
  3264. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  3265. crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
  3266. crit_point_ff.full += dfixed_const_half(0);
  3267. critical_point2 = dfixed_trunc(crit_point_ff);
  3268. if (rdev->disp_priority == 2) {
  3269. critical_point2 = 0;
  3270. }
  3271. if (max_stop_req - critical_point2 < 4)
  3272. critical_point2 = 0;
  3273. }
  3274. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  3275. /* some R300 cards have problem with this set to 0 */
  3276. critical_point2 = 0x10;
  3277. }
  3278. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  3279. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  3280. if ((rdev->family == CHIP_RS400) ||
  3281. (rdev->family == CHIP_RS480)) {
  3282. #if 0
  3283. /* attempt to program RS400 disp2 regs correctly ??? */
  3284. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  3285. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  3286. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  3287. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  3288. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  3289. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  3290. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  3291. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  3292. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  3293. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  3294. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  3295. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  3296. #endif
  3297. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  3298. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  3299. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  3300. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  3301. }
  3302. DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
  3303. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  3304. }
  3305. }
  3306. int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3307. {
  3308. uint32_t scratch;
  3309. uint32_t tmp = 0;
  3310. unsigned i;
  3311. int r;
  3312. r = radeon_scratch_get(rdev, &scratch);
  3313. if (r) {
  3314. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3315. return r;
  3316. }
  3317. WREG32(scratch, 0xCAFEDEAD);
  3318. r = radeon_ring_lock(rdev, ring, 2);
  3319. if (r) {
  3320. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3321. radeon_scratch_free(rdev, scratch);
  3322. return r;
  3323. }
  3324. radeon_ring_write(ring, PACKET0(scratch, 0));
  3325. radeon_ring_write(ring, 0xDEADBEEF);
  3326. radeon_ring_unlock_commit(rdev, ring);
  3327. for (i = 0; i < rdev->usec_timeout; i++) {
  3328. tmp = RREG32(scratch);
  3329. if (tmp == 0xDEADBEEF) {
  3330. break;
  3331. }
  3332. DRM_UDELAY(1);
  3333. }
  3334. if (i < rdev->usec_timeout) {
  3335. DRM_INFO("ring test succeeded in %d usecs\n", i);
  3336. } else {
  3337. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  3338. scratch, tmp);
  3339. r = -EINVAL;
  3340. }
  3341. radeon_scratch_free(rdev, scratch);
  3342. return r;
  3343. }
  3344. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3345. {
  3346. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3347. if (ring->rptr_save_reg) {
  3348. u32 next_rptr = ring->wptr + 2 + 3;
  3349. radeon_ring_write(ring, PACKET0(ring->rptr_save_reg, 0));
  3350. radeon_ring_write(ring, next_rptr);
  3351. }
  3352. radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1));
  3353. radeon_ring_write(ring, ib->gpu_addr);
  3354. radeon_ring_write(ring, ib->length_dw);
  3355. }
  3356. int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3357. {
  3358. struct radeon_ib ib;
  3359. uint32_t scratch;
  3360. uint32_t tmp = 0;
  3361. unsigned i;
  3362. int r;
  3363. r = radeon_scratch_get(rdev, &scratch);
  3364. if (r) {
  3365. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3366. return r;
  3367. }
  3368. WREG32(scratch, 0xCAFEDEAD);
  3369. r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, NULL, 256);
  3370. if (r) {
  3371. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3372. goto free_scratch;
  3373. }
  3374. ib.ptr[0] = PACKET0(scratch, 0);
  3375. ib.ptr[1] = 0xDEADBEEF;
  3376. ib.ptr[2] = PACKET2(0);
  3377. ib.ptr[3] = PACKET2(0);
  3378. ib.ptr[4] = PACKET2(0);
  3379. ib.ptr[5] = PACKET2(0);
  3380. ib.ptr[6] = PACKET2(0);
  3381. ib.ptr[7] = PACKET2(0);
  3382. ib.length_dw = 8;
  3383. r = radeon_ib_schedule(rdev, &ib, NULL);
  3384. if (r) {
  3385. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3386. goto free_ib;
  3387. }
  3388. r = radeon_fence_wait(ib.fence, false);
  3389. if (r) {
  3390. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3391. goto free_ib;
  3392. }
  3393. for (i = 0; i < rdev->usec_timeout; i++) {
  3394. tmp = RREG32(scratch);
  3395. if (tmp == 0xDEADBEEF) {
  3396. break;
  3397. }
  3398. DRM_UDELAY(1);
  3399. }
  3400. if (i < rdev->usec_timeout) {
  3401. DRM_INFO("ib test succeeded in %u usecs\n", i);
  3402. } else {
  3403. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3404. scratch, tmp);
  3405. r = -EINVAL;
  3406. }
  3407. free_ib:
  3408. radeon_ib_free(rdev, &ib);
  3409. free_scratch:
  3410. radeon_scratch_free(rdev, scratch);
  3411. return r;
  3412. }
  3413. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  3414. {
  3415. /* Shutdown CP we shouldn't need to do that but better be safe than
  3416. * sorry
  3417. */
  3418. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3419. WREG32(R_000740_CP_CSQ_CNTL, 0);
  3420. /* Save few CRTC registers */
  3421. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  3422. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  3423. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  3424. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  3425. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3426. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  3427. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  3428. }
  3429. /* Disable VGA aperture access */
  3430. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  3431. /* Disable cursor, overlay, crtc */
  3432. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  3433. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  3434. S_000054_CRTC_DISPLAY_DIS(1));
  3435. WREG32(R_000050_CRTC_GEN_CNTL,
  3436. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  3437. S_000050_CRTC_DISP_REQ_EN_B(1));
  3438. WREG32(R_000420_OV0_SCALE_CNTL,
  3439. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  3440. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  3441. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3442. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  3443. S_000360_CUR2_LOCK(1));
  3444. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  3445. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  3446. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  3447. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  3448. WREG32(R_000360_CUR2_OFFSET,
  3449. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  3450. }
  3451. }
  3452. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  3453. {
  3454. /* Update base address for crtc */
  3455. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3456. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3457. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3458. }
  3459. /* Restore CRTC registers */
  3460. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  3461. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  3462. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  3463. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3464. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  3465. }
  3466. }
  3467. void r100_vga_render_disable(struct radeon_device *rdev)
  3468. {
  3469. u32 tmp;
  3470. tmp = RREG8(R_0003C2_GENMO_WT);
  3471. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  3472. }
  3473. static void r100_debugfs(struct radeon_device *rdev)
  3474. {
  3475. int r;
  3476. r = r100_debugfs_mc_info_init(rdev);
  3477. if (r)
  3478. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  3479. }
  3480. static void r100_mc_program(struct radeon_device *rdev)
  3481. {
  3482. struct r100_mc_save save;
  3483. /* Stops all mc clients */
  3484. r100_mc_stop(rdev, &save);
  3485. if (rdev->flags & RADEON_IS_AGP) {
  3486. WREG32(R_00014C_MC_AGP_LOCATION,
  3487. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3488. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3489. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3490. if (rdev->family > CHIP_RV200)
  3491. WREG32(R_00015C_AGP_BASE_2,
  3492. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3493. } else {
  3494. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3495. WREG32(R_000170_AGP_BASE, 0);
  3496. if (rdev->family > CHIP_RV200)
  3497. WREG32(R_00015C_AGP_BASE_2, 0);
  3498. }
  3499. /* Wait for mc idle */
  3500. if (r100_mc_wait_for_idle(rdev))
  3501. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3502. /* Program MC, should be a 32bits limited address space */
  3503. WREG32(R_000148_MC_FB_LOCATION,
  3504. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3505. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3506. r100_mc_resume(rdev, &save);
  3507. }
  3508. static void r100_clock_startup(struct radeon_device *rdev)
  3509. {
  3510. u32 tmp;
  3511. if (radeon_dynclks != -1 && radeon_dynclks)
  3512. radeon_legacy_set_clock_gating(rdev, 1);
  3513. /* We need to force on some of the block */
  3514. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3515. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3516. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3517. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3518. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3519. }
  3520. static int r100_startup(struct radeon_device *rdev)
  3521. {
  3522. int r;
  3523. /* set common regs */
  3524. r100_set_common_regs(rdev);
  3525. /* program mc */
  3526. r100_mc_program(rdev);
  3527. /* Resume clock */
  3528. r100_clock_startup(rdev);
  3529. /* Initialize GART (initialize after TTM so we can allocate
  3530. * memory through TTM but finalize after TTM) */
  3531. r100_enable_bm(rdev);
  3532. if (rdev->flags & RADEON_IS_PCI) {
  3533. r = r100_pci_gart_enable(rdev);
  3534. if (r)
  3535. return r;
  3536. }
  3537. /* allocate wb buffer */
  3538. r = radeon_wb_init(rdev);
  3539. if (r)
  3540. return r;
  3541. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3542. if (r) {
  3543. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3544. return r;
  3545. }
  3546. /* Enable IRQ */
  3547. r100_irq_set(rdev);
  3548. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3549. /* 1M ring buffer */
  3550. r = r100_cp_init(rdev, 1024 * 1024);
  3551. if (r) {
  3552. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  3553. return r;
  3554. }
  3555. r = radeon_ib_pool_init(rdev);
  3556. if (r) {
  3557. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  3558. return r;
  3559. }
  3560. return 0;
  3561. }
  3562. int r100_resume(struct radeon_device *rdev)
  3563. {
  3564. int r;
  3565. /* Make sur GART are not working */
  3566. if (rdev->flags & RADEON_IS_PCI)
  3567. r100_pci_gart_disable(rdev);
  3568. /* Resume clock before doing reset */
  3569. r100_clock_startup(rdev);
  3570. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3571. if (radeon_asic_reset(rdev)) {
  3572. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3573. RREG32(R_000E40_RBBM_STATUS),
  3574. RREG32(R_0007C0_CP_STAT));
  3575. }
  3576. /* post */
  3577. radeon_combios_asic_init(rdev->ddev);
  3578. /* Resume clock after posting */
  3579. r100_clock_startup(rdev);
  3580. /* Initialize surface registers */
  3581. radeon_surface_init(rdev);
  3582. rdev->accel_working = true;
  3583. r = r100_startup(rdev);
  3584. if (r) {
  3585. rdev->accel_working = false;
  3586. }
  3587. return r;
  3588. }
  3589. int r100_suspend(struct radeon_device *rdev)
  3590. {
  3591. r100_cp_disable(rdev);
  3592. radeon_wb_disable(rdev);
  3593. r100_irq_disable(rdev);
  3594. if (rdev->flags & RADEON_IS_PCI)
  3595. r100_pci_gart_disable(rdev);
  3596. return 0;
  3597. }
  3598. void r100_fini(struct radeon_device *rdev)
  3599. {
  3600. r100_cp_fini(rdev);
  3601. radeon_wb_fini(rdev);
  3602. radeon_ib_pool_fini(rdev);
  3603. radeon_gem_fini(rdev);
  3604. if (rdev->flags & RADEON_IS_PCI)
  3605. r100_pci_gart_fini(rdev);
  3606. radeon_agp_fini(rdev);
  3607. radeon_irq_kms_fini(rdev);
  3608. radeon_fence_driver_fini(rdev);
  3609. radeon_bo_fini(rdev);
  3610. radeon_atombios_fini(rdev);
  3611. kfree(rdev->bios);
  3612. rdev->bios = NULL;
  3613. }
  3614. /*
  3615. * Due to how kexec works, it can leave the hw fully initialised when it
  3616. * boots the new kernel. However doing our init sequence with the CP and
  3617. * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
  3618. * do some quick sanity checks and restore sane values to avoid this
  3619. * problem.
  3620. */
  3621. void r100_restore_sanity(struct radeon_device *rdev)
  3622. {
  3623. u32 tmp;
  3624. tmp = RREG32(RADEON_CP_CSQ_CNTL);
  3625. if (tmp) {
  3626. WREG32(RADEON_CP_CSQ_CNTL, 0);
  3627. }
  3628. tmp = RREG32(RADEON_CP_RB_CNTL);
  3629. if (tmp) {
  3630. WREG32(RADEON_CP_RB_CNTL, 0);
  3631. }
  3632. tmp = RREG32(RADEON_SCRATCH_UMSK);
  3633. if (tmp) {
  3634. WREG32(RADEON_SCRATCH_UMSK, 0);
  3635. }
  3636. }
  3637. int r100_init(struct radeon_device *rdev)
  3638. {
  3639. int r;
  3640. /* Register debugfs file specific to this group of asics */
  3641. r100_debugfs(rdev);
  3642. /* Disable VGA */
  3643. r100_vga_render_disable(rdev);
  3644. /* Initialize scratch registers */
  3645. radeon_scratch_init(rdev);
  3646. /* Initialize surface registers */
  3647. radeon_surface_init(rdev);
  3648. /* sanity check some register to avoid hangs like after kexec */
  3649. r100_restore_sanity(rdev);
  3650. /* TODO: disable VGA need to use VGA request */
  3651. /* BIOS*/
  3652. if (!radeon_get_bios(rdev)) {
  3653. if (ASIC_IS_AVIVO(rdev))
  3654. return -EINVAL;
  3655. }
  3656. if (rdev->is_atom_bios) {
  3657. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3658. return -EINVAL;
  3659. } else {
  3660. r = radeon_combios_init(rdev);
  3661. if (r)
  3662. return r;
  3663. }
  3664. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3665. if (radeon_asic_reset(rdev)) {
  3666. dev_warn(rdev->dev,
  3667. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3668. RREG32(R_000E40_RBBM_STATUS),
  3669. RREG32(R_0007C0_CP_STAT));
  3670. }
  3671. /* check if cards are posted or not */
  3672. if (radeon_boot_test_post_card(rdev) == false)
  3673. return -EINVAL;
  3674. /* Set asic errata */
  3675. r100_errata(rdev);
  3676. /* Initialize clocks */
  3677. radeon_get_clock_info(rdev->ddev);
  3678. /* initialize AGP */
  3679. if (rdev->flags & RADEON_IS_AGP) {
  3680. r = radeon_agp_init(rdev);
  3681. if (r) {
  3682. radeon_agp_disable(rdev);
  3683. }
  3684. }
  3685. /* initialize VRAM */
  3686. r100_mc_init(rdev);
  3687. /* Fence driver */
  3688. r = radeon_fence_driver_init(rdev);
  3689. if (r)
  3690. return r;
  3691. r = radeon_irq_kms_init(rdev);
  3692. if (r)
  3693. return r;
  3694. /* Memory manager */
  3695. r = radeon_bo_init(rdev);
  3696. if (r)
  3697. return r;
  3698. if (rdev->flags & RADEON_IS_PCI) {
  3699. r = r100_pci_gart_init(rdev);
  3700. if (r)
  3701. return r;
  3702. }
  3703. r100_set_safe_registers(rdev);
  3704. rdev->accel_working = true;
  3705. r = r100_startup(rdev);
  3706. if (r) {
  3707. /* Somethings want wront with the accel init stop accel */
  3708. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3709. r100_cp_fini(rdev);
  3710. radeon_wb_fini(rdev);
  3711. radeon_ib_pool_fini(rdev);
  3712. radeon_irq_kms_fini(rdev);
  3713. if (rdev->flags & RADEON_IS_PCI)
  3714. r100_pci_gart_fini(rdev);
  3715. rdev->accel_working = false;
  3716. }
  3717. return 0;
  3718. }
  3719. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
  3720. bool always_indirect)
  3721. {
  3722. if (reg < rdev->rmmio_size && !always_indirect)
  3723. return readl(((void __iomem *)rdev->rmmio) + reg);
  3724. else {
  3725. unsigned long flags;
  3726. uint32_t ret;
  3727. spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
  3728. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  3729. ret = readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  3730. spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
  3731. return ret;
  3732. }
  3733. }
  3734. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
  3735. bool always_indirect)
  3736. {
  3737. if (reg < rdev->rmmio_size && !always_indirect)
  3738. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  3739. else {
  3740. unsigned long flags;
  3741. spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
  3742. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  3743. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  3744. spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
  3745. }
  3746. }
  3747. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
  3748. {
  3749. if (reg < rdev->rio_mem_size)
  3750. return ioread32(rdev->rio_mem + reg);
  3751. else {
  3752. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  3753. return ioread32(rdev->rio_mem + RADEON_MM_DATA);
  3754. }
  3755. }
  3756. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  3757. {
  3758. if (reg < rdev->rio_mem_size)
  3759. iowrite32(v, rdev->rio_mem + reg);
  3760. else {
  3761. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  3762. iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
  3763. }
  3764. }