nid.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #ifndef NI_H
  25. #define NI_H
  26. #define CAYMAN_MAX_SH_GPRS 256
  27. #define CAYMAN_MAX_TEMP_GPRS 16
  28. #define CAYMAN_MAX_SH_THREADS 256
  29. #define CAYMAN_MAX_SH_STACK_ENTRIES 4096
  30. #define CAYMAN_MAX_FRC_EOV_CNT 16384
  31. #define CAYMAN_MAX_BACKENDS 8
  32. #define CAYMAN_MAX_BACKENDS_MASK 0xFF
  33. #define CAYMAN_MAX_BACKENDS_PER_SE_MASK 0xF
  34. #define CAYMAN_MAX_SIMDS 16
  35. #define CAYMAN_MAX_SIMDS_MASK 0xFFFF
  36. #define CAYMAN_MAX_SIMDS_PER_SE_MASK 0xFFF
  37. #define CAYMAN_MAX_PIPES 8
  38. #define CAYMAN_MAX_PIPES_MASK 0xFF
  39. #define CAYMAN_MAX_LDS_NUM 0xFFFF
  40. #define CAYMAN_MAX_TCC 16
  41. #define CAYMAN_MAX_TCC_MASK 0xFF
  42. #define CAYMAN_GB_ADDR_CONFIG_GOLDEN 0x02011003
  43. #define ARUBA_GB_ADDR_CONFIG_GOLDEN 0x12010001
  44. #define DMIF_ADDR_CONFIG 0xBD4
  45. #define SRBM_GFX_CNTL 0x0E44
  46. #define RINGID(x) (((x) & 0x3) << 0)
  47. #define VMID(x) (((x) & 0x7) << 0)
  48. #define SRBM_STATUS 0x0E50
  49. #define RLC_RQ_PENDING (1 << 3)
  50. #define GRBM_RQ_PENDING (1 << 5)
  51. #define VMC_BUSY (1 << 8)
  52. #define MCB_BUSY (1 << 9)
  53. #define MCB_NON_DISPLAY_BUSY (1 << 10)
  54. #define MCC_BUSY (1 << 11)
  55. #define MCD_BUSY (1 << 12)
  56. #define SEM_BUSY (1 << 14)
  57. #define RLC_BUSY (1 << 15)
  58. #define IH_BUSY (1 << 17)
  59. #define SRBM_SOFT_RESET 0x0E60
  60. #define SOFT_RESET_BIF (1 << 1)
  61. #define SOFT_RESET_CG (1 << 2)
  62. #define SOFT_RESET_DC (1 << 5)
  63. #define SOFT_RESET_DMA1 (1 << 6)
  64. #define SOFT_RESET_GRBM (1 << 8)
  65. #define SOFT_RESET_HDP (1 << 9)
  66. #define SOFT_RESET_IH (1 << 10)
  67. #define SOFT_RESET_MC (1 << 11)
  68. #define SOFT_RESET_RLC (1 << 13)
  69. #define SOFT_RESET_ROM (1 << 14)
  70. #define SOFT_RESET_SEM (1 << 15)
  71. #define SOFT_RESET_VMC (1 << 17)
  72. #define SOFT_RESET_DMA (1 << 20)
  73. #define SOFT_RESET_TST (1 << 21)
  74. #define SOFT_RESET_REGBB (1 << 22)
  75. #define SOFT_RESET_ORB (1 << 23)
  76. #define SRBM_STATUS2 0x0EC4
  77. #define DMA_BUSY (1 << 5)
  78. #define DMA1_BUSY (1 << 6)
  79. #define VM_CONTEXT0_REQUEST_RESPONSE 0x1470
  80. #define REQUEST_TYPE(x) (((x) & 0xf) << 0)
  81. #define RESPONSE_TYPE_MASK 0x000000F0
  82. #define RESPONSE_TYPE_SHIFT 4
  83. #define VM_L2_CNTL 0x1400
  84. #define ENABLE_L2_CACHE (1 << 0)
  85. #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
  86. #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
  87. #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
  88. #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 14)
  89. #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 18)
  90. /* CONTEXT1_IDENTITY_ACCESS_MODE
  91. * 0 physical = logical
  92. * 1 logical via context1 page table
  93. * 2 inside identity aperture use translation, outside physical = logical
  94. * 3 inside identity aperture physical = logical, outside use translation
  95. */
  96. #define VM_L2_CNTL2 0x1404
  97. #define INVALIDATE_ALL_L1_TLBS (1 << 0)
  98. #define INVALIDATE_L2_CACHE (1 << 1)
  99. #define VM_L2_CNTL3 0x1408
  100. #define BANK_SELECT(x) ((x) << 0)
  101. #define CACHE_UPDATE_MODE(x) ((x) << 6)
  102. #define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
  103. #define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
  104. #define VM_L2_STATUS 0x140C
  105. #define L2_BUSY (1 << 0)
  106. #define VM_CONTEXT0_CNTL 0x1410
  107. #define ENABLE_CONTEXT (1 << 0)
  108. #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
  109. #define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
  110. #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
  111. #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
  112. #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
  113. #define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
  114. #define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
  115. #define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
  116. #define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
  117. #define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
  118. #define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
  119. #define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
  120. #define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
  121. #define VM_CONTEXT1_CNTL 0x1414
  122. #define VM_CONTEXT0_CNTL2 0x1430
  123. #define VM_CONTEXT1_CNTL2 0x1434
  124. #define VM_INVALIDATE_REQUEST 0x1478
  125. #define VM_INVALIDATE_RESPONSE 0x147c
  126. #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
  127. #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
  128. #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153C
  129. #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155C
  130. #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
  131. #define MC_SHARED_CHMAP 0x2004
  132. #define NOOFCHAN_SHIFT 12
  133. #define NOOFCHAN_MASK 0x00003000
  134. #define MC_SHARED_CHREMAP 0x2008
  135. #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
  136. #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
  137. #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
  138. #define MC_VM_MX_L1_TLB_CNTL 0x2064
  139. #define ENABLE_L1_TLB (1 << 0)
  140. #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
  141. #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
  142. #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
  143. #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
  144. #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
  145. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  146. #define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
  147. #define FUS_MC_VM_FB_OFFSET 0x2068
  148. #define MC_SHARED_BLACKOUT_CNTL 0x20ac
  149. #define MC_ARB_RAMCFG 0x2760
  150. #define NOOFBANK_SHIFT 0
  151. #define NOOFBANK_MASK 0x00000003
  152. #define NOOFRANK_SHIFT 2
  153. #define NOOFRANK_MASK 0x00000004
  154. #define NOOFROWS_SHIFT 3
  155. #define NOOFROWS_MASK 0x00000038
  156. #define NOOFCOLS_SHIFT 6
  157. #define NOOFCOLS_MASK 0x000000C0
  158. #define CHANSIZE_SHIFT 8
  159. #define CHANSIZE_MASK 0x00000100
  160. #define BURSTLENGTH_SHIFT 9
  161. #define BURSTLENGTH_MASK 0x00000200
  162. #define CHANSIZE_OVERRIDE (1 << 11)
  163. #define MC_SEQ_SUP_CNTL 0x28c8
  164. #define RUN_MASK (1 << 0)
  165. #define MC_SEQ_SUP_PGM 0x28cc
  166. #define MC_IO_PAD_CNTL_D0 0x29d0
  167. #define MEM_FALL_OUT_CMD (1 << 8)
  168. #define MC_SEQ_MISC0 0x2a00
  169. #define MC_SEQ_MISC0_GDDR5_SHIFT 28
  170. #define MC_SEQ_MISC0_GDDR5_MASK 0xf0000000
  171. #define MC_SEQ_MISC0_GDDR5_VALUE 5
  172. #define MC_SEQ_IO_DEBUG_INDEX 0x2a44
  173. #define MC_SEQ_IO_DEBUG_DATA 0x2a48
  174. #define HDP_HOST_PATH_CNTL 0x2C00
  175. #define HDP_NONSURFACE_BASE 0x2C04
  176. #define HDP_NONSURFACE_INFO 0x2C08
  177. #define HDP_NONSURFACE_SIZE 0x2C0C
  178. #define HDP_ADDR_CONFIG 0x2F48
  179. #define HDP_MISC_CNTL 0x2F4C
  180. #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
  181. #define CC_SYS_RB_BACKEND_DISABLE 0x3F88
  182. #define GC_USER_SYS_RB_BACKEND_DISABLE 0x3F8C
  183. #define CGTS_SYS_TCC_DISABLE 0x3F90
  184. #define CGTS_USER_SYS_TCC_DISABLE 0x3F94
  185. #define RLC_GFX_INDEX 0x3FC4
  186. #define CONFIG_MEMSIZE 0x5428
  187. #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
  188. #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
  189. #define GRBM_CNTL 0x8000
  190. #define GRBM_READ_TIMEOUT(x) ((x) << 0)
  191. #define GRBM_STATUS 0x8010
  192. #define CMDFIFO_AVAIL_MASK 0x0000000F
  193. #define RING2_RQ_PENDING (1 << 4)
  194. #define SRBM_RQ_PENDING (1 << 5)
  195. #define RING1_RQ_PENDING (1 << 6)
  196. #define CF_RQ_PENDING (1 << 7)
  197. #define PF_RQ_PENDING (1 << 8)
  198. #define GDS_DMA_RQ_PENDING (1 << 9)
  199. #define GRBM_EE_BUSY (1 << 10)
  200. #define SX_CLEAN (1 << 11)
  201. #define DB_CLEAN (1 << 12)
  202. #define CB_CLEAN (1 << 13)
  203. #define TA_BUSY (1 << 14)
  204. #define GDS_BUSY (1 << 15)
  205. #define VGT_BUSY_NO_DMA (1 << 16)
  206. #define VGT_BUSY (1 << 17)
  207. #define IA_BUSY_NO_DMA (1 << 18)
  208. #define IA_BUSY (1 << 19)
  209. #define SX_BUSY (1 << 20)
  210. #define SH_BUSY (1 << 21)
  211. #define SPI_BUSY (1 << 22)
  212. #define SC_BUSY (1 << 24)
  213. #define PA_BUSY (1 << 25)
  214. #define DB_BUSY (1 << 26)
  215. #define CP_COHERENCY_BUSY (1 << 28)
  216. #define CP_BUSY (1 << 29)
  217. #define CB_BUSY (1 << 30)
  218. #define GUI_ACTIVE (1 << 31)
  219. #define GRBM_STATUS_SE0 0x8014
  220. #define GRBM_STATUS_SE1 0x8018
  221. #define SE_SX_CLEAN (1 << 0)
  222. #define SE_DB_CLEAN (1 << 1)
  223. #define SE_CB_CLEAN (1 << 2)
  224. #define SE_VGT_BUSY (1 << 23)
  225. #define SE_PA_BUSY (1 << 24)
  226. #define SE_TA_BUSY (1 << 25)
  227. #define SE_SX_BUSY (1 << 26)
  228. #define SE_SPI_BUSY (1 << 27)
  229. #define SE_SH_BUSY (1 << 28)
  230. #define SE_SC_BUSY (1 << 29)
  231. #define SE_DB_BUSY (1 << 30)
  232. #define SE_CB_BUSY (1 << 31)
  233. #define GRBM_SOFT_RESET 0x8020
  234. #define SOFT_RESET_CP (1 << 0)
  235. #define SOFT_RESET_CB (1 << 1)
  236. #define SOFT_RESET_DB (1 << 3)
  237. #define SOFT_RESET_GDS (1 << 4)
  238. #define SOFT_RESET_PA (1 << 5)
  239. #define SOFT_RESET_SC (1 << 6)
  240. #define SOFT_RESET_SPI (1 << 8)
  241. #define SOFT_RESET_SH (1 << 9)
  242. #define SOFT_RESET_SX (1 << 10)
  243. #define SOFT_RESET_TC (1 << 11)
  244. #define SOFT_RESET_TA (1 << 12)
  245. #define SOFT_RESET_VGT (1 << 14)
  246. #define SOFT_RESET_IA (1 << 15)
  247. #define GRBM_GFX_INDEX 0x802C
  248. #define INSTANCE_INDEX(x) ((x) << 0)
  249. #define SE_INDEX(x) ((x) << 16)
  250. #define INSTANCE_BROADCAST_WRITES (1 << 30)
  251. #define SE_BROADCAST_WRITES (1 << 31)
  252. #define SCRATCH_REG0 0x8500
  253. #define SCRATCH_REG1 0x8504
  254. #define SCRATCH_REG2 0x8508
  255. #define SCRATCH_REG3 0x850C
  256. #define SCRATCH_REG4 0x8510
  257. #define SCRATCH_REG5 0x8514
  258. #define SCRATCH_REG6 0x8518
  259. #define SCRATCH_REG7 0x851C
  260. #define SCRATCH_UMSK 0x8540
  261. #define SCRATCH_ADDR 0x8544
  262. #define CP_SEM_WAIT_TIMER 0x85BC
  263. #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x85C8
  264. #define CP_COHER_CNTL2 0x85E8
  265. #define CP_STALLED_STAT1 0x8674
  266. #define CP_STALLED_STAT2 0x8678
  267. #define CP_BUSY_STAT 0x867C
  268. #define CP_STAT 0x8680
  269. #define CP_ME_CNTL 0x86D8
  270. #define CP_ME_HALT (1 << 28)
  271. #define CP_PFP_HALT (1 << 26)
  272. #define CP_RB2_RPTR 0x86f8
  273. #define CP_RB1_RPTR 0x86fc
  274. #define CP_RB0_RPTR 0x8700
  275. #define CP_RB_WPTR_DELAY 0x8704
  276. #define CP_MEQ_THRESHOLDS 0x8764
  277. #define MEQ1_START(x) ((x) << 0)
  278. #define MEQ2_START(x) ((x) << 8)
  279. #define CP_PERFMON_CNTL 0x87FC
  280. #define VGT_CACHE_INVALIDATION 0x88C4
  281. #define CACHE_INVALIDATION(x) ((x) << 0)
  282. #define VC_ONLY 0
  283. #define TC_ONLY 1
  284. #define VC_AND_TC 2
  285. #define AUTO_INVLD_EN(x) ((x) << 6)
  286. #define NO_AUTO 0
  287. #define ES_AUTO 1
  288. #define GS_AUTO 2
  289. #define ES_AND_GS_AUTO 3
  290. #define VGT_GS_VERTEX_REUSE 0x88D4
  291. #define CC_GC_SHADER_PIPE_CONFIG 0x8950
  292. #define GC_USER_SHADER_PIPE_CONFIG 0x8954
  293. #define INACTIVE_QD_PIPES(x) ((x) << 8)
  294. #define INACTIVE_QD_PIPES_MASK 0x0000FF00
  295. #define INACTIVE_QD_PIPES_SHIFT 8
  296. #define INACTIVE_SIMDS(x) ((x) << 16)
  297. #define INACTIVE_SIMDS_MASK 0xFFFF0000
  298. #define INACTIVE_SIMDS_SHIFT 16
  299. #define VGT_PRIMITIVE_TYPE 0x8958
  300. #define VGT_NUM_INSTANCES 0x8974
  301. #define VGT_TF_RING_SIZE 0x8988
  302. #define VGT_OFFCHIP_LDS_BASE 0x89b4
  303. #define PA_SC_LINE_STIPPLE_STATE 0x8B10
  304. #define PA_CL_ENHANCE 0x8A14
  305. #define CLIP_VTX_REORDER_ENA (1 << 0)
  306. #define NUM_CLIP_SEQ(x) ((x) << 1)
  307. #define PA_SC_FIFO_SIZE 0x8BCC
  308. #define SC_PRIM_FIFO_SIZE(x) ((x) << 0)
  309. #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12)
  310. #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20)
  311. #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
  312. #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  313. #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
  314. #define SQ_CONFIG 0x8C00
  315. #define VC_ENABLE (1 << 0)
  316. #define EXPORT_SRC_C (1 << 1)
  317. #define GFX_PRIO(x) ((x) << 2)
  318. #define CS1_PRIO(x) ((x) << 4)
  319. #define CS2_PRIO(x) ((x) << 6)
  320. #define SQ_GPR_RESOURCE_MGMT_1 0x8C04
  321. #define NUM_PS_GPRS(x) ((x) << 0)
  322. #define NUM_VS_GPRS(x) ((x) << 16)
  323. #define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
  324. #define SQ_ESGS_RING_SIZE 0x8c44
  325. #define SQ_GSVS_RING_SIZE 0x8c4c
  326. #define SQ_ESTMP_RING_BASE 0x8c50
  327. #define SQ_ESTMP_RING_SIZE 0x8c54
  328. #define SQ_GSTMP_RING_BASE 0x8c58
  329. #define SQ_GSTMP_RING_SIZE 0x8c5c
  330. #define SQ_VSTMP_RING_BASE 0x8c60
  331. #define SQ_VSTMP_RING_SIZE 0x8c64
  332. #define SQ_PSTMP_RING_BASE 0x8c68
  333. #define SQ_PSTMP_RING_SIZE 0x8c6c
  334. #define SQ_MS_FIFO_SIZES 0x8CF0
  335. #define CACHE_FIFO_SIZE(x) ((x) << 0)
  336. #define FETCH_FIFO_HIWATER(x) ((x) << 8)
  337. #define DONE_FIFO_HIWATER(x) ((x) << 16)
  338. #define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
  339. #define SQ_LSTMP_RING_BASE 0x8e10
  340. #define SQ_LSTMP_RING_SIZE 0x8e14
  341. #define SQ_HSTMP_RING_BASE 0x8e18
  342. #define SQ_HSTMP_RING_SIZE 0x8e1c
  343. #define SQ_DYN_GPR_CNTL_PS_FLUSH_REQ 0x8D8C
  344. #define DYN_GPR_ENABLE (1 << 8)
  345. #define SQ_CONST_MEM_BASE 0x8df8
  346. #define SX_EXPORT_BUFFER_SIZES 0x900C
  347. #define COLOR_BUFFER_SIZE(x) ((x) << 0)
  348. #define POSITION_BUFFER_SIZE(x) ((x) << 8)
  349. #define SMX_BUFFER_SIZE(x) ((x) << 16)
  350. #define SX_DEBUG_1 0x9058
  351. #define ENABLE_NEW_SMX_ADDRESS (1 << 16)
  352. #define SPI_CONFIG_CNTL 0x9100
  353. #define GPR_WRITE_PRIORITY(x) ((x) << 0)
  354. #define SPI_CONFIG_CNTL_1 0x913C
  355. #define VTX_DONE_DELAY(x) ((x) << 0)
  356. #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
  357. #define CRC_SIMD_ID_WADDR_DISABLE (1 << 8)
  358. #define CGTS_TCC_DISABLE 0x9148
  359. #define CGTS_USER_TCC_DISABLE 0x914C
  360. #define TCC_DISABLE_MASK 0xFFFF0000
  361. #define TCC_DISABLE_SHIFT 16
  362. #define CGTS_SM_CTRL_REG 0x9150
  363. #define OVERRIDE (1 << 21)
  364. #define TA_CNTL_AUX 0x9508
  365. #define DISABLE_CUBE_WRAP (1 << 0)
  366. #define DISABLE_CUBE_ANISO (1 << 1)
  367. #define TCP_CHAN_STEER_LO 0x960c
  368. #define TCP_CHAN_STEER_HI 0x9610
  369. #define CC_RB_BACKEND_DISABLE 0x98F4
  370. #define BACKEND_DISABLE(x) ((x) << 16)
  371. #define GB_ADDR_CONFIG 0x98F8
  372. #define NUM_PIPES(x) ((x) << 0)
  373. #define NUM_PIPES_MASK 0x00000007
  374. #define NUM_PIPES_SHIFT 0
  375. #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
  376. #define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
  377. #define PIPE_INTERLEAVE_SIZE_SHIFT 4
  378. #define BANK_INTERLEAVE_SIZE(x) ((x) << 8)
  379. #define NUM_SHADER_ENGINES(x) ((x) << 12)
  380. #define NUM_SHADER_ENGINES_MASK 0x00003000
  381. #define NUM_SHADER_ENGINES_SHIFT 12
  382. #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
  383. #define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
  384. #define SHADER_ENGINE_TILE_SIZE_SHIFT 16
  385. #define NUM_GPUS(x) ((x) << 20)
  386. #define NUM_GPUS_MASK 0x00700000
  387. #define NUM_GPUS_SHIFT 20
  388. #define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
  389. #define MULTI_GPU_TILE_SIZE_MASK 0x03000000
  390. #define MULTI_GPU_TILE_SIZE_SHIFT 24
  391. #define ROW_SIZE(x) ((x) << 28)
  392. #define ROW_SIZE_MASK 0x30000000
  393. #define ROW_SIZE_SHIFT 28
  394. #define NUM_LOWER_PIPES(x) ((x) << 30)
  395. #define NUM_LOWER_PIPES_MASK 0x40000000
  396. #define NUM_LOWER_PIPES_SHIFT 30
  397. #define GB_BACKEND_MAP 0x98FC
  398. #define CB_PERF_CTR0_SEL_0 0x9A20
  399. #define CB_PERF_CTR0_SEL_1 0x9A24
  400. #define CB_PERF_CTR1_SEL_0 0x9A28
  401. #define CB_PERF_CTR1_SEL_1 0x9A2C
  402. #define CB_PERF_CTR2_SEL_0 0x9A30
  403. #define CB_PERF_CTR2_SEL_1 0x9A34
  404. #define CB_PERF_CTR3_SEL_0 0x9A38
  405. #define CB_PERF_CTR3_SEL_1 0x9A3C
  406. #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
  407. #define BACKEND_DISABLE_MASK 0x00FF0000
  408. #define BACKEND_DISABLE_SHIFT 16
  409. #define SMX_DC_CTL0 0xA020
  410. #define USE_HASH_FUNCTION (1 << 0)
  411. #define NUMBER_OF_SETS(x) ((x) << 1)
  412. #define FLUSH_ALL_ON_EVENT (1 << 10)
  413. #define STALL_ON_EVENT (1 << 11)
  414. #define SMX_EVENT_CTL 0xA02C
  415. #define ES_FLUSH_CTL(x) ((x) << 0)
  416. #define GS_FLUSH_CTL(x) ((x) << 3)
  417. #define ACK_FLUSH_CTL(x) ((x) << 6)
  418. #define SYNC_FLUSH_CTL (1 << 8)
  419. #define CP_RB0_BASE 0xC100
  420. #define CP_RB0_CNTL 0xC104
  421. #define RB_BUFSZ(x) ((x) << 0)
  422. #define RB_BLKSZ(x) ((x) << 8)
  423. #define RB_NO_UPDATE (1 << 27)
  424. #define RB_RPTR_WR_ENA (1 << 31)
  425. #define BUF_SWAP_32BIT (2 << 16)
  426. #define CP_RB0_RPTR_ADDR 0xC10C
  427. #define CP_RB0_RPTR_ADDR_HI 0xC110
  428. #define CP_RB0_WPTR 0xC114
  429. #define CP_INT_CNTL 0xC124
  430. # define CNTX_BUSY_INT_ENABLE (1 << 19)
  431. # define CNTX_EMPTY_INT_ENABLE (1 << 20)
  432. # define TIME_STAMP_INT_ENABLE (1 << 26)
  433. #define CP_RB1_BASE 0xC180
  434. #define CP_RB1_CNTL 0xC184
  435. #define CP_RB1_RPTR_ADDR 0xC188
  436. #define CP_RB1_RPTR_ADDR_HI 0xC18C
  437. #define CP_RB1_WPTR 0xC190
  438. #define CP_RB2_BASE 0xC194
  439. #define CP_RB2_CNTL 0xC198
  440. #define CP_RB2_RPTR_ADDR 0xC19C
  441. #define CP_RB2_RPTR_ADDR_HI 0xC1A0
  442. #define CP_RB2_WPTR 0xC1A4
  443. #define CP_PFP_UCODE_ADDR 0xC150
  444. #define CP_PFP_UCODE_DATA 0xC154
  445. #define CP_ME_RAM_RADDR 0xC158
  446. #define CP_ME_RAM_WADDR 0xC15C
  447. #define CP_ME_RAM_DATA 0xC160
  448. #define CP_DEBUG 0xC1FC
  449. #define VGT_EVENT_INITIATOR 0x28a90
  450. # define CACHE_FLUSH_AND_INV_EVENT_TS (0x14 << 0)
  451. # define CACHE_FLUSH_AND_INV_EVENT (0x16 << 0)
  452. /*
  453. * PM4
  454. */
  455. #define PACKET0(reg, n) ((RADEON_PACKET_TYPE0 << 30) | \
  456. (((reg) >> 2) & 0xFFFF) | \
  457. ((n) & 0x3FFF) << 16)
  458. #define CP_PACKET2 0x80000000
  459. #define PACKET2_PAD_SHIFT 0
  460. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  461. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  462. #define PACKET3(op, n) ((RADEON_PACKET_TYPE3 << 30) | \
  463. (((op) & 0xFF) << 8) | \
  464. ((n) & 0x3FFF) << 16)
  465. /* Packet 3 types */
  466. #define PACKET3_NOP 0x10
  467. #define PACKET3_SET_BASE 0x11
  468. #define PACKET3_CLEAR_STATE 0x12
  469. #define PACKET3_INDEX_BUFFER_SIZE 0x13
  470. #define PACKET3_DEALLOC_STATE 0x14
  471. #define PACKET3_DISPATCH_DIRECT 0x15
  472. #define PACKET3_DISPATCH_INDIRECT 0x16
  473. #define PACKET3_INDIRECT_BUFFER_END 0x17
  474. #define PACKET3_MODE_CONTROL 0x18
  475. #define PACKET3_SET_PREDICATION 0x20
  476. #define PACKET3_REG_RMW 0x21
  477. #define PACKET3_COND_EXEC 0x22
  478. #define PACKET3_PRED_EXEC 0x23
  479. #define PACKET3_DRAW_INDIRECT 0x24
  480. #define PACKET3_DRAW_INDEX_INDIRECT 0x25
  481. #define PACKET3_INDEX_BASE 0x26
  482. #define PACKET3_DRAW_INDEX_2 0x27
  483. #define PACKET3_CONTEXT_CONTROL 0x28
  484. #define PACKET3_DRAW_INDEX_OFFSET 0x29
  485. #define PACKET3_INDEX_TYPE 0x2A
  486. #define PACKET3_DRAW_INDEX 0x2B
  487. #define PACKET3_DRAW_INDEX_AUTO 0x2D
  488. #define PACKET3_DRAW_INDEX_IMMD 0x2E
  489. #define PACKET3_NUM_INSTANCES 0x2F
  490. #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
  491. #define PACKET3_INDIRECT_BUFFER 0x32
  492. #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
  493. #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
  494. #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36
  495. #define PACKET3_WRITE_DATA 0x37
  496. #define PACKET3_MEM_SEMAPHORE 0x39
  497. #define PACKET3_MPEG_INDEX 0x3A
  498. #define PACKET3_WAIT_REG_MEM 0x3C
  499. #define PACKET3_MEM_WRITE 0x3D
  500. #define PACKET3_PFP_SYNC_ME 0x42
  501. #define PACKET3_SURFACE_SYNC 0x43
  502. # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
  503. # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
  504. # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
  505. # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
  506. # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
  507. # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
  508. # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
  509. # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
  510. # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
  511. # define PACKET3_CB8_DEST_BASE_ENA (1 << 15)
  512. # define PACKET3_CB9_DEST_BASE_ENA (1 << 16)
  513. # define PACKET3_CB10_DEST_BASE_ENA (1 << 17)
  514. # define PACKET3_CB11_DEST_BASE_ENA (1 << 18)
  515. # define PACKET3_FULL_CACHE_ENA (1 << 20)
  516. # define PACKET3_TC_ACTION_ENA (1 << 23)
  517. # define PACKET3_CB_ACTION_ENA (1 << 25)
  518. # define PACKET3_DB_ACTION_ENA (1 << 26)
  519. # define PACKET3_SH_ACTION_ENA (1 << 27)
  520. # define PACKET3_SX_ACTION_ENA (1 << 28)
  521. #define PACKET3_ME_INITIALIZE 0x44
  522. #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
  523. #define PACKET3_COND_WRITE 0x45
  524. #define PACKET3_EVENT_WRITE 0x46
  525. #define EVENT_TYPE(x) ((x) << 0)
  526. #define EVENT_INDEX(x) ((x) << 8)
  527. /* 0 - any non-TS event
  528. * 1 - ZPASS_DONE
  529. * 2 - SAMPLE_PIPELINESTAT
  530. * 3 - SAMPLE_STREAMOUTSTAT*
  531. * 4 - *S_PARTIAL_FLUSH
  532. * 5 - TS events
  533. */
  534. #define PACKET3_EVENT_WRITE_EOP 0x47
  535. #define DATA_SEL(x) ((x) << 29)
  536. /* 0 - discard
  537. * 1 - send low 32bit data
  538. * 2 - send 64bit data
  539. * 3 - send 64bit counter value
  540. */
  541. #define INT_SEL(x) ((x) << 24)
  542. /* 0 - none
  543. * 1 - interrupt only (DATA_SEL = 0)
  544. * 2 - interrupt when data write is confirmed
  545. */
  546. #define PACKET3_EVENT_WRITE_EOS 0x48
  547. #define PACKET3_PREAMBLE_CNTL 0x4A
  548. # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
  549. # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
  550. #define PACKET3_ALU_PS_CONST_BUFFER_COPY 0x4C
  551. #define PACKET3_ALU_VS_CONST_BUFFER_COPY 0x4D
  552. #define PACKET3_ALU_PS_CONST_UPDATE 0x4E
  553. #define PACKET3_ALU_VS_CONST_UPDATE 0x4F
  554. #define PACKET3_ONE_REG_WRITE 0x57
  555. #define PACKET3_SET_CONFIG_REG 0x68
  556. #define PACKET3_SET_CONFIG_REG_START 0x00008000
  557. #define PACKET3_SET_CONFIG_REG_END 0x0000ac00
  558. #define PACKET3_SET_CONTEXT_REG 0x69
  559. #define PACKET3_SET_CONTEXT_REG_START 0x00028000
  560. #define PACKET3_SET_CONTEXT_REG_END 0x00029000
  561. #define PACKET3_SET_ALU_CONST 0x6A
  562. /* alu const buffers only; no reg file */
  563. #define PACKET3_SET_BOOL_CONST 0x6B
  564. #define PACKET3_SET_BOOL_CONST_START 0x0003a500
  565. #define PACKET3_SET_BOOL_CONST_END 0x0003a518
  566. #define PACKET3_SET_LOOP_CONST 0x6C
  567. #define PACKET3_SET_LOOP_CONST_START 0x0003a200
  568. #define PACKET3_SET_LOOP_CONST_END 0x0003a500
  569. #define PACKET3_SET_RESOURCE 0x6D
  570. #define PACKET3_SET_RESOURCE_START 0x00030000
  571. #define PACKET3_SET_RESOURCE_END 0x00038000
  572. #define PACKET3_SET_SAMPLER 0x6E
  573. #define PACKET3_SET_SAMPLER_START 0x0003c000
  574. #define PACKET3_SET_SAMPLER_END 0x0003c600
  575. #define PACKET3_SET_CTL_CONST 0x6F
  576. #define PACKET3_SET_CTL_CONST_START 0x0003cff0
  577. #define PACKET3_SET_CTL_CONST_END 0x0003ff0c
  578. #define PACKET3_SET_RESOURCE_OFFSET 0x70
  579. #define PACKET3_SET_ALU_CONST_VS 0x71
  580. #define PACKET3_SET_ALU_CONST_DI 0x72
  581. #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
  582. #define PACKET3_SET_RESOURCE_INDIRECT 0x74
  583. #define PACKET3_SET_APPEND_CNT 0x75
  584. #define PACKET3_ME_WRITE 0x7A
  585. /* ASYNC DMA - first instance at 0xd000, second at 0xd800 */
  586. #define DMA0_REGISTER_OFFSET 0x0 /* not a register */
  587. #define DMA1_REGISTER_OFFSET 0x800 /* not a register */
  588. #define DMA_RB_CNTL 0xd000
  589. # define DMA_RB_ENABLE (1 << 0)
  590. # define DMA_RB_SIZE(x) ((x) << 1) /* log2 */
  591. # define DMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
  592. # define DMA_RPTR_WRITEBACK_ENABLE (1 << 12)
  593. # define DMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
  594. # define DMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
  595. #define DMA_RB_BASE 0xd004
  596. #define DMA_RB_RPTR 0xd008
  597. #define DMA_RB_WPTR 0xd00c
  598. #define DMA_RB_RPTR_ADDR_HI 0xd01c
  599. #define DMA_RB_RPTR_ADDR_LO 0xd020
  600. #define DMA_IB_CNTL 0xd024
  601. # define DMA_IB_ENABLE (1 << 0)
  602. # define DMA_IB_SWAP_ENABLE (1 << 4)
  603. # define CMD_VMID_FORCE (1 << 31)
  604. #define DMA_IB_RPTR 0xd028
  605. #define DMA_CNTL 0xd02c
  606. # define TRAP_ENABLE (1 << 0)
  607. # define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
  608. # define SEM_WAIT_INT_ENABLE (1 << 2)
  609. # define DATA_SWAP_ENABLE (1 << 3)
  610. # define FENCE_SWAP_ENABLE (1 << 4)
  611. # define CTXEMPTY_INT_ENABLE (1 << 28)
  612. #define DMA_STATUS_REG 0xd034
  613. # define DMA_IDLE (1 << 0)
  614. #define DMA_SEM_INCOMPLETE_TIMER_CNTL 0xd044
  615. #define DMA_SEM_WAIT_FAIL_TIMER_CNTL 0xd048
  616. #define DMA_TILING_CONFIG 0xd0b8
  617. #define DMA_MODE 0xd0bc
  618. #define DMA_PACKET(cmd, t, s, n) ((((cmd) & 0xF) << 28) | \
  619. (((t) & 0x1) << 23) | \
  620. (((s) & 0x1) << 22) | \
  621. (((n) & 0xFFFFF) << 0))
  622. #define DMA_IB_PACKET(cmd, vmid, n) ((((cmd) & 0xF) << 28) | \
  623. (((vmid) & 0xF) << 20) | \
  624. (((n) & 0xFFFFF) << 0))
  625. /* async DMA Packet types */
  626. #define DMA_PACKET_WRITE 0x2
  627. #define DMA_PACKET_COPY 0x3
  628. #define DMA_PACKET_INDIRECT_BUFFER 0x4
  629. #define DMA_PACKET_SEMAPHORE 0x5
  630. #define DMA_PACKET_FENCE 0x6
  631. #define DMA_PACKET_TRAP 0x7
  632. #define DMA_PACKET_SRBM_WRITE 0x9
  633. #define DMA_PACKET_CONSTANT_FILL 0xd
  634. #define DMA_PACKET_NOP 0xf
  635. #endif