atombios_encoders.c 84 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658
  1. /*
  2. * Copyright 2007-11 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include "radeon.h"
  30. #include "atom.h"
  31. #include <linux/backlight.h>
  32. extern int atom_debug;
  33. static u8
  34. radeon_atom_get_backlight_level_from_reg(struct radeon_device *rdev)
  35. {
  36. u8 backlight_level;
  37. u32 bios_2_scratch;
  38. if (rdev->family >= CHIP_R600)
  39. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  40. else
  41. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  42. backlight_level = ((bios_2_scratch & ATOM_S2_CURRENT_BL_LEVEL_MASK) >>
  43. ATOM_S2_CURRENT_BL_LEVEL_SHIFT);
  44. return backlight_level;
  45. }
  46. static void
  47. radeon_atom_set_backlight_level_to_reg(struct radeon_device *rdev,
  48. u8 backlight_level)
  49. {
  50. u32 bios_2_scratch;
  51. if (rdev->family >= CHIP_R600)
  52. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  53. else
  54. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  55. bios_2_scratch &= ~ATOM_S2_CURRENT_BL_LEVEL_MASK;
  56. bios_2_scratch |= ((backlight_level << ATOM_S2_CURRENT_BL_LEVEL_SHIFT) &
  57. ATOM_S2_CURRENT_BL_LEVEL_MASK);
  58. if (rdev->family >= CHIP_R600)
  59. WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  60. else
  61. WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  62. }
  63. u8
  64. atombios_get_backlight_level(struct radeon_encoder *radeon_encoder)
  65. {
  66. struct drm_device *dev = radeon_encoder->base.dev;
  67. struct radeon_device *rdev = dev->dev_private;
  68. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  69. return 0;
  70. return radeon_atom_get_backlight_level_from_reg(rdev);
  71. }
  72. void
  73. atombios_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level)
  74. {
  75. struct drm_encoder *encoder = &radeon_encoder->base;
  76. struct drm_device *dev = radeon_encoder->base.dev;
  77. struct radeon_device *rdev = dev->dev_private;
  78. struct radeon_encoder_atom_dig *dig;
  79. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  80. int index;
  81. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  82. return;
  83. if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) &&
  84. radeon_encoder->enc_priv) {
  85. dig = radeon_encoder->enc_priv;
  86. dig->backlight_level = level;
  87. radeon_atom_set_backlight_level_to_reg(rdev, dig->backlight_level);
  88. switch (radeon_encoder->encoder_id) {
  89. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  90. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  91. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  92. if (dig->backlight_level == 0) {
  93. args.ucAction = ATOM_LCD_BLOFF;
  94. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  95. } else {
  96. args.ucAction = ATOM_LCD_BL_BRIGHTNESS_CONTROL;
  97. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  98. args.ucAction = ATOM_LCD_BLON;
  99. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  100. }
  101. break;
  102. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  103. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  104. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  105. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  106. if (dig->backlight_level == 0)
  107. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  108. else {
  109. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL, 0, 0);
  110. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  111. }
  112. break;
  113. default:
  114. break;
  115. }
  116. }
  117. }
  118. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  119. static u8 radeon_atom_bl_level(struct backlight_device *bd)
  120. {
  121. u8 level;
  122. /* Convert brightness to hardware level */
  123. if (bd->props.brightness < 0)
  124. level = 0;
  125. else if (bd->props.brightness > RADEON_MAX_BL_LEVEL)
  126. level = RADEON_MAX_BL_LEVEL;
  127. else
  128. level = bd->props.brightness;
  129. return level;
  130. }
  131. static int radeon_atom_backlight_update_status(struct backlight_device *bd)
  132. {
  133. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  134. struct radeon_encoder *radeon_encoder = pdata->encoder;
  135. atombios_set_backlight_level(radeon_encoder, radeon_atom_bl_level(bd));
  136. return 0;
  137. }
  138. static int radeon_atom_backlight_get_brightness(struct backlight_device *bd)
  139. {
  140. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  141. struct radeon_encoder *radeon_encoder = pdata->encoder;
  142. struct drm_device *dev = radeon_encoder->base.dev;
  143. struct radeon_device *rdev = dev->dev_private;
  144. return radeon_atom_get_backlight_level_from_reg(rdev);
  145. }
  146. static const struct backlight_ops radeon_atom_backlight_ops = {
  147. .get_brightness = radeon_atom_backlight_get_brightness,
  148. .update_status = radeon_atom_backlight_update_status,
  149. };
  150. void radeon_atom_backlight_init(struct radeon_encoder *radeon_encoder,
  151. struct drm_connector *drm_connector)
  152. {
  153. struct drm_device *dev = radeon_encoder->base.dev;
  154. struct radeon_device *rdev = dev->dev_private;
  155. struct backlight_device *bd;
  156. struct backlight_properties props;
  157. struct radeon_backlight_privdata *pdata;
  158. struct radeon_encoder_atom_dig *dig;
  159. u8 backlight_level;
  160. char bl_name[16];
  161. if (!radeon_encoder->enc_priv)
  162. return;
  163. if (!rdev->is_atom_bios)
  164. return;
  165. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  166. return;
  167. pdata = kmalloc(sizeof(struct radeon_backlight_privdata), GFP_KERNEL);
  168. if (!pdata) {
  169. DRM_ERROR("Memory allocation failed\n");
  170. goto error;
  171. }
  172. memset(&props, 0, sizeof(props));
  173. props.max_brightness = RADEON_MAX_BL_LEVEL;
  174. props.type = BACKLIGHT_RAW;
  175. snprintf(bl_name, sizeof(bl_name),
  176. "radeon_bl%d", dev->primary->index);
  177. bd = backlight_device_register(bl_name, &drm_connector->kdev,
  178. pdata, &radeon_atom_backlight_ops, &props);
  179. if (IS_ERR(bd)) {
  180. DRM_ERROR("Backlight registration failed\n");
  181. goto error;
  182. }
  183. pdata->encoder = radeon_encoder;
  184. backlight_level = radeon_atom_get_backlight_level_from_reg(rdev);
  185. dig = radeon_encoder->enc_priv;
  186. dig->bl_dev = bd;
  187. bd->props.brightness = radeon_atom_backlight_get_brightness(bd);
  188. bd->props.power = FB_BLANK_UNBLANK;
  189. backlight_update_status(bd);
  190. DRM_INFO("radeon atom DIG backlight initialized\n");
  191. return;
  192. error:
  193. kfree(pdata);
  194. return;
  195. }
  196. static void radeon_atom_backlight_exit(struct radeon_encoder *radeon_encoder)
  197. {
  198. struct drm_device *dev = radeon_encoder->base.dev;
  199. struct radeon_device *rdev = dev->dev_private;
  200. struct backlight_device *bd = NULL;
  201. struct radeon_encoder_atom_dig *dig;
  202. if (!radeon_encoder->enc_priv)
  203. return;
  204. if (!rdev->is_atom_bios)
  205. return;
  206. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  207. return;
  208. dig = radeon_encoder->enc_priv;
  209. bd = dig->bl_dev;
  210. dig->bl_dev = NULL;
  211. if (bd) {
  212. struct radeon_legacy_backlight_privdata *pdata;
  213. pdata = bl_get_data(bd);
  214. backlight_device_unregister(bd);
  215. kfree(pdata);
  216. DRM_INFO("radeon atom LVDS backlight unloaded\n");
  217. }
  218. }
  219. #else /* !CONFIG_BACKLIGHT_CLASS_DEVICE */
  220. void radeon_atom_backlight_init(struct radeon_encoder *encoder)
  221. {
  222. }
  223. static void radeon_atom_backlight_exit(struct radeon_encoder *encoder)
  224. {
  225. }
  226. #endif
  227. /* evil but including atombios.h is much worse */
  228. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  229. struct drm_display_mode *mode);
  230. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  231. {
  232. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  233. switch (radeon_encoder->encoder_id) {
  234. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  235. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  236. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  237. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  238. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  239. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  240. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  241. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  242. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  243. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  244. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  245. return true;
  246. default:
  247. return false;
  248. }
  249. }
  250. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  251. const struct drm_display_mode *mode,
  252. struct drm_display_mode *adjusted_mode)
  253. {
  254. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  255. struct drm_device *dev = encoder->dev;
  256. struct radeon_device *rdev = dev->dev_private;
  257. /* set the active encoder to connector routing */
  258. radeon_encoder_set_active_device(encoder);
  259. drm_mode_set_crtcinfo(adjusted_mode, 0);
  260. /* hw bug */
  261. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  262. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  263. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  264. /* get the native mode for LVDS */
  265. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  266. radeon_panel_mode_fixup(encoder, adjusted_mode);
  267. /* get the native mode for TV */
  268. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  269. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  270. if (tv_dac) {
  271. if (tv_dac->tv_std == TV_STD_NTSC ||
  272. tv_dac->tv_std == TV_STD_NTSC_J ||
  273. tv_dac->tv_std == TV_STD_PAL_M)
  274. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  275. else
  276. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  277. }
  278. }
  279. if (ASIC_IS_DCE3(rdev) &&
  280. ((radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  281. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE))) {
  282. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  283. radeon_dp_set_link_config(connector, adjusted_mode);
  284. }
  285. return true;
  286. }
  287. static void
  288. atombios_dac_setup(struct drm_encoder *encoder, int action)
  289. {
  290. struct drm_device *dev = encoder->dev;
  291. struct radeon_device *rdev = dev->dev_private;
  292. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  293. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  294. int index = 0;
  295. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  296. memset(&args, 0, sizeof(args));
  297. switch (radeon_encoder->encoder_id) {
  298. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  299. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  300. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  301. break;
  302. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  303. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  304. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  305. break;
  306. }
  307. args.ucAction = action;
  308. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  309. args.ucDacStandard = ATOM_DAC1_PS2;
  310. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  311. args.ucDacStandard = ATOM_DAC1_CV;
  312. else {
  313. switch (dac_info->tv_std) {
  314. case TV_STD_PAL:
  315. case TV_STD_PAL_M:
  316. case TV_STD_SCART_PAL:
  317. case TV_STD_SECAM:
  318. case TV_STD_PAL_CN:
  319. args.ucDacStandard = ATOM_DAC1_PAL;
  320. break;
  321. case TV_STD_NTSC:
  322. case TV_STD_NTSC_J:
  323. case TV_STD_PAL_60:
  324. default:
  325. args.ucDacStandard = ATOM_DAC1_NTSC;
  326. break;
  327. }
  328. }
  329. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  330. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  331. }
  332. static void
  333. atombios_tv_setup(struct drm_encoder *encoder, int action)
  334. {
  335. struct drm_device *dev = encoder->dev;
  336. struct radeon_device *rdev = dev->dev_private;
  337. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  338. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  339. int index = 0;
  340. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  341. memset(&args, 0, sizeof(args));
  342. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  343. args.sTVEncoder.ucAction = action;
  344. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  345. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  346. else {
  347. switch (dac_info->tv_std) {
  348. case TV_STD_NTSC:
  349. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  350. break;
  351. case TV_STD_PAL:
  352. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  353. break;
  354. case TV_STD_PAL_M:
  355. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  356. break;
  357. case TV_STD_PAL_60:
  358. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  359. break;
  360. case TV_STD_NTSC_J:
  361. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  362. break;
  363. case TV_STD_SCART_PAL:
  364. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  365. break;
  366. case TV_STD_SECAM:
  367. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  368. break;
  369. case TV_STD_PAL_CN:
  370. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  371. break;
  372. default:
  373. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  374. break;
  375. }
  376. }
  377. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  378. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  379. }
  380. static u8 radeon_atom_get_bpc(struct drm_encoder *encoder)
  381. {
  382. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  383. int bpc = 8;
  384. if (connector)
  385. bpc = radeon_get_monitor_bpc(connector);
  386. switch (bpc) {
  387. case 0:
  388. return PANEL_BPC_UNDEFINE;
  389. case 6:
  390. return PANEL_6BIT_PER_COLOR;
  391. case 8:
  392. default:
  393. return PANEL_8BIT_PER_COLOR;
  394. case 10:
  395. return PANEL_10BIT_PER_COLOR;
  396. case 12:
  397. return PANEL_12BIT_PER_COLOR;
  398. case 16:
  399. return PANEL_16BIT_PER_COLOR;
  400. }
  401. }
  402. union dvo_encoder_control {
  403. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
  404. DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
  405. DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
  406. };
  407. void
  408. atombios_dvo_setup(struct drm_encoder *encoder, int action)
  409. {
  410. struct drm_device *dev = encoder->dev;
  411. struct radeon_device *rdev = dev->dev_private;
  412. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  413. union dvo_encoder_control args;
  414. int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  415. uint8_t frev, crev;
  416. memset(&args, 0, sizeof(args));
  417. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  418. return;
  419. /* some R4xx chips have the wrong frev */
  420. if (rdev->family <= CHIP_RV410)
  421. frev = 1;
  422. switch (frev) {
  423. case 1:
  424. switch (crev) {
  425. case 1:
  426. /* R4xx, R5xx */
  427. args.ext_tmds.sXTmdsEncoder.ucEnable = action;
  428. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  429. args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  430. args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
  431. break;
  432. case 2:
  433. /* RS600/690/740 */
  434. args.dvo.sDVOEncoder.ucAction = action;
  435. args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  436. /* DFP1, CRT1, TV1 depending on the type of port */
  437. args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
  438. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  439. args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
  440. break;
  441. case 3:
  442. /* R6xx */
  443. args.dvo_v3.ucAction = action;
  444. args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  445. args.dvo_v3.ucDVOConfig = 0; /* XXX */
  446. break;
  447. default:
  448. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  449. break;
  450. }
  451. break;
  452. default:
  453. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  454. break;
  455. }
  456. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  457. }
  458. union lvds_encoder_control {
  459. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  460. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  461. };
  462. void
  463. atombios_digital_setup(struct drm_encoder *encoder, int action)
  464. {
  465. struct drm_device *dev = encoder->dev;
  466. struct radeon_device *rdev = dev->dev_private;
  467. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  468. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  469. union lvds_encoder_control args;
  470. int index = 0;
  471. int hdmi_detected = 0;
  472. uint8_t frev, crev;
  473. if (!dig)
  474. return;
  475. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  476. hdmi_detected = 1;
  477. memset(&args, 0, sizeof(args));
  478. switch (radeon_encoder->encoder_id) {
  479. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  480. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  481. break;
  482. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  483. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  484. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  485. break;
  486. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  487. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  488. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  489. else
  490. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  491. break;
  492. }
  493. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  494. return;
  495. switch (frev) {
  496. case 1:
  497. case 2:
  498. switch (crev) {
  499. case 1:
  500. args.v1.ucMisc = 0;
  501. args.v1.ucAction = action;
  502. if (hdmi_detected)
  503. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  504. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  505. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  506. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  507. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  508. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  509. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  510. } else {
  511. if (dig->linkb)
  512. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  513. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  514. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  515. /*if (pScrn->rgbBits == 8) */
  516. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  517. }
  518. break;
  519. case 2:
  520. case 3:
  521. args.v2.ucMisc = 0;
  522. args.v2.ucAction = action;
  523. if (crev == 3) {
  524. if (dig->coherent_mode)
  525. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  526. }
  527. if (hdmi_detected)
  528. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  529. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  530. args.v2.ucTruncate = 0;
  531. args.v2.ucSpatial = 0;
  532. args.v2.ucTemporal = 0;
  533. args.v2.ucFRC = 0;
  534. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  535. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  536. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  537. if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
  538. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  539. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  540. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  541. }
  542. if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
  543. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  544. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  545. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  546. if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  547. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  548. }
  549. } else {
  550. if (dig->linkb)
  551. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  552. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  553. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  554. }
  555. break;
  556. default:
  557. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  558. break;
  559. }
  560. break;
  561. default:
  562. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  563. break;
  564. }
  565. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  566. }
  567. int
  568. atombios_get_encoder_mode(struct drm_encoder *encoder)
  569. {
  570. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  571. struct drm_connector *connector;
  572. struct radeon_connector *radeon_connector;
  573. struct radeon_connector_atom_dig *dig_connector;
  574. /* dp bridges are always DP */
  575. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)
  576. return ATOM_ENCODER_MODE_DP;
  577. /* DVO is always DVO */
  578. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DVO1) ||
  579. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1))
  580. return ATOM_ENCODER_MODE_DVO;
  581. connector = radeon_get_connector_for_encoder(encoder);
  582. /* if we don't have an active device yet, just use one of
  583. * the connectors tied to the encoder.
  584. */
  585. if (!connector)
  586. connector = radeon_get_connector_for_encoder_init(encoder);
  587. radeon_connector = to_radeon_connector(connector);
  588. switch (connector->connector_type) {
  589. case DRM_MODE_CONNECTOR_DVII:
  590. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  591. if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  592. radeon_audio)
  593. return ATOM_ENCODER_MODE_HDMI;
  594. else if (radeon_connector->use_digital)
  595. return ATOM_ENCODER_MODE_DVI;
  596. else
  597. return ATOM_ENCODER_MODE_CRT;
  598. break;
  599. case DRM_MODE_CONNECTOR_DVID:
  600. case DRM_MODE_CONNECTOR_HDMIA:
  601. default:
  602. if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  603. radeon_audio)
  604. return ATOM_ENCODER_MODE_HDMI;
  605. else
  606. return ATOM_ENCODER_MODE_DVI;
  607. break;
  608. case DRM_MODE_CONNECTOR_LVDS:
  609. return ATOM_ENCODER_MODE_LVDS;
  610. break;
  611. case DRM_MODE_CONNECTOR_DisplayPort:
  612. dig_connector = radeon_connector->con_priv;
  613. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  614. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
  615. return ATOM_ENCODER_MODE_DP;
  616. else if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  617. radeon_audio)
  618. return ATOM_ENCODER_MODE_HDMI;
  619. else
  620. return ATOM_ENCODER_MODE_DVI;
  621. break;
  622. case DRM_MODE_CONNECTOR_eDP:
  623. return ATOM_ENCODER_MODE_DP;
  624. case DRM_MODE_CONNECTOR_DVIA:
  625. case DRM_MODE_CONNECTOR_VGA:
  626. return ATOM_ENCODER_MODE_CRT;
  627. break;
  628. case DRM_MODE_CONNECTOR_Composite:
  629. case DRM_MODE_CONNECTOR_SVIDEO:
  630. case DRM_MODE_CONNECTOR_9PinDIN:
  631. /* fix me */
  632. return ATOM_ENCODER_MODE_TV;
  633. /*return ATOM_ENCODER_MODE_CV;*/
  634. break;
  635. }
  636. }
  637. /*
  638. * DIG Encoder/Transmitter Setup
  639. *
  640. * DCE 3.0/3.1
  641. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  642. * Supports up to 3 digital outputs
  643. * - 2 DIG encoder blocks.
  644. * DIG1 can drive UNIPHY link A or link B
  645. * DIG2 can drive UNIPHY link B or LVTMA
  646. *
  647. * DCE 3.2
  648. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  649. * Supports up to 5 digital outputs
  650. * - 2 DIG encoder blocks.
  651. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  652. *
  653. * DCE 4.0/5.0/6.0
  654. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  655. * Supports up to 6 digital outputs
  656. * - 6 DIG encoder blocks.
  657. * - DIG to PHY mapping is hardcoded
  658. * DIG1 drives UNIPHY0 link A, A+B
  659. * DIG2 drives UNIPHY0 link B
  660. * DIG3 drives UNIPHY1 link A, A+B
  661. * DIG4 drives UNIPHY1 link B
  662. * DIG5 drives UNIPHY2 link A, A+B
  663. * DIG6 drives UNIPHY2 link B
  664. *
  665. * DCE 4.1
  666. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  667. * Supports up to 6 digital outputs
  668. * - 2 DIG encoder blocks.
  669. * llano
  670. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  671. * ontario
  672. * DIG1 drives UNIPHY0/1/2 link A
  673. * DIG2 drives UNIPHY0/1/2 link B
  674. *
  675. * Routing
  676. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  677. * Examples:
  678. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  679. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  680. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  681. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  682. */
  683. union dig_encoder_control {
  684. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  685. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  686. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  687. DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
  688. };
  689. void
  690. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode)
  691. {
  692. struct drm_device *dev = encoder->dev;
  693. struct radeon_device *rdev = dev->dev_private;
  694. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  695. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  696. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  697. union dig_encoder_control args;
  698. int index = 0;
  699. uint8_t frev, crev;
  700. int dp_clock = 0;
  701. int dp_lane_count = 0;
  702. int hpd_id = RADEON_HPD_NONE;
  703. if (connector) {
  704. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  705. struct radeon_connector_atom_dig *dig_connector =
  706. radeon_connector->con_priv;
  707. dp_clock = dig_connector->dp_clock;
  708. dp_lane_count = dig_connector->dp_lane_count;
  709. hpd_id = radeon_connector->hpd.hpd;
  710. }
  711. /* no dig encoder assigned */
  712. if (dig->dig_encoder == -1)
  713. return;
  714. memset(&args, 0, sizeof(args));
  715. if (ASIC_IS_DCE4(rdev))
  716. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  717. else {
  718. if (dig->dig_encoder)
  719. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  720. else
  721. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  722. }
  723. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  724. return;
  725. switch (frev) {
  726. case 1:
  727. switch (crev) {
  728. case 1:
  729. args.v1.ucAction = action;
  730. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  731. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  732. args.v3.ucPanelMode = panel_mode;
  733. else
  734. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  735. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  736. args.v1.ucLaneNum = dp_lane_count;
  737. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  738. args.v1.ucLaneNum = 8;
  739. else
  740. args.v1.ucLaneNum = 4;
  741. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode) && (dp_clock == 270000))
  742. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  743. switch (radeon_encoder->encoder_id) {
  744. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  745. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  746. break;
  747. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  748. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  749. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  750. break;
  751. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  752. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  753. break;
  754. }
  755. if (dig->linkb)
  756. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  757. else
  758. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  759. break;
  760. case 2:
  761. case 3:
  762. args.v3.ucAction = action;
  763. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  764. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  765. args.v3.ucPanelMode = panel_mode;
  766. else
  767. args.v3.ucEncoderMode = atombios_get_encoder_mode(encoder);
  768. if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode))
  769. args.v3.ucLaneNum = dp_lane_count;
  770. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  771. args.v3.ucLaneNum = 8;
  772. else
  773. args.v3.ucLaneNum = 4;
  774. if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode) && (dp_clock == 270000))
  775. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  776. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  777. args.v3.ucBitPerColor = radeon_atom_get_bpc(encoder);
  778. break;
  779. case 4:
  780. args.v4.ucAction = action;
  781. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  782. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  783. args.v4.ucPanelMode = panel_mode;
  784. else
  785. args.v4.ucEncoderMode = atombios_get_encoder_mode(encoder);
  786. if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode))
  787. args.v4.ucLaneNum = dp_lane_count;
  788. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  789. args.v4.ucLaneNum = 8;
  790. else
  791. args.v4.ucLaneNum = 4;
  792. if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode)) {
  793. if (dp_clock == 270000)
  794. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
  795. else if (dp_clock == 540000)
  796. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
  797. }
  798. args.v4.acConfig.ucDigSel = dig->dig_encoder;
  799. args.v4.ucBitPerColor = radeon_atom_get_bpc(encoder);
  800. if (hpd_id == RADEON_HPD_NONE)
  801. args.v4.ucHPD_ID = 0;
  802. else
  803. args.v4.ucHPD_ID = hpd_id + 1;
  804. break;
  805. default:
  806. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  807. break;
  808. }
  809. break;
  810. default:
  811. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  812. break;
  813. }
  814. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  815. }
  816. union dig_transmitter_control {
  817. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  818. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  819. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  820. DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
  821. DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5 v5;
  822. };
  823. void
  824. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  825. {
  826. struct drm_device *dev = encoder->dev;
  827. struct radeon_device *rdev = dev->dev_private;
  828. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  829. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  830. struct drm_connector *connector;
  831. union dig_transmitter_control args;
  832. int index = 0;
  833. uint8_t frev, crev;
  834. bool is_dp = false;
  835. int pll_id = 0;
  836. int dp_clock = 0;
  837. int dp_lane_count = 0;
  838. int connector_object_id = 0;
  839. int igp_lane_info = 0;
  840. int dig_encoder = dig->dig_encoder;
  841. int hpd_id = RADEON_HPD_NONE;
  842. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  843. connector = radeon_get_connector_for_encoder_init(encoder);
  844. /* just needed to avoid bailing in the encoder check. the encoder
  845. * isn't used for init
  846. */
  847. dig_encoder = 0;
  848. } else
  849. connector = radeon_get_connector_for_encoder(encoder);
  850. if (connector) {
  851. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  852. struct radeon_connector_atom_dig *dig_connector =
  853. radeon_connector->con_priv;
  854. hpd_id = radeon_connector->hpd.hpd;
  855. dp_clock = dig_connector->dp_clock;
  856. dp_lane_count = dig_connector->dp_lane_count;
  857. connector_object_id =
  858. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  859. igp_lane_info = dig_connector->igp_lane_info;
  860. }
  861. if (encoder->crtc) {
  862. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  863. pll_id = radeon_crtc->pll_id;
  864. }
  865. /* no dig encoder assigned */
  866. if (dig_encoder == -1)
  867. return;
  868. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)))
  869. is_dp = true;
  870. memset(&args, 0, sizeof(args));
  871. switch (radeon_encoder->encoder_id) {
  872. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  873. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  874. break;
  875. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  876. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  877. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  878. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  879. break;
  880. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  881. index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
  882. break;
  883. }
  884. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  885. return;
  886. switch (frev) {
  887. case 1:
  888. switch (crev) {
  889. case 1:
  890. args.v1.ucAction = action;
  891. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  892. args.v1.usInitInfo = cpu_to_le16(connector_object_id);
  893. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  894. args.v1.asMode.ucLaneSel = lane_num;
  895. args.v1.asMode.ucLaneSet = lane_set;
  896. } else {
  897. if (is_dp)
  898. args.v1.usPixelClock = cpu_to_le16(dp_clock / 10);
  899. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  900. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  901. else
  902. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  903. }
  904. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  905. if (dig_encoder)
  906. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  907. else
  908. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  909. if ((rdev->flags & RADEON_IS_IGP) &&
  910. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  911. if (is_dp ||
  912. !radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock)) {
  913. if (igp_lane_info & 0x1)
  914. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  915. else if (igp_lane_info & 0x2)
  916. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  917. else if (igp_lane_info & 0x4)
  918. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  919. else if (igp_lane_info & 0x8)
  920. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  921. } else {
  922. if (igp_lane_info & 0x3)
  923. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  924. else if (igp_lane_info & 0xc)
  925. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  926. }
  927. }
  928. if (dig->linkb)
  929. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  930. else
  931. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  932. if (is_dp)
  933. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  934. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  935. if (dig->coherent_mode)
  936. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  937. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  938. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  939. }
  940. break;
  941. case 2:
  942. args.v2.ucAction = action;
  943. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  944. args.v2.usInitInfo = cpu_to_le16(connector_object_id);
  945. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  946. args.v2.asMode.ucLaneSel = lane_num;
  947. args.v2.asMode.ucLaneSet = lane_set;
  948. } else {
  949. if (is_dp)
  950. args.v2.usPixelClock = cpu_to_le16(dp_clock / 10);
  951. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  952. args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  953. else
  954. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  955. }
  956. args.v2.acConfig.ucEncoderSel = dig_encoder;
  957. if (dig->linkb)
  958. args.v2.acConfig.ucLinkSel = 1;
  959. switch (radeon_encoder->encoder_id) {
  960. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  961. args.v2.acConfig.ucTransmitterSel = 0;
  962. break;
  963. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  964. args.v2.acConfig.ucTransmitterSel = 1;
  965. break;
  966. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  967. args.v2.acConfig.ucTransmitterSel = 2;
  968. break;
  969. }
  970. if (is_dp) {
  971. args.v2.acConfig.fCoherentMode = 1;
  972. args.v2.acConfig.fDPConnector = 1;
  973. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  974. if (dig->coherent_mode)
  975. args.v2.acConfig.fCoherentMode = 1;
  976. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  977. args.v2.acConfig.fDualLinkConnector = 1;
  978. }
  979. break;
  980. case 3:
  981. args.v3.ucAction = action;
  982. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  983. args.v3.usInitInfo = cpu_to_le16(connector_object_id);
  984. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  985. args.v3.asMode.ucLaneSel = lane_num;
  986. args.v3.asMode.ucLaneSet = lane_set;
  987. } else {
  988. if (is_dp)
  989. args.v3.usPixelClock = cpu_to_le16(dp_clock / 10);
  990. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  991. args.v3.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  992. else
  993. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  994. }
  995. if (is_dp)
  996. args.v3.ucLaneNum = dp_lane_count;
  997. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  998. args.v3.ucLaneNum = 8;
  999. else
  1000. args.v3.ucLaneNum = 4;
  1001. if (dig->linkb)
  1002. args.v3.acConfig.ucLinkSel = 1;
  1003. if (dig_encoder & 1)
  1004. args.v3.acConfig.ucEncoderSel = 1;
  1005. /* Select the PLL for the PHY
  1006. * DP PHY should be clocked from external src if there is
  1007. * one.
  1008. */
  1009. /* On DCE4, if there is an external clock, it generates the DP ref clock */
  1010. if (is_dp && rdev->clock.dp_extclk)
  1011. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  1012. else
  1013. args.v3.acConfig.ucRefClkSource = pll_id;
  1014. switch (radeon_encoder->encoder_id) {
  1015. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1016. args.v3.acConfig.ucTransmitterSel = 0;
  1017. break;
  1018. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1019. args.v3.acConfig.ucTransmitterSel = 1;
  1020. break;
  1021. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1022. args.v3.acConfig.ucTransmitterSel = 2;
  1023. break;
  1024. }
  1025. if (is_dp)
  1026. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  1027. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1028. if (dig->coherent_mode)
  1029. args.v3.acConfig.fCoherentMode = 1;
  1030. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1031. args.v3.acConfig.fDualLinkConnector = 1;
  1032. }
  1033. break;
  1034. case 4:
  1035. args.v4.ucAction = action;
  1036. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  1037. args.v4.usInitInfo = cpu_to_le16(connector_object_id);
  1038. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  1039. args.v4.asMode.ucLaneSel = lane_num;
  1040. args.v4.asMode.ucLaneSet = lane_set;
  1041. } else {
  1042. if (is_dp)
  1043. args.v4.usPixelClock = cpu_to_le16(dp_clock / 10);
  1044. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1045. args.v4.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  1046. else
  1047. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1048. }
  1049. if (is_dp)
  1050. args.v4.ucLaneNum = dp_lane_count;
  1051. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1052. args.v4.ucLaneNum = 8;
  1053. else
  1054. args.v4.ucLaneNum = 4;
  1055. if (dig->linkb)
  1056. args.v4.acConfig.ucLinkSel = 1;
  1057. if (dig_encoder & 1)
  1058. args.v4.acConfig.ucEncoderSel = 1;
  1059. /* Select the PLL for the PHY
  1060. * DP PHY should be clocked from external src if there is
  1061. * one.
  1062. */
  1063. /* On DCE5 DCPLL usually generates the DP ref clock */
  1064. if (is_dp) {
  1065. if (rdev->clock.dp_extclk)
  1066. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK;
  1067. else
  1068. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL;
  1069. } else
  1070. args.v4.acConfig.ucRefClkSource = pll_id;
  1071. switch (radeon_encoder->encoder_id) {
  1072. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1073. args.v4.acConfig.ucTransmitterSel = 0;
  1074. break;
  1075. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1076. args.v4.acConfig.ucTransmitterSel = 1;
  1077. break;
  1078. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1079. args.v4.acConfig.ucTransmitterSel = 2;
  1080. break;
  1081. }
  1082. if (is_dp)
  1083. args.v4.acConfig.fCoherentMode = 1; /* DP requires coherent */
  1084. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1085. if (dig->coherent_mode)
  1086. args.v4.acConfig.fCoherentMode = 1;
  1087. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1088. args.v4.acConfig.fDualLinkConnector = 1;
  1089. }
  1090. break;
  1091. case 5:
  1092. args.v5.ucAction = action;
  1093. if (is_dp)
  1094. args.v5.usSymClock = cpu_to_le16(dp_clock / 10);
  1095. else
  1096. args.v5.usSymClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1097. switch (radeon_encoder->encoder_id) {
  1098. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1099. if (dig->linkb)
  1100. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYB;
  1101. else
  1102. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYA;
  1103. break;
  1104. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1105. if (dig->linkb)
  1106. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYD;
  1107. else
  1108. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYC;
  1109. break;
  1110. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1111. if (dig->linkb)
  1112. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYF;
  1113. else
  1114. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYE;
  1115. break;
  1116. }
  1117. if (is_dp)
  1118. args.v5.ucLaneNum = dp_lane_count;
  1119. else if (radeon_encoder->pixel_clock > 165000)
  1120. args.v5.ucLaneNum = 8;
  1121. else
  1122. args.v5.ucLaneNum = 4;
  1123. args.v5.ucConnObjId = connector_object_id;
  1124. args.v5.ucDigMode = atombios_get_encoder_mode(encoder);
  1125. if (is_dp && rdev->clock.dp_extclk)
  1126. args.v5.asConfig.ucPhyClkSrcId = ENCODER_REFCLK_SRC_EXTCLK;
  1127. else
  1128. args.v5.asConfig.ucPhyClkSrcId = pll_id;
  1129. if (is_dp)
  1130. args.v5.asConfig.ucCoherentMode = 1; /* DP requires coherent */
  1131. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1132. if (dig->coherent_mode)
  1133. args.v5.asConfig.ucCoherentMode = 1;
  1134. }
  1135. if (hpd_id == RADEON_HPD_NONE)
  1136. args.v5.asConfig.ucHPDSel = 0;
  1137. else
  1138. args.v5.asConfig.ucHPDSel = hpd_id + 1;
  1139. args.v5.ucDigEncoderSel = 1 << dig_encoder;
  1140. args.v5.ucDPLaneSet = lane_set;
  1141. break;
  1142. default:
  1143. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1144. break;
  1145. }
  1146. break;
  1147. default:
  1148. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1149. break;
  1150. }
  1151. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1152. }
  1153. bool
  1154. atombios_set_edp_panel_power(struct drm_connector *connector, int action)
  1155. {
  1156. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1157. struct drm_device *dev = radeon_connector->base.dev;
  1158. struct radeon_device *rdev = dev->dev_private;
  1159. union dig_transmitter_control args;
  1160. int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  1161. uint8_t frev, crev;
  1162. if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  1163. goto done;
  1164. if (!ASIC_IS_DCE4(rdev))
  1165. goto done;
  1166. if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) &&
  1167. (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
  1168. goto done;
  1169. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1170. goto done;
  1171. memset(&args, 0, sizeof(args));
  1172. args.v1.ucAction = action;
  1173. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1174. /* wait for the panel to power up */
  1175. if (action == ATOM_TRANSMITTER_ACTION_POWER_ON) {
  1176. int i;
  1177. for (i = 0; i < 300; i++) {
  1178. if (radeon_hpd_sense(rdev, radeon_connector->hpd.hpd))
  1179. return true;
  1180. mdelay(1);
  1181. }
  1182. return false;
  1183. }
  1184. done:
  1185. return true;
  1186. }
  1187. union external_encoder_control {
  1188. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
  1189. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
  1190. };
  1191. static void
  1192. atombios_external_encoder_setup(struct drm_encoder *encoder,
  1193. struct drm_encoder *ext_encoder,
  1194. int action)
  1195. {
  1196. struct drm_device *dev = encoder->dev;
  1197. struct radeon_device *rdev = dev->dev_private;
  1198. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1199. struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
  1200. union external_encoder_control args;
  1201. struct drm_connector *connector;
  1202. int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
  1203. u8 frev, crev;
  1204. int dp_clock = 0;
  1205. int dp_lane_count = 0;
  1206. int connector_object_id = 0;
  1207. u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1208. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1209. connector = radeon_get_connector_for_encoder_init(encoder);
  1210. else
  1211. connector = radeon_get_connector_for_encoder(encoder);
  1212. if (connector) {
  1213. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1214. struct radeon_connector_atom_dig *dig_connector =
  1215. radeon_connector->con_priv;
  1216. dp_clock = dig_connector->dp_clock;
  1217. dp_lane_count = dig_connector->dp_lane_count;
  1218. connector_object_id =
  1219. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1220. }
  1221. memset(&args, 0, sizeof(args));
  1222. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1223. return;
  1224. switch (frev) {
  1225. case 1:
  1226. /* no params on frev 1 */
  1227. break;
  1228. case 2:
  1229. switch (crev) {
  1230. case 1:
  1231. case 2:
  1232. args.v1.sDigEncoder.ucAction = action;
  1233. args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1234. args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1235. if (ENCODER_MODE_IS_DP(args.v1.sDigEncoder.ucEncoderMode)) {
  1236. if (dp_clock == 270000)
  1237. args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  1238. args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
  1239. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1240. args.v1.sDigEncoder.ucLaneNum = 8;
  1241. else
  1242. args.v1.sDigEncoder.ucLaneNum = 4;
  1243. break;
  1244. case 3:
  1245. args.v3.sExtEncoder.ucAction = action;
  1246. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1247. args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id);
  1248. else
  1249. args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1250. args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1251. if (ENCODER_MODE_IS_DP(args.v3.sExtEncoder.ucEncoderMode)) {
  1252. if (dp_clock == 270000)
  1253. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  1254. else if (dp_clock == 540000)
  1255. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
  1256. args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
  1257. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1258. args.v3.sExtEncoder.ucLaneNum = 8;
  1259. else
  1260. args.v3.sExtEncoder.ucLaneNum = 4;
  1261. switch (ext_enum) {
  1262. case GRAPH_OBJECT_ENUM_ID1:
  1263. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
  1264. break;
  1265. case GRAPH_OBJECT_ENUM_ID2:
  1266. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
  1267. break;
  1268. case GRAPH_OBJECT_ENUM_ID3:
  1269. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
  1270. break;
  1271. }
  1272. args.v3.sExtEncoder.ucBitPerColor = radeon_atom_get_bpc(encoder);
  1273. break;
  1274. default:
  1275. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1276. return;
  1277. }
  1278. break;
  1279. default:
  1280. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1281. return;
  1282. }
  1283. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1284. }
  1285. static void
  1286. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  1287. {
  1288. struct drm_device *dev = encoder->dev;
  1289. struct radeon_device *rdev = dev->dev_private;
  1290. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1291. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1292. ENABLE_YUV_PS_ALLOCATION args;
  1293. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  1294. uint32_t temp, reg;
  1295. memset(&args, 0, sizeof(args));
  1296. if (rdev->family >= CHIP_R600)
  1297. reg = R600_BIOS_3_SCRATCH;
  1298. else
  1299. reg = RADEON_BIOS_3_SCRATCH;
  1300. /* XXX: fix up scratch reg handling */
  1301. temp = RREG32(reg);
  1302. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1303. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  1304. (radeon_crtc->crtc_id << 18)));
  1305. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1306. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  1307. else
  1308. WREG32(reg, 0);
  1309. if (enable)
  1310. args.ucEnable = ATOM_ENABLE;
  1311. args.ucCRTC = radeon_crtc->crtc_id;
  1312. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1313. WREG32(reg, temp);
  1314. }
  1315. static void
  1316. radeon_atom_encoder_dpms_avivo(struct drm_encoder *encoder, int mode)
  1317. {
  1318. struct drm_device *dev = encoder->dev;
  1319. struct radeon_device *rdev = dev->dev_private;
  1320. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1321. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  1322. int index = 0;
  1323. memset(&args, 0, sizeof(args));
  1324. switch (radeon_encoder->encoder_id) {
  1325. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1326. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1327. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  1328. break;
  1329. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1330. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1331. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1332. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1333. break;
  1334. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1335. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1336. break;
  1337. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1338. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1339. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1340. else
  1341. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  1342. break;
  1343. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1344. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1345. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1346. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1347. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1348. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1349. else
  1350. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  1351. break;
  1352. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1353. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1354. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1355. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1356. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1357. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1358. else
  1359. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  1360. break;
  1361. default:
  1362. return;
  1363. }
  1364. switch (mode) {
  1365. case DRM_MODE_DPMS_ON:
  1366. args.ucAction = ATOM_ENABLE;
  1367. /* workaround for DVOOutputControl on some RS690 systems */
  1368. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DDI) {
  1369. u32 reg = RREG32(RADEON_BIOS_3_SCRATCH);
  1370. WREG32(RADEON_BIOS_3_SCRATCH, reg & ~ATOM_S3_DFP2I_ACTIVE);
  1371. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1372. WREG32(RADEON_BIOS_3_SCRATCH, reg);
  1373. } else
  1374. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1375. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1376. args.ucAction = ATOM_LCD_BLON;
  1377. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1378. }
  1379. break;
  1380. case DRM_MODE_DPMS_STANDBY:
  1381. case DRM_MODE_DPMS_SUSPEND:
  1382. case DRM_MODE_DPMS_OFF:
  1383. args.ucAction = ATOM_DISABLE;
  1384. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1385. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1386. args.ucAction = ATOM_LCD_BLOFF;
  1387. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1388. }
  1389. break;
  1390. }
  1391. }
  1392. static void
  1393. radeon_atom_encoder_dpms_dig(struct drm_encoder *encoder, int mode)
  1394. {
  1395. struct drm_device *dev = encoder->dev;
  1396. struct radeon_device *rdev = dev->dev_private;
  1397. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1398. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1399. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1400. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1401. struct radeon_connector *radeon_connector = NULL;
  1402. struct radeon_connector_atom_dig *radeon_dig_connector = NULL;
  1403. if (connector) {
  1404. radeon_connector = to_radeon_connector(connector);
  1405. radeon_dig_connector = radeon_connector->con_priv;
  1406. }
  1407. switch (mode) {
  1408. case DRM_MODE_DPMS_ON:
  1409. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
  1410. if (!connector)
  1411. dig->panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  1412. else
  1413. dig->panel_mode = radeon_dp_get_panel_mode(encoder, connector);
  1414. /* setup and enable the encoder */
  1415. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1416. atombios_dig_encoder_setup(encoder,
  1417. ATOM_ENCODER_CMD_SETUP_PANEL_MODE,
  1418. dig->panel_mode);
  1419. if (ext_encoder) {
  1420. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev))
  1421. atombios_external_encoder_setup(encoder, ext_encoder,
  1422. EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
  1423. }
  1424. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1425. } else if (ASIC_IS_DCE4(rdev)) {
  1426. /* setup and enable the encoder */
  1427. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1428. /* enable the transmitter */
  1429. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1430. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1431. } else {
  1432. /* setup and enable the encoder and transmitter */
  1433. atombios_dig_encoder_setup(encoder, ATOM_ENABLE, 0);
  1434. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1435. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1436. /* some early dce3.2 boards have a bug in their transmitter control table */
  1437. if ((rdev->family != CHIP_RV710) && (rdev->family != CHIP_RV730))
  1438. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1439. }
  1440. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1441. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1442. atombios_set_edp_panel_power(connector,
  1443. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1444. radeon_dig_connector->edp_on = true;
  1445. }
  1446. radeon_dp_link_train(encoder, connector);
  1447. if (ASIC_IS_DCE4(rdev))
  1448. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0);
  1449. }
  1450. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1451. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  1452. break;
  1453. case DRM_MODE_DPMS_STANDBY:
  1454. case DRM_MODE_DPMS_SUSPEND:
  1455. case DRM_MODE_DPMS_OFF:
  1456. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
  1457. /* disable the transmitter */
  1458. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1459. } else if (ASIC_IS_DCE4(rdev)) {
  1460. /* disable the transmitter */
  1461. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1462. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1463. } else {
  1464. /* disable the encoder and transmitter */
  1465. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1466. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1467. atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
  1468. }
  1469. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1470. if (ASIC_IS_DCE4(rdev))
  1471. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
  1472. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1473. atombios_set_edp_panel_power(connector,
  1474. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1475. radeon_dig_connector->edp_on = false;
  1476. }
  1477. }
  1478. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1479. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  1480. break;
  1481. }
  1482. }
  1483. static void
  1484. radeon_atom_encoder_dpms_ext(struct drm_encoder *encoder,
  1485. struct drm_encoder *ext_encoder,
  1486. int mode)
  1487. {
  1488. struct drm_device *dev = encoder->dev;
  1489. struct radeon_device *rdev = dev->dev_private;
  1490. switch (mode) {
  1491. case DRM_MODE_DPMS_ON:
  1492. default:
  1493. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)) {
  1494. atombios_external_encoder_setup(encoder, ext_encoder,
  1495. EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT);
  1496. atombios_external_encoder_setup(encoder, ext_encoder,
  1497. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING_OFF);
  1498. } else
  1499. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1500. break;
  1501. case DRM_MODE_DPMS_STANDBY:
  1502. case DRM_MODE_DPMS_SUSPEND:
  1503. case DRM_MODE_DPMS_OFF:
  1504. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)) {
  1505. atombios_external_encoder_setup(encoder, ext_encoder,
  1506. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING);
  1507. atombios_external_encoder_setup(encoder, ext_encoder,
  1508. EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT);
  1509. } else
  1510. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_DISABLE);
  1511. break;
  1512. }
  1513. }
  1514. static void
  1515. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  1516. {
  1517. struct drm_device *dev = encoder->dev;
  1518. struct radeon_device *rdev = dev->dev_private;
  1519. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1520. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1521. DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  1522. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  1523. radeon_encoder->active_device);
  1524. switch (radeon_encoder->encoder_id) {
  1525. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1526. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1527. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1528. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1529. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1530. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1531. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1532. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1533. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1534. break;
  1535. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1536. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1537. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1538. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1539. radeon_atom_encoder_dpms_dig(encoder, mode);
  1540. break;
  1541. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1542. if (ASIC_IS_DCE5(rdev)) {
  1543. switch (mode) {
  1544. case DRM_MODE_DPMS_ON:
  1545. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1546. break;
  1547. case DRM_MODE_DPMS_STANDBY:
  1548. case DRM_MODE_DPMS_SUSPEND:
  1549. case DRM_MODE_DPMS_OFF:
  1550. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1551. break;
  1552. }
  1553. } else if (ASIC_IS_DCE3(rdev))
  1554. radeon_atom_encoder_dpms_dig(encoder, mode);
  1555. else
  1556. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1557. break;
  1558. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1559. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1560. if (ASIC_IS_DCE5(rdev)) {
  1561. switch (mode) {
  1562. case DRM_MODE_DPMS_ON:
  1563. atombios_dac_setup(encoder, ATOM_ENABLE);
  1564. break;
  1565. case DRM_MODE_DPMS_STANDBY:
  1566. case DRM_MODE_DPMS_SUSPEND:
  1567. case DRM_MODE_DPMS_OFF:
  1568. atombios_dac_setup(encoder, ATOM_DISABLE);
  1569. break;
  1570. }
  1571. } else
  1572. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1573. break;
  1574. default:
  1575. return;
  1576. }
  1577. if (ext_encoder)
  1578. radeon_atom_encoder_dpms_ext(encoder, ext_encoder, mode);
  1579. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  1580. }
  1581. union crtc_source_param {
  1582. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  1583. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  1584. };
  1585. static void
  1586. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  1587. {
  1588. struct drm_device *dev = encoder->dev;
  1589. struct radeon_device *rdev = dev->dev_private;
  1590. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1591. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1592. union crtc_source_param args;
  1593. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1594. uint8_t frev, crev;
  1595. struct radeon_encoder_atom_dig *dig;
  1596. memset(&args, 0, sizeof(args));
  1597. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1598. return;
  1599. switch (frev) {
  1600. case 1:
  1601. switch (crev) {
  1602. case 1:
  1603. default:
  1604. if (ASIC_IS_AVIVO(rdev))
  1605. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1606. else {
  1607. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  1608. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1609. } else {
  1610. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1611. }
  1612. }
  1613. switch (radeon_encoder->encoder_id) {
  1614. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1615. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1616. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1617. break;
  1618. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1619. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1620. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1621. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1622. else
  1623. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1624. break;
  1625. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1626. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1627. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1628. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1629. break;
  1630. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1631. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1632. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1633. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1634. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1635. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1636. else
  1637. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1638. break;
  1639. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1640. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1641. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1642. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1643. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1644. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1645. else
  1646. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1647. break;
  1648. }
  1649. break;
  1650. case 2:
  1651. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1652. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE) {
  1653. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1654. if (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)
  1655. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
  1656. else if (connector->connector_type == DRM_MODE_CONNECTOR_VGA)
  1657. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_CRT;
  1658. else
  1659. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1660. } else
  1661. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1662. switch (radeon_encoder->encoder_id) {
  1663. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1664. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1665. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1666. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1667. dig = radeon_encoder->enc_priv;
  1668. switch (dig->dig_encoder) {
  1669. case 0:
  1670. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1671. break;
  1672. case 1:
  1673. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1674. break;
  1675. case 2:
  1676. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1677. break;
  1678. case 3:
  1679. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1680. break;
  1681. case 4:
  1682. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1683. break;
  1684. case 5:
  1685. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1686. break;
  1687. }
  1688. break;
  1689. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1690. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1691. break;
  1692. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1693. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1694. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1695. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1696. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1697. else
  1698. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1699. break;
  1700. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1701. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1702. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1703. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1704. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1705. else
  1706. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1707. break;
  1708. }
  1709. break;
  1710. }
  1711. break;
  1712. default:
  1713. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1714. return;
  1715. }
  1716. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1717. /* update scratch regs with new routing */
  1718. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1719. }
  1720. static void
  1721. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1722. struct drm_display_mode *mode)
  1723. {
  1724. struct drm_device *dev = encoder->dev;
  1725. struct radeon_device *rdev = dev->dev_private;
  1726. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1727. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1728. /* Funky macbooks */
  1729. if ((dev->pdev->device == 0x71C5) &&
  1730. (dev->pdev->subsystem_vendor == 0x106b) &&
  1731. (dev->pdev->subsystem_device == 0x0080)) {
  1732. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1733. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1734. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1735. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1736. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1737. }
  1738. }
  1739. /* set scaler clears this on some chips */
  1740. if (ASIC_IS_AVIVO(rdev) &&
  1741. (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) {
  1742. if (ASIC_IS_DCE4(rdev)) {
  1743. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1744. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  1745. EVERGREEN_INTERLEAVE_EN);
  1746. else
  1747. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1748. } else {
  1749. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1750. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1751. AVIVO_D1MODE_INTERLEAVE_EN);
  1752. else
  1753. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1754. }
  1755. }
  1756. }
  1757. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1758. {
  1759. struct drm_device *dev = encoder->dev;
  1760. struct radeon_device *rdev = dev->dev_private;
  1761. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1762. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1763. struct drm_encoder *test_encoder;
  1764. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1765. uint32_t dig_enc_in_use = 0;
  1766. if (ASIC_IS_DCE6(rdev)) {
  1767. /* DCE6 */
  1768. switch (radeon_encoder->encoder_id) {
  1769. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1770. if (dig->linkb)
  1771. return 1;
  1772. else
  1773. return 0;
  1774. break;
  1775. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1776. if (dig->linkb)
  1777. return 3;
  1778. else
  1779. return 2;
  1780. break;
  1781. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1782. if (dig->linkb)
  1783. return 5;
  1784. else
  1785. return 4;
  1786. break;
  1787. }
  1788. } else if (ASIC_IS_DCE4(rdev)) {
  1789. /* DCE4/5 */
  1790. if (ASIC_IS_DCE41(rdev) && !ASIC_IS_DCE61(rdev)) {
  1791. /* ontario follows DCE4 */
  1792. if (rdev->family == CHIP_PALM) {
  1793. if (dig->linkb)
  1794. return 1;
  1795. else
  1796. return 0;
  1797. } else
  1798. /* llano follows DCE3.2 */
  1799. return radeon_crtc->crtc_id;
  1800. } else {
  1801. switch (radeon_encoder->encoder_id) {
  1802. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1803. if (dig->linkb)
  1804. return 1;
  1805. else
  1806. return 0;
  1807. break;
  1808. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1809. if (dig->linkb)
  1810. return 3;
  1811. else
  1812. return 2;
  1813. break;
  1814. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1815. if (dig->linkb)
  1816. return 5;
  1817. else
  1818. return 4;
  1819. break;
  1820. }
  1821. }
  1822. }
  1823. /* on DCE32 and encoder can driver any block so just crtc id */
  1824. if (ASIC_IS_DCE32(rdev)) {
  1825. return radeon_crtc->crtc_id;
  1826. }
  1827. /* on DCE3 - LVTMA can only be driven by DIGB */
  1828. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1829. struct radeon_encoder *radeon_test_encoder;
  1830. if (encoder == test_encoder)
  1831. continue;
  1832. if (!radeon_encoder_is_digital(test_encoder))
  1833. continue;
  1834. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1835. dig = radeon_test_encoder->enc_priv;
  1836. if (dig->dig_encoder >= 0)
  1837. dig_enc_in_use |= (1 << dig->dig_encoder);
  1838. }
  1839. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1840. if (dig_enc_in_use & 0x2)
  1841. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1842. return 1;
  1843. }
  1844. if (!(dig_enc_in_use & 1))
  1845. return 0;
  1846. return 1;
  1847. }
  1848. /* This only needs to be called once at startup */
  1849. void
  1850. radeon_atom_encoder_init(struct radeon_device *rdev)
  1851. {
  1852. struct drm_device *dev = rdev->ddev;
  1853. struct drm_encoder *encoder;
  1854. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1855. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1856. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1857. switch (radeon_encoder->encoder_id) {
  1858. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1859. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1860. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1861. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1862. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1863. break;
  1864. default:
  1865. break;
  1866. }
  1867. if (ext_encoder && (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)))
  1868. atombios_external_encoder_setup(encoder, ext_encoder,
  1869. EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
  1870. }
  1871. }
  1872. static void
  1873. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1874. struct drm_display_mode *mode,
  1875. struct drm_display_mode *adjusted_mode)
  1876. {
  1877. struct drm_device *dev = encoder->dev;
  1878. struct radeon_device *rdev = dev->dev_private;
  1879. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1880. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1881. /* need to call this here rather than in prepare() since we need some crtc info */
  1882. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1883. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
  1884. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1885. atombios_yuv_setup(encoder, true);
  1886. else
  1887. atombios_yuv_setup(encoder, false);
  1888. }
  1889. switch (radeon_encoder->encoder_id) {
  1890. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1891. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1892. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1893. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1894. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1895. break;
  1896. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1897. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1898. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1899. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1900. /* handled in dpms */
  1901. break;
  1902. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1903. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1904. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1905. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1906. break;
  1907. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1908. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1909. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1910. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1911. atombios_dac_setup(encoder, ATOM_ENABLE);
  1912. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
  1913. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1914. atombios_tv_setup(encoder, ATOM_ENABLE);
  1915. else
  1916. atombios_tv_setup(encoder, ATOM_DISABLE);
  1917. }
  1918. break;
  1919. }
  1920. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1921. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  1922. r600_hdmi_enable(encoder);
  1923. if (ASIC_IS_DCE6(rdev))
  1924. ; /* TODO (use pointers instead of if-s?) */
  1925. else if (ASIC_IS_DCE4(rdev))
  1926. evergreen_hdmi_setmode(encoder, adjusted_mode);
  1927. else
  1928. r600_hdmi_setmode(encoder, adjusted_mode);
  1929. }
  1930. }
  1931. static bool
  1932. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1933. {
  1934. struct drm_device *dev = encoder->dev;
  1935. struct radeon_device *rdev = dev->dev_private;
  1936. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1937. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1938. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1939. ATOM_DEVICE_CV_SUPPORT |
  1940. ATOM_DEVICE_CRT_SUPPORT)) {
  1941. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1942. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1943. uint8_t frev, crev;
  1944. memset(&args, 0, sizeof(args));
  1945. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1946. return false;
  1947. args.sDacload.ucMisc = 0;
  1948. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1949. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1950. args.sDacload.ucDacType = ATOM_DAC_A;
  1951. else
  1952. args.sDacload.ucDacType = ATOM_DAC_B;
  1953. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1954. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1955. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1956. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1957. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1958. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1959. if (crev >= 3)
  1960. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1961. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1962. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1963. if (crev >= 3)
  1964. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1965. }
  1966. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1967. return true;
  1968. } else
  1969. return false;
  1970. }
  1971. static enum drm_connector_status
  1972. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1973. {
  1974. struct drm_device *dev = encoder->dev;
  1975. struct radeon_device *rdev = dev->dev_private;
  1976. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1977. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1978. uint32_t bios_0_scratch;
  1979. if (!atombios_dac_load_detect(encoder, connector)) {
  1980. DRM_DEBUG_KMS("detect returned false \n");
  1981. return connector_status_unknown;
  1982. }
  1983. if (rdev->family >= CHIP_R600)
  1984. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1985. else
  1986. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1987. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1988. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1989. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1990. return connector_status_connected;
  1991. }
  1992. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1993. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1994. return connector_status_connected;
  1995. }
  1996. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1997. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1998. return connector_status_connected;
  1999. }
  2000. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2001. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  2002. return connector_status_connected; /* CTV */
  2003. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  2004. return connector_status_connected; /* STV */
  2005. }
  2006. return connector_status_disconnected;
  2007. }
  2008. static enum drm_connector_status
  2009. radeon_atom_dig_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  2010. {
  2011. struct drm_device *dev = encoder->dev;
  2012. struct radeon_device *rdev = dev->dev_private;
  2013. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2014. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2015. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  2016. u32 bios_0_scratch;
  2017. if (!ASIC_IS_DCE4(rdev))
  2018. return connector_status_unknown;
  2019. if (!ext_encoder)
  2020. return connector_status_unknown;
  2021. if ((radeon_connector->devices & ATOM_DEVICE_CRT_SUPPORT) == 0)
  2022. return connector_status_unknown;
  2023. /* load detect on the dp bridge */
  2024. atombios_external_encoder_setup(encoder, ext_encoder,
  2025. EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION);
  2026. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  2027. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  2028. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2029. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  2030. return connector_status_connected;
  2031. }
  2032. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2033. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  2034. return connector_status_connected;
  2035. }
  2036. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  2037. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  2038. return connector_status_connected;
  2039. }
  2040. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2041. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  2042. return connector_status_connected; /* CTV */
  2043. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  2044. return connector_status_connected; /* STV */
  2045. }
  2046. return connector_status_disconnected;
  2047. }
  2048. void
  2049. radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder)
  2050. {
  2051. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  2052. if (ext_encoder)
  2053. /* ddc_setup on the dp bridge */
  2054. atombios_external_encoder_setup(encoder, ext_encoder,
  2055. EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP);
  2056. }
  2057. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  2058. {
  2059. struct radeon_device *rdev = encoder->dev->dev_private;
  2060. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2061. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  2062. if ((radeon_encoder->active_device &
  2063. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  2064. (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  2065. ENCODER_OBJECT_ID_NONE)) {
  2066. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  2067. if (dig) {
  2068. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  2069. if (radeon_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT) {
  2070. if (rdev->family >= CHIP_R600)
  2071. dig->afmt = rdev->mode_info.afmt[dig->dig_encoder];
  2072. else
  2073. /* RS600/690/740 have only 1 afmt block */
  2074. dig->afmt = rdev->mode_info.afmt[0];
  2075. }
  2076. }
  2077. }
  2078. radeon_atom_output_lock(encoder, true);
  2079. if (connector) {
  2080. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2081. /* select the clock/data port if it uses a router */
  2082. if (radeon_connector->router.cd_valid)
  2083. radeon_router_select_cd_port(radeon_connector);
  2084. /* turn eDP panel on for mode set */
  2085. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  2086. atombios_set_edp_panel_power(connector,
  2087. ATOM_TRANSMITTER_ACTION_POWER_ON);
  2088. }
  2089. /* this is needed for the pll/ss setup to work correctly in some cases */
  2090. atombios_set_encoder_crtc_source(encoder);
  2091. }
  2092. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  2093. {
  2094. /* need to call this here as we need the crtc set up */
  2095. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  2096. radeon_atom_output_lock(encoder, false);
  2097. }
  2098. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  2099. {
  2100. struct drm_device *dev = encoder->dev;
  2101. struct radeon_device *rdev = dev->dev_private;
  2102. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2103. struct radeon_encoder_atom_dig *dig;
  2104. /* check for pre-DCE3 cards with shared encoders;
  2105. * can't really use the links individually, so don't disable
  2106. * the encoder if it's in use by another connector
  2107. */
  2108. if (!ASIC_IS_DCE3(rdev)) {
  2109. struct drm_encoder *other_encoder;
  2110. struct radeon_encoder *other_radeon_encoder;
  2111. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  2112. other_radeon_encoder = to_radeon_encoder(other_encoder);
  2113. if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
  2114. drm_helper_encoder_in_use(other_encoder))
  2115. goto disable_done;
  2116. }
  2117. }
  2118. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  2119. switch (radeon_encoder->encoder_id) {
  2120. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2121. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2122. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2123. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2124. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
  2125. break;
  2126. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2127. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2128. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2129. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2130. /* handled in dpms */
  2131. break;
  2132. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2133. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2134. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2135. atombios_dvo_setup(encoder, ATOM_DISABLE);
  2136. break;
  2137. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2138. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2139. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2140. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2141. atombios_dac_setup(encoder, ATOM_DISABLE);
  2142. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  2143. atombios_tv_setup(encoder, ATOM_DISABLE);
  2144. break;
  2145. }
  2146. disable_done:
  2147. if (radeon_encoder_is_digital(encoder)) {
  2148. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  2149. r600_hdmi_disable(encoder);
  2150. dig = radeon_encoder->enc_priv;
  2151. dig->dig_encoder = -1;
  2152. }
  2153. radeon_encoder->active_device = 0;
  2154. }
  2155. /* these are handled by the primary encoders */
  2156. static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
  2157. {
  2158. }
  2159. static void radeon_atom_ext_commit(struct drm_encoder *encoder)
  2160. {
  2161. }
  2162. static void
  2163. radeon_atom_ext_mode_set(struct drm_encoder *encoder,
  2164. struct drm_display_mode *mode,
  2165. struct drm_display_mode *adjusted_mode)
  2166. {
  2167. }
  2168. static void radeon_atom_ext_disable(struct drm_encoder *encoder)
  2169. {
  2170. }
  2171. static void
  2172. radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
  2173. {
  2174. }
  2175. static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder,
  2176. const struct drm_display_mode *mode,
  2177. struct drm_display_mode *adjusted_mode)
  2178. {
  2179. return true;
  2180. }
  2181. static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
  2182. .dpms = radeon_atom_ext_dpms,
  2183. .mode_fixup = radeon_atom_ext_mode_fixup,
  2184. .prepare = radeon_atom_ext_prepare,
  2185. .mode_set = radeon_atom_ext_mode_set,
  2186. .commit = radeon_atom_ext_commit,
  2187. .disable = radeon_atom_ext_disable,
  2188. /* no detect for TMDS/LVDS yet */
  2189. };
  2190. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  2191. .dpms = radeon_atom_encoder_dpms,
  2192. .mode_fixup = radeon_atom_mode_fixup,
  2193. .prepare = radeon_atom_encoder_prepare,
  2194. .mode_set = radeon_atom_encoder_mode_set,
  2195. .commit = radeon_atom_encoder_commit,
  2196. .disable = radeon_atom_encoder_disable,
  2197. .detect = radeon_atom_dig_detect,
  2198. };
  2199. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  2200. .dpms = radeon_atom_encoder_dpms,
  2201. .mode_fixup = radeon_atom_mode_fixup,
  2202. .prepare = radeon_atom_encoder_prepare,
  2203. .mode_set = radeon_atom_encoder_mode_set,
  2204. .commit = radeon_atom_encoder_commit,
  2205. .detect = radeon_atom_dac_detect,
  2206. };
  2207. void radeon_enc_destroy(struct drm_encoder *encoder)
  2208. {
  2209. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2210. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2211. radeon_atom_backlight_exit(radeon_encoder);
  2212. kfree(radeon_encoder->enc_priv);
  2213. drm_encoder_cleanup(encoder);
  2214. kfree(radeon_encoder);
  2215. }
  2216. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  2217. .destroy = radeon_enc_destroy,
  2218. };
  2219. static struct radeon_encoder_atom_dac *
  2220. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  2221. {
  2222. struct drm_device *dev = radeon_encoder->base.dev;
  2223. struct radeon_device *rdev = dev->dev_private;
  2224. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  2225. if (!dac)
  2226. return NULL;
  2227. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  2228. return dac;
  2229. }
  2230. static struct radeon_encoder_atom_dig *
  2231. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  2232. {
  2233. int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  2234. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  2235. if (!dig)
  2236. return NULL;
  2237. /* coherent mode by default */
  2238. dig->coherent_mode = true;
  2239. dig->dig_encoder = -1;
  2240. if (encoder_enum == 2)
  2241. dig->linkb = true;
  2242. else
  2243. dig->linkb = false;
  2244. return dig;
  2245. }
  2246. void
  2247. radeon_add_atom_encoder(struct drm_device *dev,
  2248. uint32_t encoder_enum,
  2249. uint32_t supported_device,
  2250. u16 caps)
  2251. {
  2252. struct radeon_device *rdev = dev->dev_private;
  2253. struct drm_encoder *encoder;
  2254. struct radeon_encoder *radeon_encoder;
  2255. /* see if we already added it */
  2256. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2257. radeon_encoder = to_radeon_encoder(encoder);
  2258. if (radeon_encoder->encoder_enum == encoder_enum) {
  2259. radeon_encoder->devices |= supported_device;
  2260. return;
  2261. }
  2262. }
  2263. /* add a new one */
  2264. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  2265. if (!radeon_encoder)
  2266. return;
  2267. encoder = &radeon_encoder->base;
  2268. switch (rdev->num_crtc) {
  2269. case 1:
  2270. encoder->possible_crtcs = 0x1;
  2271. break;
  2272. case 2:
  2273. default:
  2274. encoder->possible_crtcs = 0x3;
  2275. break;
  2276. case 4:
  2277. encoder->possible_crtcs = 0xf;
  2278. break;
  2279. case 6:
  2280. encoder->possible_crtcs = 0x3f;
  2281. break;
  2282. }
  2283. radeon_encoder->enc_priv = NULL;
  2284. radeon_encoder->encoder_enum = encoder_enum;
  2285. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  2286. radeon_encoder->devices = supported_device;
  2287. radeon_encoder->rmx_type = RMX_OFF;
  2288. radeon_encoder->underscan_type = UNDERSCAN_OFF;
  2289. radeon_encoder->is_ext_encoder = false;
  2290. radeon_encoder->caps = caps;
  2291. switch (radeon_encoder->encoder_id) {
  2292. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2293. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2294. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2295. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2296. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2297. radeon_encoder->rmx_type = RMX_FULL;
  2298. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2299. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2300. } else {
  2301. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2302. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2303. }
  2304. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2305. break;
  2306. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2307. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2308. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2309. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2310. break;
  2311. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2312. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2313. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2314. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  2315. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2316. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2317. break;
  2318. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2319. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2320. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2321. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2322. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2323. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2324. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2325. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2326. radeon_encoder->rmx_type = RMX_FULL;
  2327. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2328. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2329. } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  2330. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2331. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2332. } else {
  2333. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2334. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2335. }
  2336. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2337. break;
  2338. case ENCODER_OBJECT_ID_SI170B:
  2339. case ENCODER_OBJECT_ID_CH7303:
  2340. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  2341. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  2342. case ENCODER_OBJECT_ID_TITFP513:
  2343. case ENCODER_OBJECT_ID_VT1623:
  2344. case ENCODER_OBJECT_ID_HDMI_SI1930:
  2345. case ENCODER_OBJECT_ID_TRAVIS:
  2346. case ENCODER_OBJECT_ID_NUTMEG:
  2347. /* these are handled by the primary encoders */
  2348. radeon_encoder->is_ext_encoder = true;
  2349. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2350. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2351. else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  2352. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2353. else
  2354. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2355. drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
  2356. break;
  2357. }
  2358. }