atombios_dp.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. * Jerome Glisse
  26. */
  27. #include <drm/drmP.h>
  28. #include <drm/radeon_drm.h>
  29. #include "radeon.h"
  30. #include "atom.h"
  31. #include "atom-bits.h"
  32. #include <drm/drm_dp_helper.h>
  33. /* move these to drm_dp_helper.c/h */
  34. #define DP_LINK_CONFIGURATION_SIZE 9
  35. #define DP_DPCD_SIZE DP_RECEIVER_CAP_SIZE
  36. static char *voltage_names[] = {
  37. "0.4V", "0.6V", "0.8V", "1.2V"
  38. };
  39. static char *pre_emph_names[] = {
  40. "0dB", "3.5dB", "6dB", "9.5dB"
  41. };
  42. /***** radeon AUX functions *****/
  43. union aux_channel_transaction {
  44. PROCESS_AUX_CHANNEL_TRANSACTION_PS_ALLOCATION v1;
  45. PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2 v2;
  46. };
  47. static int radeon_process_aux_ch(struct radeon_i2c_chan *chan,
  48. u8 *send, int send_bytes,
  49. u8 *recv, int recv_size,
  50. u8 delay, u8 *ack)
  51. {
  52. struct drm_device *dev = chan->dev;
  53. struct radeon_device *rdev = dev->dev_private;
  54. union aux_channel_transaction args;
  55. int index = GetIndexIntoMasterTable(COMMAND, ProcessAuxChannelTransaction);
  56. unsigned char *base;
  57. int recv_bytes;
  58. memset(&args, 0, sizeof(args));
  59. base = (unsigned char *)(rdev->mode_info.atom_context->scratch + 1);
  60. memcpy(base, send, send_bytes);
  61. args.v1.lpAuxRequest = 0 + 4;
  62. args.v1.lpDataOut = 16 + 4;
  63. args.v1.ucDataOutLen = 0;
  64. args.v1.ucChannelID = chan->rec.i2c_id;
  65. args.v1.ucDelay = delay / 10;
  66. if (ASIC_IS_DCE4(rdev))
  67. args.v2.ucHPD_ID = chan->rec.hpd;
  68. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  69. *ack = args.v1.ucReplyStatus;
  70. /* timeout */
  71. if (args.v1.ucReplyStatus == 1) {
  72. DRM_DEBUG_KMS("dp_aux_ch timeout\n");
  73. return -ETIMEDOUT;
  74. }
  75. /* flags not zero */
  76. if (args.v1.ucReplyStatus == 2) {
  77. DRM_DEBUG_KMS("dp_aux_ch flags not zero\n");
  78. return -EBUSY;
  79. }
  80. /* error */
  81. if (args.v1.ucReplyStatus == 3) {
  82. DRM_DEBUG_KMS("dp_aux_ch error\n");
  83. return -EIO;
  84. }
  85. recv_bytes = args.v1.ucDataOutLen;
  86. if (recv_bytes > recv_size)
  87. recv_bytes = recv_size;
  88. if (recv && recv_size)
  89. memcpy(recv, base + 16, recv_bytes);
  90. return recv_bytes;
  91. }
  92. static int radeon_dp_aux_native_write(struct radeon_connector *radeon_connector,
  93. u16 address, u8 *send, u8 send_bytes, u8 delay)
  94. {
  95. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  96. int ret;
  97. u8 msg[20];
  98. int msg_bytes = send_bytes + 4;
  99. u8 ack;
  100. unsigned retry;
  101. if (send_bytes > 16)
  102. return -1;
  103. msg[0] = address;
  104. msg[1] = address >> 8;
  105. msg[2] = AUX_NATIVE_WRITE << 4;
  106. msg[3] = (msg_bytes << 4) | (send_bytes - 1);
  107. memcpy(&msg[4], send, send_bytes);
  108. for (retry = 0; retry < 4; retry++) {
  109. ret = radeon_process_aux_ch(dig_connector->dp_i2c_bus,
  110. msg, msg_bytes, NULL, 0, delay, &ack);
  111. if (ret == -EBUSY)
  112. continue;
  113. else if (ret < 0)
  114. return ret;
  115. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
  116. return send_bytes;
  117. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  118. udelay(400);
  119. else
  120. return -EIO;
  121. }
  122. return -EIO;
  123. }
  124. static int radeon_dp_aux_native_read(struct radeon_connector *radeon_connector,
  125. u16 address, u8 *recv, int recv_bytes, u8 delay)
  126. {
  127. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  128. u8 msg[4];
  129. int msg_bytes = 4;
  130. u8 ack;
  131. int ret;
  132. unsigned retry;
  133. msg[0] = address;
  134. msg[1] = address >> 8;
  135. msg[2] = AUX_NATIVE_READ << 4;
  136. msg[3] = (msg_bytes << 4) | (recv_bytes - 1);
  137. for (retry = 0; retry < 4; retry++) {
  138. ret = radeon_process_aux_ch(dig_connector->dp_i2c_bus,
  139. msg, msg_bytes, recv, recv_bytes, delay, &ack);
  140. if (ret == -EBUSY)
  141. continue;
  142. else if (ret < 0)
  143. return ret;
  144. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
  145. return ret;
  146. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  147. udelay(400);
  148. else if (ret == 0)
  149. return -EPROTO;
  150. else
  151. return -EIO;
  152. }
  153. return -EIO;
  154. }
  155. static void radeon_write_dpcd_reg(struct radeon_connector *radeon_connector,
  156. u16 reg, u8 val)
  157. {
  158. radeon_dp_aux_native_write(radeon_connector, reg, &val, 1, 0);
  159. }
  160. static u8 radeon_read_dpcd_reg(struct radeon_connector *radeon_connector,
  161. u16 reg)
  162. {
  163. u8 val = 0;
  164. radeon_dp_aux_native_read(radeon_connector, reg, &val, 1, 0);
  165. return val;
  166. }
  167. int radeon_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
  168. u8 write_byte, u8 *read_byte)
  169. {
  170. struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
  171. struct radeon_i2c_chan *auxch = (struct radeon_i2c_chan *)adapter;
  172. u16 address = algo_data->address;
  173. u8 msg[5];
  174. u8 reply[2];
  175. unsigned retry;
  176. int msg_bytes;
  177. int reply_bytes = 1;
  178. int ret;
  179. u8 ack;
  180. /* Set up the command byte */
  181. if (mode & MODE_I2C_READ)
  182. msg[2] = AUX_I2C_READ << 4;
  183. else
  184. msg[2] = AUX_I2C_WRITE << 4;
  185. if (!(mode & MODE_I2C_STOP))
  186. msg[2] |= AUX_I2C_MOT << 4;
  187. msg[0] = address;
  188. msg[1] = address >> 8;
  189. switch (mode) {
  190. case MODE_I2C_WRITE:
  191. msg_bytes = 5;
  192. msg[3] = msg_bytes << 4;
  193. msg[4] = write_byte;
  194. break;
  195. case MODE_I2C_READ:
  196. msg_bytes = 4;
  197. msg[3] = msg_bytes << 4;
  198. break;
  199. default:
  200. msg_bytes = 4;
  201. msg[3] = 3 << 4;
  202. break;
  203. }
  204. for (retry = 0; retry < 4; retry++) {
  205. ret = radeon_process_aux_ch(auxch,
  206. msg, msg_bytes, reply, reply_bytes, 0, &ack);
  207. if (ret == -EBUSY)
  208. continue;
  209. else if (ret < 0) {
  210. DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
  211. return ret;
  212. }
  213. switch (ack & AUX_NATIVE_REPLY_MASK) {
  214. case AUX_NATIVE_REPLY_ACK:
  215. /* I2C-over-AUX Reply field is only valid
  216. * when paired with AUX ACK.
  217. */
  218. break;
  219. case AUX_NATIVE_REPLY_NACK:
  220. DRM_DEBUG_KMS("aux_ch native nack\n");
  221. return -EREMOTEIO;
  222. case AUX_NATIVE_REPLY_DEFER:
  223. DRM_DEBUG_KMS("aux_ch native defer\n");
  224. udelay(400);
  225. continue;
  226. default:
  227. DRM_ERROR("aux_ch invalid native reply 0x%02x\n", ack);
  228. return -EREMOTEIO;
  229. }
  230. switch (ack & AUX_I2C_REPLY_MASK) {
  231. case AUX_I2C_REPLY_ACK:
  232. if (mode == MODE_I2C_READ)
  233. *read_byte = reply[0];
  234. return ret;
  235. case AUX_I2C_REPLY_NACK:
  236. DRM_DEBUG_KMS("aux_i2c nack\n");
  237. return -EREMOTEIO;
  238. case AUX_I2C_REPLY_DEFER:
  239. DRM_DEBUG_KMS("aux_i2c defer\n");
  240. udelay(400);
  241. break;
  242. default:
  243. DRM_ERROR("aux_i2c invalid reply 0x%02x\n", ack);
  244. return -EREMOTEIO;
  245. }
  246. }
  247. DRM_DEBUG_KMS("aux i2c too many retries, giving up\n");
  248. return -EREMOTEIO;
  249. }
  250. /***** general DP utility functions *****/
  251. #define DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_1200
  252. #define DP_PRE_EMPHASIS_MAX DP_TRAIN_PRE_EMPHASIS_9_5
  253. static void dp_get_adjust_train(u8 link_status[DP_LINK_STATUS_SIZE],
  254. int lane_count,
  255. u8 train_set[4])
  256. {
  257. u8 v = 0;
  258. u8 p = 0;
  259. int lane;
  260. for (lane = 0; lane < lane_count; lane++) {
  261. u8 this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
  262. u8 this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
  263. DRM_DEBUG_KMS("requested signal parameters: lane %d voltage %s pre_emph %s\n",
  264. lane,
  265. voltage_names[this_v >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
  266. pre_emph_names[this_p >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
  267. if (this_v > v)
  268. v = this_v;
  269. if (this_p > p)
  270. p = this_p;
  271. }
  272. if (v >= DP_VOLTAGE_MAX)
  273. v |= DP_TRAIN_MAX_SWING_REACHED;
  274. if (p >= DP_PRE_EMPHASIS_MAX)
  275. p |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  276. DRM_DEBUG_KMS("using signal parameters: voltage %s pre_emph %s\n",
  277. voltage_names[(v & DP_TRAIN_VOLTAGE_SWING_MASK) >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
  278. pre_emph_names[(p & DP_TRAIN_PRE_EMPHASIS_MASK) >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
  279. for (lane = 0; lane < 4; lane++)
  280. train_set[lane] = v | p;
  281. }
  282. /* convert bits per color to bits per pixel */
  283. /* get bpc from the EDID */
  284. static int convert_bpc_to_bpp(int bpc)
  285. {
  286. if (bpc == 0)
  287. return 24;
  288. else
  289. return bpc * 3;
  290. }
  291. /* get the max pix clock supported by the link rate and lane num */
  292. static int dp_get_max_dp_pix_clock(int link_rate,
  293. int lane_num,
  294. int bpp)
  295. {
  296. return (link_rate * lane_num * 8) / bpp;
  297. }
  298. /***** radeon specific DP functions *****/
  299. /* First get the min lane# when low rate is used according to pixel clock
  300. * (prefer low rate), second check max lane# supported by DP panel,
  301. * if the max lane# < low rate lane# then use max lane# instead.
  302. */
  303. static int radeon_dp_get_dp_lane_number(struct drm_connector *connector,
  304. u8 dpcd[DP_DPCD_SIZE],
  305. int pix_clock)
  306. {
  307. int bpp = convert_bpc_to_bpp(radeon_get_monitor_bpc(connector));
  308. int max_link_rate = drm_dp_max_link_rate(dpcd);
  309. int max_lane_num = drm_dp_max_lane_count(dpcd);
  310. int lane_num;
  311. int max_dp_pix_clock;
  312. for (lane_num = 1; lane_num < max_lane_num; lane_num <<= 1) {
  313. max_dp_pix_clock = dp_get_max_dp_pix_clock(max_link_rate, lane_num, bpp);
  314. if (pix_clock <= max_dp_pix_clock)
  315. break;
  316. }
  317. return lane_num;
  318. }
  319. static int radeon_dp_get_dp_link_clock(struct drm_connector *connector,
  320. u8 dpcd[DP_DPCD_SIZE],
  321. int pix_clock)
  322. {
  323. int bpp = convert_bpc_to_bpp(radeon_get_monitor_bpc(connector));
  324. int lane_num, max_pix_clock;
  325. if (radeon_connector_encoder_get_dp_bridge_encoder_id(connector) ==
  326. ENCODER_OBJECT_ID_NUTMEG)
  327. return 270000;
  328. lane_num = radeon_dp_get_dp_lane_number(connector, dpcd, pix_clock);
  329. max_pix_clock = dp_get_max_dp_pix_clock(162000, lane_num, bpp);
  330. if (pix_clock <= max_pix_clock)
  331. return 162000;
  332. max_pix_clock = dp_get_max_dp_pix_clock(270000, lane_num, bpp);
  333. if (pix_clock <= max_pix_clock)
  334. return 270000;
  335. if (radeon_connector_is_dp12_capable(connector)) {
  336. max_pix_clock = dp_get_max_dp_pix_clock(540000, lane_num, bpp);
  337. if (pix_clock <= max_pix_clock)
  338. return 540000;
  339. }
  340. return drm_dp_max_link_rate(dpcd);
  341. }
  342. static u8 radeon_dp_encoder_service(struct radeon_device *rdev,
  343. int action, int dp_clock,
  344. u8 ucconfig, u8 lane_num)
  345. {
  346. DP_ENCODER_SERVICE_PARAMETERS args;
  347. int index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
  348. memset(&args, 0, sizeof(args));
  349. args.ucLinkClock = dp_clock / 10;
  350. args.ucConfig = ucconfig;
  351. args.ucAction = action;
  352. args.ucLaneNum = lane_num;
  353. args.ucStatus = 0;
  354. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  355. return args.ucStatus;
  356. }
  357. u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector)
  358. {
  359. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  360. struct drm_device *dev = radeon_connector->base.dev;
  361. struct radeon_device *rdev = dev->dev_private;
  362. return radeon_dp_encoder_service(rdev, ATOM_DP_ACTION_GET_SINK_TYPE, 0,
  363. dig_connector->dp_i2c_bus->rec.i2c_id, 0);
  364. }
  365. static void radeon_dp_probe_oui(struct radeon_connector *radeon_connector)
  366. {
  367. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  368. u8 buf[3];
  369. if (!(dig_connector->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
  370. return;
  371. if (radeon_dp_aux_native_read(radeon_connector, DP_SINK_OUI, buf, 3, 0))
  372. DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
  373. buf[0], buf[1], buf[2]);
  374. if (radeon_dp_aux_native_read(radeon_connector, DP_BRANCH_OUI, buf, 3, 0))
  375. DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
  376. buf[0], buf[1], buf[2]);
  377. }
  378. bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector)
  379. {
  380. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  381. u8 msg[DP_DPCD_SIZE];
  382. int ret, i;
  383. ret = radeon_dp_aux_native_read(radeon_connector, DP_DPCD_REV, msg,
  384. DP_DPCD_SIZE, 0);
  385. if (ret > 0) {
  386. memcpy(dig_connector->dpcd, msg, DP_DPCD_SIZE);
  387. DRM_DEBUG_KMS("DPCD: ");
  388. for (i = 0; i < DP_DPCD_SIZE; i++)
  389. DRM_DEBUG_KMS("%02x ", msg[i]);
  390. DRM_DEBUG_KMS("\n");
  391. radeon_dp_probe_oui(radeon_connector);
  392. return true;
  393. }
  394. dig_connector->dpcd[0] = 0;
  395. return false;
  396. }
  397. int radeon_dp_get_panel_mode(struct drm_encoder *encoder,
  398. struct drm_connector *connector)
  399. {
  400. struct drm_device *dev = encoder->dev;
  401. struct radeon_device *rdev = dev->dev_private;
  402. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  403. int panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  404. u16 dp_bridge = radeon_connector_encoder_get_dp_bridge_encoder_id(connector);
  405. u8 tmp;
  406. if (!ASIC_IS_DCE4(rdev))
  407. return panel_mode;
  408. if (dp_bridge != ENCODER_OBJECT_ID_NONE) {
  409. /* DP bridge chips */
  410. tmp = radeon_read_dpcd_reg(radeon_connector, DP_EDP_CONFIGURATION_CAP);
  411. if (tmp & 1)
  412. panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
  413. else if ((dp_bridge == ENCODER_OBJECT_ID_NUTMEG) ||
  414. (dp_bridge == ENCODER_OBJECT_ID_TRAVIS))
  415. panel_mode = DP_PANEL_MODE_INTERNAL_DP1_MODE;
  416. else
  417. panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  418. } else if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  419. /* eDP */
  420. tmp = radeon_read_dpcd_reg(radeon_connector, DP_EDP_CONFIGURATION_CAP);
  421. if (tmp & 1)
  422. panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
  423. }
  424. return panel_mode;
  425. }
  426. void radeon_dp_set_link_config(struct drm_connector *connector,
  427. const struct drm_display_mode *mode)
  428. {
  429. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  430. struct radeon_connector_atom_dig *dig_connector;
  431. if (!radeon_connector->con_priv)
  432. return;
  433. dig_connector = radeon_connector->con_priv;
  434. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  435. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
  436. dig_connector->dp_clock =
  437. radeon_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);
  438. dig_connector->dp_lane_count =
  439. radeon_dp_get_dp_lane_number(connector, dig_connector->dpcd, mode->clock);
  440. }
  441. }
  442. int radeon_dp_mode_valid_helper(struct drm_connector *connector,
  443. struct drm_display_mode *mode)
  444. {
  445. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  446. struct radeon_connector_atom_dig *dig_connector;
  447. int dp_clock;
  448. if (!radeon_connector->con_priv)
  449. return MODE_CLOCK_HIGH;
  450. dig_connector = radeon_connector->con_priv;
  451. dp_clock =
  452. radeon_dp_get_dp_link_clock(connector, dig_connector->dpcd, mode->clock);
  453. if ((dp_clock == 540000) &&
  454. (!radeon_connector_is_dp12_capable(connector)))
  455. return MODE_CLOCK_HIGH;
  456. return MODE_OK;
  457. }
  458. static bool radeon_dp_get_link_status(struct radeon_connector *radeon_connector,
  459. u8 link_status[DP_LINK_STATUS_SIZE])
  460. {
  461. int ret;
  462. ret = radeon_dp_aux_native_read(radeon_connector, DP_LANE0_1_STATUS,
  463. link_status, DP_LINK_STATUS_SIZE, 100);
  464. if (ret <= 0) {
  465. return false;
  466. }
  467. DRM_DEBUG_KMS("link status %*ph\n", 6, link_status);
  468. return true;
  469. }
  470. bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector)
  471. {
  472. u8 link_status[DP_LINK_STATUS_SIZE];
  473. struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;
  474. if (!radeon_dp_get_link_status(radeon_connector, link_status))
  475. return false;
  476. if (drm_dp_channel_eq_ok(link_status, dig->dp_lane_count))
  477. return false;
  478. return true;
  479. }
  480. struct radeon_dp_link_train_info {
  481. struct radeon_device *rdev;
  482. struct drm_encoder *encoder;
  483. struct drm_connector *connector;
  484. struct radeon_connector *radeon_connector;
  485. int enc_id;
  486. int dp_clock;
  487. int dp_lane_count;
  488. bool tp3_supported;
  489. u8 dpcd[DP_RECEIVER_CAP_SIZE];
  490. u8 train_set[4];
  491. u8 link_status[DP_LINK_STATUS_SIZE];
  492. u8 tries;
  493. bool use_dpencoder;
  494. };
  495. static void radeon_dp_update_vs_emph(struct radeon_dp_link_train_info *dp_info)
  496. {
  497. /* set the initial vs/emph on the source */
  498. atombios_dig_transmitter_setup(dp_info->encoder,
  499. ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH,
  500. 0, dp_info->train_set[0]); /* sets all lanes at once */
  501. /* set the vs/emph on the sink */
  502. radeon_dp_aux_native_write(dp_info->radeon_connector, DP_TRAINING_LANE0_SET,
  503. dp_info->train_set, dp_info->dp_lane_count, 0);
  504. }
  505. static void radeon_dp_set_tp(struct radeon_dp_link_train_info *dp_info, int tp)
  506. {
  507. int rtp = 0;
  508. /* set training pattern on the source */
  509. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder) {
  510. switch (tp) {
  511. case DP_TRAINING_PATTERN_1:
  512. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1;
  513. break;
  514. case DP_TRAINING_PATTERN_2:
  515. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2;
  516. break;
  517. case DP_TRAINING_PATTERN_3:
  518. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3;
  519. break;
  520. }
  521. atombios_dig_encoder_setup(dp_info->encoder, rtp, 0);
  522. } else {
  523. switch (tp) {
  524. case DP_TRAINING_PATTERN_1:
  525. rtp = 0;
  526. break;
  527. case DP_TRAINING_PATTERN_2:
  528. rtp = 1;
  529. break;
  530. }
  531. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_PATTERN_SEL,
  532. dp_info->dp_clock, dp_info->enc_id, rtp);
  533. }
  534. /* enable training pattern on the sink */
  535. radeon_write_dpcd_reg(dp_info->radeon_connector, DP_TRAINING_PATTERN_SET, tp);
  536. }
  537. static int radeon_dp_link_train_init(struct radeon_dp_link_train_info *dp_info)
  538. {
  539. struct radeon_encoder *radeon_encoder = to_radeon_encoder(dp_info->encoder);
  540. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  541. u8 tmp;
  542. /* power up the sink */
  543. if (dp_info->dpcd[0] >= 0x11)
  544. radeon_write_dpcd_reg(dp_info->radeon_connector,
  545. DP_SET_POWER, DP_SET_POWER_D0);
  546. /* possibly enable downspread on the sink */
  547. if (dp_info->dpcd[3] & 0x1)
  548. radeon_write_dpcd_reg(dp_info->radeon_connector,
  549. DP_DOWNSPREAD_CTRL, DP_SPREAD_AMP_0_5);
  550. else
  551. radeon_write_dpcd_reg(dp_info->radeon_connector,
  552. DP_DOWNSPREAD_CTRL, 0);
  553. if ((dp_info->connector->connector_type == DRM_MODE_CONNECTOR_eDP) &&
  554. (dig->panel_mode == DP_PANEL_MODE_INTERNAL_DP2_MODE)) {
  555. radeon_write_dpcd_reg(dp_info->radeon_connector, DP_EDP_CONFIGURATION_SET, 1);
  556. }
  557. /* set the lane count on the sink */
  558. tmp = dp_info->dp_lane_count;
  559. if (dp_info->dpcd[DP_DPCD_REV] >= 0x11 &&
  560. dp_info->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)
  561. tmp |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  562. radeon_write_dpcd_reg(dp_info->radeon_connector, DP_LANE_COUNT_SET, tmp);
  563. /* set the link rate on the sink */
  564. tmp = drm_dp_link_rate_to_bw_code(dp_info->dp_clock);
  565. radeon_write_dpcd_reg(dp_info->radeon_connector, DP_LINK_BW_SET, tmp);
  566. /* start training on the source */
  567. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
  568. atombios_dig_encoder_setup(dp_info->encoder,
  569. ATOM_ENCODER_CMD_DP_LINK_TRAINING_START, 0);
  570. else
  571. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_START,
  572. dp_info->dp_clock, dp_info->enc_id, 0);
  573. /* disable the training pattern on the sink */
  574. radeon_write_dpcd_reg(dp_info->radeon_connector,
  575. DP_TRAINING_PATTERN_SET,
  576. DP_TRAINING_PATTERN_DISABLE);
  577. return 0;
  578. }
  579. static int radeon_dp_link_train_finish(struct radeon_dp_link_train_info *dp_info)
  580. {
  581. udelay(400);
  582. /* disable the training pattern on the sink */
  583. radeon_write_dpcd_reg(dp_info->radeon_connector,
  584. DP_TRAINING_PATTERN_SET,
  585. DP_TRAINING_PATTERN_DISABLE);
  586. /* disable the training pattern on the source */
  587. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
  588. atombios_dig_encoder_setup(dp_info->encoder,
  589. ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE, 0);
  590. else
  591. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_COMPLETE,
  592. dp_info->dp_clock, dp_info->enc_id, 0);
  593. return 0;
  594. }
  595. static int radeon_dp_link_train_cr(struct radeon_dp_link_train_info *dp_info)
  596. {
  597. bool clock_recovery;
  598. u8 voltage;
  599. int i;
  600. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_1);
  601. memset(dp_info->train_set, 0, 4);
  602. radeon_dp_update_vs_emph(dp_info);
  603. udelay(400);
  604. /* clock recovery loop */
  605. clock_recovery = false;
  606. dp_info->tries = 0;
  607. voltage = 0xff;
  608. while (1) {
  609. drm_dp_link_train_clock_recovery_delay(dp_info->dpcd);
  610. if (!radeon_dp_get_link_status(dp_info->radeon_connector, dp_info->link_status)) {
  611. DRM_ERROR("displayport link status failed\n");
  612. break;
  613. }
  614. if (drm_dp_clock_recovery_ok(dp_info->link_status, dp_info->dp_lane_count)) {
  615. clock_recovery = true;
  616. break;
  617. }
  618. for (i = 0; i < dp_info->dp_lane_count; i++) {
  619. if ((dp_info->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
  620. break;
  621. }
  622. if (i == dp_info->dp_lane_count) {
  623. DRM_ERROR("clock recovery reached max voltage\n");
  624. break;
  625. }
  626. if ((dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
  627. ++dp_info->tries;
  628. if (dp_info->tries == 5) {
  629. DRM_ERROR("clock recovery tried 5 times\n");
  630. break;
  631. }
  632. } else
  633. dp_info->tries = 0;
  634. voltage = dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  635. /* Compute new train_set as requested by sink */
  636. dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
  637. radeon_dp_update_vs_emph(dp_info);
  638. }
  639. if (!clock_recovery) {
  640. DRM_ERROR("clock recovery failed\n");
  641. return -1;
  642. } else {
  643. DRM_DEBUG_KMS("clock recovery at voltage %d pre-emphasis %d\n",
  644. dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
  645. (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) >>
  646. DP_TRAIN_PRE_EMPHASIS_SHIFT);
  647. return 0;
  648. }
  649. }
  650. static int radeon_dp_link_train_ce(struct radeon_dp_link_train_info *dp_info)
  651. {
  652. bool channel_eq;
  653. if (dp_info->tp3_supported)
  654. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_3);
  655. else
  656. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_2);
  657. /* channel equalization loop */
  658. dp_info->tries = 0;
  659. channel_eq = false;
  660. while (1) {
  661. drm_dp_link_train_channel_eq_delay(dp_info->dpcd);
  662. if (!radeon_dp_get_link_status(dp_info->radeon_connector, dp_info->link_status)) {
  663. DRM_ERROR("displayport link status failed\n");
  664. break;
  665. }
  666. if (drm_dp_channel_eq_ok(dp_info->link_status, dp_info->dp_lane_count)) {
  667. channel_eq = true;
  668. break;
  669. }
  670. /* Try 5 times */
  671. if (dp_info->tries > 5) {
  672. DRM_ERROR("channel eq failed: 5 tries\n");
  673. break;
  674. }
  675. /* Compute new train_set as requested by sink */
  676. dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
  677. radeon_dp_update_vs_emph(dp_info);
  678. dp_info->tries++;
  679. }
  680. if (!channel_eq) {
  681. DRM_ERROR("channel eq failed\n");
  682. return -1;
  683. } else {
  684. DRM_DEBUG_KMS("channel eq at voltage %d pre-emphasis %d\n",
  685. dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
  686. (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK)
  687. >> DP_TRAIN_PRE_EMPHASIS_SHIFT);
  688. return 0;
  689. }
  690. }
  691. void radeon_dp_link_train(struct drm_encoder *encoder,
  692. struct drm_connector *connector)
  693. {
  694. struct drm_device *dev = encoder->dev;
  695. struct radeon_device *rdev = dev->dev_private;
  696. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  697. struct radeon_encoder_atom_dig *dig;
  698. struct radeon_connector *radeon_connector;
  699. struct radeon_connector_atom_dig *dig_connector;
  700. struct radeon_dp_link_train_info dp_info;
  701. int index;
  702. u8 tmp, frev, crev;
  703. if (!radeon_encoder->enc_priv)
  704. return;
  705. dig = radeon_encoder->enc_priv;
  706. radeon_connector = to_radeon_connector(connector);
  707. if (!radeon_connector->con_priv)
  708. return;
  709. dig_connector = radeon_connector->con_priv;
  710. if ((dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT) &&
  711. (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_eDP))
  712. return;
  713. /* DPEncoderService newer than 1.1 can't program properly the
  714. * training pattern. When facing such version use the
  715. * DIGXEncoderControl (X== 1 | 2)
  716. */
  717. dp_info.use_dpencoder = true;
  718. index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
  719. if (atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev)) {
  720. if (crev > 1) {
  721. dp_info.use_dpencoder = false;
  722. }
  723. }
  724. dp_info.enc_id = 0;
  725. if (dig->dig_encoder)
  726. dp_info.enc_id |= ATOM_DP_CONFIG_DIG2_ENCODER;
  727. else
  728. dp_info.enc_id |= ATOM_DP_CONFIG_DIG1_ENCODER;
  729. if (dig->linkb)
  730. dp_info.enc_id |= ATOM_DP_CONFIG_LINK_B;
  731. else
  732. dp_info.enc_id |= ATOM_DP_CONFIG_LINK_A;
  733. tmp = radeon_read_dpcd_reg(radeon_connector, DP_MAX_LANE_COUNT);
  734. if (ASIC_IS_DCE5(rdev) && (tmp & DP_TPS3_SUPPORTED))
  735. dp_info.tp3_supported = true;
  736. else
  737. dp_info.tp3_supported = false;
  738. memcpy(dp_info.dpcd, dig_connector->dpcd, DP_RECEIVER_CAP_SIZE);
  739. dp_info.rdev = rdev;
  740. dp_info.encoder = encoder;
  741. dp_info.connector = connector;
  742. dp_info.radeon_connector = radeon_connector;
  743. dp_info.dp_lane_count = dig_connector->dp_lane_count;
  744. dp_info.dp_clock = dig_connector->dp_clock;
  745. if (radeon_dp_link_train_init(&dp_info))
  746. goto done;
  747. if (radeon_dp_link_train_cr(&dp_info))
  748. goto done;
  749. if (radeon_dp_link_train_ce(&dp_info))
  750. goto done;
  751. done:
  752. if (radeon_dp_link_train_finish(&dp_info))
  753. return;
  754. }