nouveau_dma.h 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211
  1. /*
  2. * Copyright (C) 2007 Ben Skeggs.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining
  6. * a copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sublicense, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial
  15. * portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  18. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  20. * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  21. * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  22. * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  23. * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. *
  25. */
  26. #ifndef __NOUVEAU_DMA_H__
  27. #define __NOUVEAU_DMA_H__
  28. #include "nouveau_bo.h"
  29. #include "nouveau_chan.h"
  30. int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  31. void nv50_dma_push(struct nouveau_channel *, struct nouveau_bo *,
  32. int delta, int length);
  33. /*
  34. * There's a hw race condition where you can't jump to your PUT offset,
  35. * to avoid this we jump to offset + SKIPS and fill the difference with
  36. * NOPs.
  37. *
  38. * xf86-video-nv configures the DMA fetch size to 32 bytes, and uses
  39. * a SKIPS value of 8. Lets assume that the race condition is to do
  40. * with writing into the fetch area, we configure a fetch size of 128
  41. * bytes so we need a larger SKIPS value.
  42. */
  43. #define NOUVEAU_DMA_SKIPS (128 / 4)
  44. /* Hardcoded object assignments to subchannels (subchannel id). */
  45. enum {
  46. NvSubCtxSurf2D = 0,
  47. NvSubSw = 1,
  48. NvSubImageBlit = 2,
  49. NvSub2D = 3,
  50. NvSubGdiRect = 3,
  51. NvSubCopy = 4,
  52. };
  53. /* Object handles. */
  54. enum {
  55. NvM2MF = 0x80000001,
  56. NvDmaFB = 0x80000002,
  57. NvDmaTT = 0x80000003,
  58. NvNotify0 = 0x80000006,
  59. Nv2D = 0x80000007,
  60. NvCtxSurf2D = 0x80000008,
  61. NvRop = 0x80000009,
  62. NvImagePatt = 0x8000000a,
  63. NvClipRect = 0x8000000b,
  64. NvGdiRect = 0x8000000c,
  65. NvImageBlit = 0x8000000d,
  66. NvSw = 0x8000000e,
  67. NvSema = 0x8000000f,
  68. NvEvoSema0 = 0x80000010,
  69. NvEvoSema1 = 0x80000011,
  70. NvNotify1 = 0x80000012,
  71. /* G80+ display objects */
  72. NvEvoVRAM = 0x01000000,
  73. NvEvoFB16 = 0x01000001,
  74. NvEvoFB32 = 0x01000002,
  75. NvEvoVRAM_LP = 0x01000003,
  76. NvEvoSync = 0xcafe0000
  77. };
  78. #define NV_MEMORY_TO_MEMORY_FORMAT 0x00000039
  79. #define NV_MEMORY_TO_MEMORY_FORMAT_NAME 0x00000000
  80. #define NV_MEMORY_TO_MEMORY_FORMAT_SET_REF 0x00000050
  81. #define NV_MEMORY_TO_MEMORY_FORMAT_NOP 0x00000100
  82. #define NV_MEMORY_TO_MEMORY_FORMAT_NOTIFY 0x00000104
  83. #define NV_MEMORY_TO_MEMORY_FORMAT_NOTIFY_STYLE_WRITE 0x00000000
  84. #define NV_MEMORY_TO_MEMORY_FORMAT_NOTIFY_STYLE_WRITE_LE_AWAKEN 0x00000001
  85. #define NV_MEMORY_TO_MEMORY_FORMAT_DMA_NOTIFY 0x00000180
  86. #define NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE 0x00000184
  87. #define NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN 0x0000030c
  88. #define NV50_MEMORY_TO_MEMORY_FORMAT 0x00005039
  89. #define NV50_MEMORY_TO_MEMORY_FORMAT_UNK200 0x00000200
  90. #define NV50_MEMORY_TO_MEMORY_FORMAT_UNK21C 0x0000021c
  91. #define NV50_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN_HIGH 0x00000238
  92. #define NV50_MEMORY_TO_MEMORY_FORMAT_OFFSET_OUT_HIGH 0x0000023c
  93. static __must_check inline int
  94. RING_SPACE(struct nouveau_channel *chan, int size)
  95. {
  96. int ret;
  97. ret = nouveau_dma_wait(chan, 1, size);
  98. if (ret)
  99. return ret;
  100. chan->dma.free -= size;
  101. return 0;
  102. }
  103. static inline void
  104. OUT_RING(struct nouveau_channel *chan, int data)
  105. {
  106. nouveau_bo_wr32(chan->push.buffer, chan->dma.cur++, data);
  107. }
  108. extern void
  109. OUT_RINGp(struct nouveau_channel *chan, const void *data, unsigned nr_dwords);
  110. static inline void
  111. BEGIN_NV04(struct nouveau_channel *chan, int subc, int mthd, int size)
  112. {
  113. OUT_RING(chan, 0x00000000 | (subc << 13) | (size << 18) | mthd);
  114. }
  115. static inline void
  116. BEGIN_NI04(struct nouveau_channel *chan, int subc, int mthd, int size)
  117. {
  118. OUT_RING(chan, 0x40000000 | (subc << 13) | (size << 18) | mthd);
  119. }
  120. static inline void
  121. BEGIN_NVC0(struct nouveau_channel *chan, int subc, int mthd, int size)
  122. {
  123. OUT_RING(chan, 0x20000000 | (size << 16) | (subc << 13) | (mthd >> 2));
  124. }
  125. static inline void
  126. BEGIN_NIC0(struct nouveau_channel *chan, int subc, int mthd, int size)
  127. {
  128. OUT_RING(chan, 0x60000000 | (size << 16) | (subc << 13) | (mthd >> 2));
  129. }
  130. static inline void
  131. BEGIN_IMC0(struct nouveau_channel *chan, int subc, int mthd, u16 data)
  132. {
  133. OUT_RING(chan, 0x80000000 | (data << 16) | (subc << 13) | (mthd >> 2));
  134. }
  135. #define WRITE_PUT(val) do { \
  136. DRM_MEMORYBARRIER(); \
  137. nouveau_bo_rd32(chan->push.buffer, 0); \
  138. nv_wo32(chan->object, chan->user_put, ((val) << 2) + chan->push.vma.offset); \
  139. } while (0)
  140. static inline void
  141. FIRE_RING(struct nouveau_channel *chan)
  142. {
  143. if (chan->dma.cur == chan->dma.put)
  144. return;
  145. chan->accel_done = true;
  146. if (chan->dma.ib_max) {
  147. nv50_dma_push(chan, chan->push.buffer, chan->dma.put << 2,
  148. (chan->dma.cur - chan->dma.put) << 2);
  149. } else {
  150. WRITE_PUT(chan->dma.cur);
  151. }
  152. chan->dma.put = chan->dma.cur;
  153. }
  154. static inline void
  155. WIND_RING(struct nouveau_channel *chan)
  156. {
  157. chan->dma.cur = chan->dma.put;
  158. }
  159. /* FIFO methods */
  160. #define NV01_SUBCHAN_OBJECT 0x00000000
  161. #define NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH 0x00000010
  162. #define NV84_SUBCHAN_SEMAPHORE_ADDRESS_LOW 0x00000014
  163. #define NV84_SUBCHAN_SEMAPHORE_SEQUENCE 0x00000018
  164. #define NV84_SUBCHAN_SEMAPHORE_TRIGGER 0x0000001c
  165. #define NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL 0x00000001
  166. #define NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG 0x00000002
  167. #define NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_GEQUAL 0x00000004
  168. #define NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD 0x00001000
  169. #define NV84_SUBCHAN_UEVENT 0x00000020
  170. #define NV84_SUBCHAN_WRCACHE_FLUSH 0x00000024
  171. #define NV10_SUBCHAN_REF_CNT 0x00000050
  172. #define NVSW_SUBCHAN_PAGE_FLIP 0x00000054
  173. #define NV11_SUBCHAN_DMA_SEMAPHORE 0x00000060
  174. #define NV11_SUBCHAN_SEMAPHORE_OFFSET 0x00000064
  175. #define NV11_SUBCHAN_SEMAPHORE_ACQUIRE 0x00000068
  176. #define NV11_SUBCHAN_SEMAPHORE_RELEASE 0x0000006c
  177. #define NV40_SUBCHAN_YIELD 0x00000080
  178. /* NV_SW object class */
  179. #define NV_SW_DMA_VBLSEM 0x0000018c
  180. #define NV_SW_VBLSEM_OFFSET 0x00000400
  181. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  182. #define NV_SW_VBLSEM_RELEASE 0x00000408
  183. #define NV_SW_PAGE_FLIP 0x00000500
  184. #endif