nouveau_calc.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265
  1. /*
  2. * Copyright 1993-2003 NVIDIA, Corporation
  3. * Copyright 2007-2009 Stuart Bennett
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
  19. * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF
  20. * OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. */
  23. #include <drm/drmP.h>
  24. #include "nouveau_drm.h"
  25. #include "nouveau_reg.h"
  26. #include "nouveau_hw.h"
  27. /****************************************************************************\
  28. * *
  29. * The video arbitration routines calculate some "magic" numbers. Fixes *
  30. * the snow seen when accessing the framebuffer without it. *
  31. * It just works (I hope). *
  32. * *
  33. \****************************************************************************/
  34. struct nv_fifo_info {
  35. int lwm;
  36. int burst;
  37. };
  38. struct nv_sim_state {
  39. int pclk_khz;
  40. int mclk_khz;
  41. int nvclk_khz;
  42. int bpp;
  43. int mem_page_miss;
  44. int mem_latency;
  45. int memory_type;
  46. int memory_width;
  47. int two_heads;
  48. };
  49. static void
  50. nv04_calc_arb(struct nv_fifo_info *fifo, struct nv_sim_state *arb)
  51. {
  52. int pagemiss, cas, width, bpp;
  53. int nvclks, mclks, pclks, crtpagemiss;
  54. int found, mclk_extra, mclk_loop, cbs, m1, p1;
  55. int mclk_freq, pclk_freq, nvclk_freq;
  56. int us_m, us_n, us_p, crtc_drain_rate;
  57. int cpm_us, us_crt, clwm;
  58. pclk_freq = arb->pclk_khz;
  59. mclk_freq = arb->mclk_khz;
  60. nvclk_freq = arb->nvclk_khz;
  61. pagemiss = arb->mem_page_miss;
  62. cas = arb->mem_latency;
  63. width = arb->memory_width >> 6;
  64. bpp = arb->bpp;
  65. cbs = 128;
  66. pclks = 2;
  67. nvclks = 10;
  68. mclks = 13 + cas;
  69. mclk_extra = 3;
  70. found = 0;
  71. while (!found) {
  72. found = 1;
  73. mclk_loop = mclks + mclk_extra;
  74. us_m = mclk_loop * 1000 * 1000 / mclk_freq;
  75. us_n = nvclks * 1000 * 1000 / nvclk_freq;
  76. us_p = nvclks * 1000 * 1000 / pclk_freq;
  77. crtc_drain_rate = pclk_freq * bpp / 8;
  78. crtpagemiss = 2;
  79. crtpagemiss += 1;
  80. cpm_us = crtpagemiss * pagemiss * 1000 * 1000 / mclk_freq;
  81. us_crt = cpm_us + us_m + us_n + us_p;
  82. clwm = us_crt * crtc_drain_rate / (1000 * 1000);
  83. clwm++;
  84. m1 = clwm + cbs - 512;
  85. p1 = m1 * pclk_freq / mclk_freq;
  86. p1 = p1 * bpp / 8;
  87. if ((p1 < m1 && m1 > 0) || clwm > 519) {
  88. found = !mclk_extra;
  89. mclk_extra--;
  90. }
  91. if (clwm < 384)
  92. clwm = 384;
  93. fifo->lwm = clwm;
  94. fifo->burst = cbs;
  95. }
  96. }
  97. static void
  98. nv10_calc_arb(struct nv_fifo_info *fifo, struct nv_sim_state *arb)
  99. {
  100. int fill_rate, drain_rate;
  101. int pclks, nvclks, mclks, xclks;
  102. int pclk_freq, nvclk_freq, mclk_freq;
  103. int fill_lat, extra_lat;
  104. int max_burst_o, max_burst_l;
  105. int fifo_len, min_lwm, max_lwm;
  106. const int burst_lat = 80; /* Maximum allowable latency due
  107. * to the CRTC FIFO burst. (ns) */
  108. pclk_freq = arb->pclk_khz;
  109. nvclk_freq = arb->nvclk_khz;
  110. mclk_freq = arb->mclk_khz;
  111. fill_rate = mclk_freq * arb->memory_width / 8; /* kB/s */
  112. drain_rate = pclk_freq * arb->bpp / 8; /* kB/s */
  113. fifo_len = arb->two_heads ? 1536 : 1024; /* B */
  114. /* Fixed FIFO refill latency. */
  115. pclks = 4; /* lwm detect. */
  116. nvclks = 3 /* lwm -> sync. */
  117. + 2 /* fbi bus cycles (1 req + 1 busy) */
  118. + 1 /* 2 edge sync. may be very close to edge so
  119. * just put one. */
  120. + 1 /* fbi_d_rdv_n */
  121. + 1 /* Fbi_d_rdata */
  122. + 1; /* crtfifo load */
  123. mclks = 1 /* 2 edge sync. may be very close to edge so
  124. * just put one. */
  125. + 1 /* arb_hp_req */
  126. + 5 /* tiling pipeline */
  127. + 2 /* latency fifo */
  128. + 2 /* memory request to fbio block */
  129. + 7; /* data returned from fbio block */
  130. /* Need to accumulate 256 bits for read */
  131. mclks += (arb->memory_type == 0 ? 2 : 1)
  132. * arb->memory_width / 32;
  133. fill_lat = mclks * 1000 * 1000 / mclk_freq /* minimum mclk latency */
  134. + nvclks * 1000 * 1000 / nvclk_freq /* nvclk latency */
  135. + pclks * 1000 * 1000 / pclk_freq; /* pclk latency */
  136. /* Conditional FIFO refill latency. */
  137. xclks = 2 * arb->mem_page_miss + mclks /* Extra latency due to
  138. * the overlay. */
  139. + 2 * arb->mem_page_miss /* Extra pagemiss latency. */
  140. + (arb->bpp == 32 ? 8 : 4); /* Margin of error. */
  141. extra_lat = xclks * 1000 * 1000 / mclk_freq;
  142. if (arb->two_heads)
  143. /* Account for another CRTC. */
  144. extra_lat += fill_lat + extra_lat + burst_lat;
  145. /* FIFO burst */
  146. /* Max burst not leading to overflows. */
  147. max_burst_o = (1 + fifo_len - extra_lat * drain_rate / (1000 * 1000))
  148. * (fill_rate / 1000) / ((fill_rate - drain_rate) / 1000);
  149. fifo->burst = min(max_burst_o, 1024);
  150. /* Max burst value with an acceptable latency. */
  151. max_burst_l = burst_lat * fill_rate / (1000 * 1000);
  152. fifo->burst = min(max_burst_l, fifo->burst);
  153. fifo->burst = rounddown_pow_of_two(fifo->burst);
  154. /* FIFO low watermark */
  155. min_lwm = (fill_lat + extra_lat) * drain_rate / (1000 * 1000) + 1;
  156. max_lwm = fifo_len - fifo->burst
  157. + fill_lat * drain_rate / (1000 * 1000)
  158. + fifo->burst * drain_rate / fill_rate;
  159. fifo->lwm = min_lwm + 10 * (max_lwm - min_lwm) / 100; /* Empirical. */
  160. }
  161. static void
  162. nv04_update_arb(struct drm_device *dev, int VClk, int bpp,
  163. int *burst, int *lwm)
  164. {
  165. struct nouveau_drm *drm = nouveau_drm(dev);
  166. struct nouveau_device *device = nouveau_dev(dev);
  167. struct nv_fifo_info fifo_data;
  168. struct nv_sim_state sim_data;
  169. int MClk = nouveau_hw_get_clock(dev, PLL_MEMORY);
  170. int NVClk = nouveau_hw_get_clock(dev, PLL_CORE);
  171. uint32_t cfg1 = nv_rd32(device, NV04_PFB_CFG1);
  172. sim_data.pclk_khz = VClk;
  173. sim_data.mclk_khz = MClk;
  174. sim_data.nvclk_khz = NVClk;
  175. sim_data.bpp = bpp;
  176. sim_data.two_heads = nv_two_heads(dev);
  177. if ((dev->pci_device & 0xffff) == 0x01a0 /*CHIPSET_NFORCE*/ ||
  178. (dev->pci_device & 0xffff) == 0x01f0 /*CHIPSET_NFORCE2*/) {
  179. uint32_t type;
  180. pci_read_config_dword(pci_get_bus_and_slot(0, 1), 0x7c, &type);
  181. sim_data.memory_type = (type >> 12) & 1;
  182. sim_data.memory_width = 64;
  183. sim_data.mem_latency = 3;
  184. sim_data.mem_page_miss = 10;
  185. } else {
  186. sim_data.memory_type = nv_rd32(device, NV04_PFB_CFG0) & 0x1;
  187. sim_data.memory_width = (nv_rd32(device, NV_PEXTDEV_BOOT_0) & 0x10) ? 128 : 64;
  188. sim_data.mem_latency = cfg1 & 0xf;
  189. sim_data.mem_page_miss = ((cfg1 >> 4) & 0xf) + ((cfg1 >> 31) & 0x1);
  190. }
  191. if (nv_device(drm->device)->card_type == NV_04)
  192. nv04_calc_arb(&fifo_data, &sim_data);
  193. else
  194. nv10_calc_arb(&fifo_data, &sim_data);
  195. *burst = ilog2(fifo_data.burst >> 4);
  196. *lwm = fifo_data.lwm >> 3;
  197. }
  198. static void
  199. nv20_update_arb(int *burst, int *lwm)
  200. {
  201. unsigned int fifo_size, burst_size, graphics_lwm;
  202. fifo_size = 2048;
  203. burst_size = 512;
  204. graphics_lwm = fifo_size - burst_size;
  205. *burst = ilog2(burst_size >> 5);
  206. *lwm = graphics_lwm >> 3;
  207. }
  208. void
  209. nouveau_calc_arb(struct drm_device *dev, int vclk, int bpp, int *burst, int *lwm)
  210. {
  211. struct nouveau_drm *drm = nouveau_drm(dev);
  212. if (nv_device(drm->device)->card_type < NV_20)
  213. nv04_update_arb(dev, vclk, bpp, burst, lwm);
  214. else if ((dev->pci_device & 0xfff0) == 0x0240 /*CHIPSET_C51*/ ||
  215. (dev->pci_device & 0xfff0) == 0x03d0 /*CHIPSET_C512*/) {
  216. *burst = 128;
  217. *lwm = 0x0480;
  218. } else
  219. nv20_update_arb(burst, lwm);
  220. }