nouveau_bios.c 59 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121
  1. /*
  2. * Copyright 2005-2006 Erik Waling
  3. * Copyright 2006 Stephane Marchesin
  4. * Copyright 2007-2009 Stuart Bennett
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
  20. * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF
  21. * OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  22. * SOFTWARE.
  23. */
  24. #include <subdev/bios.h>
  25. #include <drm/drmP.h>
  26. #include "nouveau_drm.h"
  27. #include "nouveau_reg.h"
  28. #include "nouveau_hw.h"
  29. #include "nouveau_encoder.h"
  30. #include <linux/io-mapping.h>
  31. #include <linux/firmware.h>
  32. /* these defines are made up */
  33. #define NV_CIO_CRE_44_HEADA 0x0
  34. #define NV_CIO_CRE_44_HEADB 0x3
  35. #define FEATURE_MOBILE 0x10 /* also FEATURE_QUADRO for BMP */
  36. #define EDID1_LEN 128
  37. #define BIOSLOG(sip, fmt, arg...) NV_DEBUG(sip->dev, fmt, ##arg)
  38. #define LOG_OLD_VALUE(x)
  39. struct init_exec {
  40. bool execute;
  41. bool repeat;
  42. };
  43. static bool nv_cksum(const uint8_t *data, unsigned int length)
  44. {
  45. /*
  46. * There's a few checksums in the BIOS, so here's a generic checking
  47. * function.
  48. */
  49. int i;
  50. uint8_t sum = 0;
  51. for (i = 0; i < length; i++)
  52. sum += data[i];
  53. if (sum)
  54. return true;
  55. return false;
  56. }
  57. static uint16_t clkcmptable(struct nvbios *bios, uint16_t clktable, int pxclk)
  58. {
  59. int compare_record_len, i = 0;
  60. uint16_t compareclk, scriptptr = 0;
  61. if (bios->major_version < 5) /* pre BIT */
  62. compare_record_len = 3;
  63. else
  64. compare_record_len = 4;
  65. do {
  66. compareclk = ROM16(bios->data[clktable + compare_record_len * i]);
  67. if (pxclk >= compareclk * 10) {
  68. if (bios->major_version < 5) {
  69. uint8_t tmdssub = bios->data[clktable + 2 + compare_record_len * i];
  70. scriptptr = ROM16(bios->data[bios->init_script_tbls_ptr + tmdssub * 2]);
  71. } else
  72. scriptptr = ROM16(bios->data[clktable + 2 + compare_record_len * i]);
  73. break;
  74. }
  75. i++;
  76. } while (compareclk);
  77. return scriptptr;
  78. }
  79. static void
  80. run_digital_op_script(struct drm_device *dev, uint16_t scriptptr,
  81. struct dcb_output *dcbent, int head, bool dl)
  82. {
  83. struct nouveau_drm *drm = nouveau_drm(dev);
  84. NV_INFO(drm, "0x%04X: Parsing digital output script table\n",
  85. scriptptr);
  86. NVWriteVgaCrtc(dev, 0, NV_CIO_CRE_44, head ? NV_CIO_CRE_44_HEADB :
  87. NV_CIO_CRE_44_HEADA);
  88. nouveau_bios_run_init_table(dev, scriptptr, dcbent, head);
  89. nv04_dfp_bind_head(dev, dcbent, head, dl);
  90. }
  91. static int call_lvds_manufacturer_script(struct drm_device *dev, struct dcb_output *dcbent, int head, enum LVDS_script script)
  92. {
  93. struct nouveau_drm *drm = nouveau_drm(dev);
  94. struct nvbios *bios = &drm->vbios;
  95. uint8_t sub = bios->data[bios->fp.xlated_entry + script] + (bios->fp.link_c_increment && dcbent->or & DCB_OUTPUT_C ? 1 : 0);
  96. uint16_t scriptofs = ROM16(bios->data[bios->init_script_tbls_ptr + sub * 2]);
  97. if (!bios->fp.xlated_entry || !sub || !scriptofs)
  98. return -EINVAL;
  99. run_digital_op_script(dev, scriptofs, dcbent, head, bios->fp.dual_link);
  100. if (script == LVDS_PANEL_OFF) {
  101. /* off-on delay in ms */
  102. mdelay(ROM16(bios->data[bios->fp.xlated_entry + 7]));
  103. }
  104. #ifdef __powerpc__
  105. /* Powerbook specific quirks */
  106. if (script == LVDS_RESET &&
  107. (dev->pci_device == 0x0179 || dev->pci_device == 0x0189 ||
  108. dev->pci_device == 0x0329))
  109. nv_write_tmds(dev, dcbent->or, 0, 0x02, 0x72);
  110. #endif
  111. return 0;
  112. }
  113. static int run_lvds_table(struct drm_device *dev, struct dcb_output *dcbent, int head, enum LVDS_script script, int pxclk)
  114. {
  115. /*
  116. * The BIT LVDS table's header has the information to setup the
  117. * necessary registers. Following the standard 4 byte header are:
  118. * A bitmask byte and a dual-link transition pxclk value for use in
  119. * selecting the init script when not using straps; 4 script pointers
  120. * for panel power, selected by output and on/off; and 8 table pointers
  121. * for panel init, the needed one determined by output, and bits in the
  122. * conf byte. These tables are similar to the TMDS tables, consisting
  123. * of a list of pxclks and script pointers.
  124. */
  125. struct nouveau_drm *drm = nouveau_drm(dev);
  126. struct nvbios *bios = &drm->vbios;
  127. unsigned int outputset = (dcbent->or == 4) ? 1 : 0;
  128. uint16_t scriptptr = 0, clktable;
  129. /*
  130. * For now we assume version 3.0 table - g80 support will need some
  131. * changes
  132. */
  133. switch (script) {
  134. case LVDS_INIT:
  135. return -ENOSYS;
  136. case LVDS_BACKLIGHT_ON:
  137. case LVDS_PANEL_ON:
  138. scriptptr = ROM16(bios->data[bios->fp.lvdsmanufacturerpointer + 7 + outputset * 2]);
  139. break;
  140. case LVDS_BACKLIGHT_OFF:
  141. case LVDS_PANEL_OFF:
  142. scriptptr = ROM16(bios->data[bios->fp.lvdsmanufacturerpointer + 11 + outputset * 2]);
  143. break;
  144. case LVDS_RESET:
  145. clktable = bios->fp.lvdsmanufacturerpointer + 15;
  146. if (dcbent->or == 4)
  147. clktable += 8;
  148. if (dcbent->lvdsconf.use_straps_for_mode) {
  149. if (bios->fp.dual_link)
  150. clktable += 4;
  151. if (bios->fp.if_is_24bit)
  152. clktable += 2;
  153. } else {
  154. /* using EDID */
  155. int cmpval_24bit = (dcbent->or == 4) ? 4 : 1;
  156. if (bios->fp.dual_link) {
  157. clktable += 4;
  158. cmpval_24bit <<= 1;
  159. }
  160. if (bios->fp.strapless_is_24bit & cmpval_24bit)
  161. clktable += 2;
  162. }
  163. clktable = ROM16(bios->data[clktable]);
  164. if (!clktable) {
  165. NV_ERROR(drm, "Pixel clock comparison table not found\n");
  166. return -ENOENT;
  167. }
  168. scriptptr = clkcmptable(bios, clktable, pxclk);
  169. }
  170. if (!scriptptr) {
  171. NV_ERROR(drm, "LVDS output init script not found\n");
  172. return -ENOENT;
  173. }
  174. run_digital_op_script(dev, scriptptr, dcbent, head, bios->fp.dual_link);
  175. return 0;
  176. }
  177. int call_lvds_script(struct drm_device *dev, struct dcb_output *dcbent, int head, enum LVDS_script script, int pxclk)
  178. {
  179. /*
  180. * LVDS operations are multiplexed in an effort to present a single API
  181. * which works with two vastly differing underlying structures.
  182. * This acts as the demux
  183. */
  184. struct nouveau_drm *drm = nouveau_drm(dev);
  185. struct nouveau_device *device = nv_device(drm->device);
  186. struct nvbios *bios = &drm->vbios;
  187. uint8_t lvds_ver = bios->data[bios->fp.lvdsmanufacturerpointer];
  188. uint32_t sel_clk_binding, sel_clk;
  189. int ret;
  190. if (bios->fp.last_script_invoc == (script << 1 | head) || !lvds_ver ||
  191. (lvds_ver >= 0x30 && script == LVDS_INIT))
  192. return 0;
  193. if (!bios->fp.lvds_init_run) {
  194. bios->fp.lvds_init_run = true;
  195. call_lvds_script(dev, dcbent, head, LVDS_INIT, pxclk);
  196. }
  197. if (script == LVDS_PANEL_ON && bios->fp.reset_after_pclk_change)
  198. call_lvds_script(dev, dcbent, head, LVDS_RESET, pxclk);
  199. if (script == LVDS_RESET && bios->fp.power_off_for_reset)
  200. call_lvds_script(dev, dcbent, head, LVDS_PANEL_OFF, pxclk);
  201. NV_INFO(drm, "Calling LVDS script %d:\n", script);
  202. /* don't let script change pll->head binding */
  203. sel_clk_binding = nv_rd32(device, NV_PRAMDAC_SEL_CLK) & 0x50000;
  204. if (lvds_ver < 0x30)
  205. ret = call_lvds_manufacturer_script(dev, dcbent, head, script);
  206. else
  207. ret = run_lvds_table(dev, dcbent, head, script, pxclk);
  208. bios->fp.last_script_invoc = (script << 1 | head);
  209. sel_clk = NVReadRAMDAC(dev, 0, NV_PRAMDAC_SEL_CLK) & ~0x50000;
  210. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_SEL_CLK, sel_clk | sel_clk_binding);
  211. /* some scripts set a value in NV_PBUS_POWERCTRL_2 and break video overlay */
  212. nv_wr32(device, NV_PBUS_POWERCTRL_2, 0);
  213. return ret;
  214. }
  215. struct lvdstableheader {
  216. uint8_t lvds_ver, headerlen, recordlen;
  217. };
  218. static int parse_lvds_manufacturer_table_header(struct drm_device *dev, struct nvbios *bios, struct lvdstableheader *lth)
  219. {
  220. /*
  221. * BMP version (0xa) LVDS table has a simple header of version and
  222. * record length. The BIT LVDS table has the typical BIT table header:
  223. * version byte, header length byte, record length byte, and a byte for
  224. * the maximum number of records that can be held in the table.
  225. */
  226. struct nouveau_drm *drm = nouveau_drm(dev);
  227. uint8_t lvds_ver, headerlen, recordlen;
  228. memset(lth, 0, sizeof(struct lvdstableheader));
  229. if (bios->fp.lvdsmanufacturerpointer == 0x0) {
  230. NV_ERROR(drm, "Pointer to LVDS manufacturer table invalid\n");
  231. return -EINVAL;
  232. }
  233. lvds_ver = bios->data[bios->fp.lvdsmanufacturerpointer];
  234. switch (lvds_ver) {
  235. case 0x0a: /* pre NV40 */
  236. headerlen = 2;
  237. recordlen = bios->data[bios->fp.lvdsmanufacturerpointer + 1];
  238. break;
  239. case 0x30: /* NV4x */
  240. headerlen = bios->data[bios->fp.lvdsmanufacturerpointer + 1];
  241. if (headerlen < 0x1f) {
  242. NV_ERROR(drm, "LVDS table header not understood\n");
  243. return -EINVAL;
  244. }
  245. recordlen = bios->data[bios->fp.lvdsmanufacturerpointer + 2];
  246. break;
  247. case 0x40: /* G80/G90 */
  248. headerlen = bios->data[bios->fp.lvdsmanufacturerpointer + 1];
  249. if (headerlen < 0x7) {
  250. NV_ERROR(drm, "LVDS table header not understood\n");
  251. return -EINVAL;
  252. }
  253. recordlen = bios->data[bios->fp.lvdsmanufacturerpointer + 2];
  254. break;
  255. default:
  256. NV_ERROR(drm,
  257. "LVDS table revision %d.%d not currently supported\n",
  258. lvds_ver >> 4, lvds_ver & 0xf);
  259. return -ENOSYS;
  260. }
  261. lth->lvds_ver = lvds_ver;
  262. lth->headerlen = headerlen;
  263. lth->recordlen = recordlen;
  264. return 0;
  265. }
  266. static int
  267. get_fp_strap(struct drm_device *dev, struct nvbios *bios)
  268. {
  269. struct nouveau_device *device = nouveau_dev(dev);
  270. /*
  271. * The fp strap is normally dictated by the "User Strap" in
  272. * PEXTDEV_BOOT_0[20:16], but on BMP cards when bit 2 of the
  273. * Internal_Flags struct at 0x48 is set, the user strap gets overriden
  274. * by the PCI subsystem ID during POST, but not before the previous user
  275. * strap has been committed to CR58 for CR57=0xf on head A, which may be
  276. * read and used instead
  277. */
  278. if (bios->major_version < 5 && bios->data[0x48] & 0x4)
  279. return NVReadVgaCrtc5758(dev, 0, 0xf) & 0xf;
  280. if (device->card_type >= NV_50)
  281. return (nv_rd32(device, NV_PEXTDEV_BOOT_0) >> 24) & 0xf;
  282. else
  283. return (nv_rd32(device, NV_PEXTDEV_BOOT_0) >> 16) & 0xf;
  284. }
  285. static int parse_fp_mode_table(struct drm_device *dev, struct nvbios *bios)
  286. {
  287. struct nouveau_drm *drm = nouveau_drm(dev);
  288. uint8_t *fptable;
  289. uint8_t fptable_ver, headerlen = 0, recordlen, fpentries = 0xf, fpindex;
  290. int ret, ofs, fpstrapping;
  291. struct lvdstableheader lth;
  292. if (bios->fp.fptablepointer == 0x0) {
  293. /* Apple cards don't have the fp table; the laptops use DDC */
  294. /* The table is also missing on some x86 IGPs */
  295. #ifndef __powerpc__
  296. NV_ERROR(drm, "Pointer to flat panel table invalid\n");
  297. #endif
  298. bios->digital_min_front_porch = 0x4b;
  299. return 0;
  300. }
  301. fptable = &bios->data[bios->fp.fptablepointer];
  302. fptable_ver = fptable[0];
  303. switch (fptable_ver) {
  304. /*
  305. * BMP version 0x5.0x11 BIOSen have version 1 like tables, but no
  306. * version field, and miss one of the spread spectrum/PWM bytes.
  307. * This could affect early GF2Go parts (not seen any appropriate ROMs
  308. * though). Here we assume that a version of 0x05 matches this case
  309. * (combining with a BMP version check would be better), as the
  310. * common case for the panel type field is 0x0005, and that is in
  311. * fact what we are reading the first byte of.
  312. */
  313. case 0x05: /* some NV10, 11, 15, 16 */
  314. recordlen = 42;
  315. ofs = -1;
  316. break;
  317. case 0x10: /* some NV15/16, and NV11+ */
  318. recordlen = 44;
  319. ofs = 0;
  320. break;
  321. case 0x20: /* NV40+ */
  322. headerlen = fptable[1];
  323. recordlen = fptable[2];
  324. fpentries = fptable[3];
  325. /*
  326. * fptable[4] is the minimum
  327. * RAMDAC_FP_HCRTC -> RAMDAC_FP_HSYNC_START gap
  328. */
  329. bios->digital_min_front_porch = fptable[4];
  330. ofs = -7;
  331. break;
  332. default:
  333. NV_ERROR(drm,
  334. "FP table revision %d.%d not currently supported\n",
  335. fptable_ver >> 4, fptable_ver & 0xf);
  336. return -ENOSYS;
  337. }
  338. if (!bios->is_mobile) /* !mobile only needs digital_min_front_porch */
  339. return 0;
  340. ret = parse_lvds_manufacturer_table_header(dev, bios, &lth);
  341. if (ret)
  342. return ret;
  343. if (lth.lvds_ver == 0x30 || lth.lvds_ver == 0x40) {
  344. bios->fp.fpxlatetableptr = bios->fp.lvdsmanufacturerpointer +
  345. lth.headerlen + 1;
  346. bios->fp.xlatwidth = lth.recordlen;
  347. }
  348. if (bios->fp.fpxlatetableptr == 0x0) {
  349. NV_ERROR(drm, "Pointer to flat panel xlat table invalid\n");
  350. return -EINVAL;
  351. }
  352. fpstrapping = get_fp_strap(dev, bios);
  353. fpindex = bios->data[bios->fp.fpxlatetableptr +
  354. fpstrapping * bios->fp.xlatwidth];
  355. if (fpindex > fpentries) {
  356. NV_ERROR(drm, "Bad flat panel table index\n");
  357. return -ENOENT;
  358. }
  359. /* nv4x cards need both a strap value and fpindex of 0xf to use DDC */
  360. if (lth.lvds_ver > 0x10)
  361. bios->fp_no_ddc = fpstrapping != 0xf || fpindex != 0xf;
  362. /*
  363. * If either the strap or xlated fpindex value are 0xf there is no
  364. * panel using a strap-derived bios mode present. this condition
  365. * includes, but is different from, the DDC panel indicator above
  366. */
  367. if (fpstrapping == 0xf || fpindex == 0xf)
  368. return 0;
  369. bios->fp.mode_ptr = bios->fp.fptablepointer + headerlen +
  370. recordlen * fpindex + ofs;
  371. NV_INFO(drm, "BIOS FP mode: %dx%d (%dkHz pixel clock)\n",
  372. ROM16(bios->data[bios->fp.mode_ptr + 11]) + 1,
  373. ROM16(bios->data[bios->fp.mode_ptr + 25]) + 1,
  374. ROM16(bios->data[bios->fp.mode_ptr + 7]) * 10);
  375. return 0;
  376. }
  377. bool nouveau_bios_fp_mode(struct drm_device *dev, struct drm_display_mode *mode)
  378. {
  379. struct nouveau_drm *drm = nouveau_drm(dev);
  380. struct nvbios *bios = &drm->vbios;
  381. uint8_t *mode_entry = &bios->data[bios->fp.mode_ptr];
  382. if (!mode) /* just checking whether we can produce a mode */
  383. return bios->fp.mode_ptr;
  384. memset(mode, 0, sizeof(struct drm_display_mode));
  385. /*
  386. * For version 1.0 (version in byte 0):
  387. * bytes 1-2 are "panel type", including bits on whether Colour/mono,
  388. * single/dual link, and type (TFT etc.)
  389. * bytes 3-6 are bits per colour in RGBX
  390. */
  391. mode->clock = ROM16(mode_entry[7]) * 10;
  392. /* bytes 9-10 is HActive */
  393. mode->hdisplay = ROM16(mode_entry[11]) + 1;
  394. /*
  395. * bytes 13-14 is HValid Start
  396. * bytes 15-16 is HValid End
  397. */
  398. mode->hsync_start = ROM16(mode_entry[17]) + 1;
  399. mode->hsync_end = ROM16(mode_entry[19]) + 1;
  400. mode->htotal = ROM16(mode_entry[21]) + 1;
  401. /* bytes 23-24, 27-30 similarly, but vertical */
  402. mode->vdisplay = ROM16(mode_entry[25]) + 1;
  403. mode->vsync_start = ROM16(mode_entry[31]) + 1;
  404. mode->vsync_end = ROM16(mode_entry[33]) + 1;
  405. mode->vtotal = ROM16(mode_entry[35]) + 1;
  406. mode->flags |= (mode_entry[37] & 0x10) ?
  407. DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
  408. mode->flags |= (mode_entry[37] & 0x1) ?
  409. DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
  410. /*
  411. * bytes 38-39 relate to spread spectrum settings
  412. * bytes 40-43 are something to do with PWM
  413. */
  414. mode->status = MODE_OK;
  415. mode->type = DRM_MODE_TYPE_DRIVER | DRM_MODE_TYPE_PREFERRED;
  416. drm_mode_set_name(mode);
  417. return bios->fp.mode_ptr;
  418. }
  419. int nouveau_bios_parse_lvds_table(struct drm_device *dev, int pxclk, bool *dl, bool *if_is_24bit)
  420. {
  421. /*
  422. * The LVDS table header is (mostly) described in
  423. * parse_lvds_manufacturer_table_header(): the BIT header additionally
  424. * contains the dual-link transition pxclk (in 10s kHz), at byte 5 - if
  425. * straps are not being used for the panel, this specifies the frequency
  426. * at which modes should be set up in the dual link style.
  427. *
  428. * Following the header, the BMP (ver 0xa) table has several records,
  429. * indexed by a separate xlat table, indexed in turn by the fp strap in
  430. * EXTDEV_BOOT. Each record had a config byte, followed by 6 script
  431. * numbers for use by INIT_SUB which controlled panel init and power,
  432. * and finally a dword of ms to sleep between power off and on
  433. * operations.
  434. *
  435. * In the BIT versions, the table following the header serves as an
  436. * integrated config and xlat table: the records in the table are
  437. * indexed by the FP strap nibble in EXTDEV_BOOT, and each record has
  438. * two bytes - the first as a config byte, the second for indexing the
  439. * fp mode table pointed to by the BIT 'D' table
  440. *
  441. * DDC is not used until after card init, so selecting the correct table
  442. * entry and setting the dual link flag for EDID equipped panels,
  443. * requiring tests against the native-mode pixel clock, cannot be done
  444. * until later, when this function should be called with non-zero pxclk
  445. */
  446. struct nouveau_drm *drm = nouveau_drm(dev);
  447. struct nvbios *bios = &drm->vbios;
  448. int fpstrapping = get_fp_strap(dev, bios), lvdsmanufacturerindex = 0;
  449. struct lvdstableheader lth;
  450. uint16_t lvdsofs;
  451. int ret, chip_version = bios->chip_version;
  452. ret = parse_lvds_manufacturer_table_header(dev, bios, &lth);
  453. if (ret)
  454. return ret;
  455. switch (lth.lvds_ver) {
  456. case 0x0a: /* pre NV40 */
  457. lvdsmanufacturerindex = bios->data[
  458. bios->fp.fpxlatemanufacturertableptr +
  459. fpstrapping];
  460. /* we're done if this isn't the EDID panel case */
  461. if (!pxclk)
  462. break;
  463. if (chip_version < 0x25) {
  464. /* nv17 behaviour
  465. *
  466. * It seems the old style lvds script pointer is reused
  467. * to select 18/24 bit colour depth for EDID panels.
  468. */
  469. lvdsmanufacturerindex =
  470. (bios->legacy.lvds_single_a_script_ptr & 1) ?
  471. 2 : 0;
  472. if (pxclk >= bios->fp.duallink_transition_clk)
  473. lvdsmanufacturerindex++;
  474. } else if (chip_version < 0x30) {
  475. /* nv28 behaviour (off-chip encoder)
  476. *
  477. * nv28 does a complex dance of first using byte 121 of
  478. * the EDID to choose the lvdsmanufacturerindex, then
  479. * later attempting to match the EDID manufacturer and
  480. * product IDs in a table (signature 'pidt' (panel id
  481. * table?)), setting an lvdsmanufacturerindex of 0 and
  482. * an fp strap of the match index (or 0xf if none)
  483. */
  484. lvdsmanufacturerindex = 0;
  485. } else {
  486. /* nv31, nv34 behaviour */
  487. lvdsmanufacturerindex = 0;
  488. if (pxclk >= bios->fp.duallink_transition_clk)
  489. lvdsmanufacturerindex = 2;
  490. if (pxclk >= 140000)
  491. lvdsmanufacturerindex = 3;
  492. }
  493. /*
  494. * nvidia set the high nibble of (cr57=f, cr58) to
  495. * lvdsmanufacturerindex in this case; we don't
  496. */
  497. break;
  498. case 0x30: /* NV4x */
  499. case 0x40: /* G80/G90 */
  500. lvdsmanufacturerindex = fpstrapping;
  501. break;
  502. default:
  503. NV_ERROR(drm, "LVDS table revision not currently supported\n");
  504. return -ENOSYS;
  505. }
  506. lvdsofs = bios->fp.xlated_entry = bios->fp.lvdsmanufacturerpointer + lth.headerlen + lth.recordlen * lvdsmanufacturerindex;
  507. switch (lth.lvds_ver) {
  508. case 0x0a:
  509. bios->fp.power_off_for_reset = bios->data[lvdsofs] & 1;
  510. bios->fp.reset_after_pclk_change = bios->data[lvdsofs] & 2;
  511. bios->fp.dual_link = bios->data[lvdsofs] & 4;
  512. bios->fp.link_c_increment = bios->data[lvdsofs] & 8;
  513. *if_is_24bit = bios->data[lvdsofs] & 16;
  514. break;
  515. case 0x30:
  516. case 0x40:
  517. /*
  518. * No sign of the "power off for reset" or "reset for panel
  519. * on" bits, but it's safer to assume we should
  520. */
  521. bios->fp.power_off_for_reset = true;
  522. bios->fp.reset_after_pclk_change = true;
  523. /*
  524. * It's ok lvdsofs is wrong for nv4x edid case; dual_link is
  525. * over-written, and if_is_24bit isn't used
  526. */
  527. bios->fp.dual_link = bios->data[lvdsofs] & 1;
  528. bios->fp.if_is_24bit = bios->data[lvdsofs] & 2;
  529. bios->fp.strapless_is_24bit = bios->data[bios->fp.lvdsmanufacturerpointer + 4];
  530. bios->fp.duallink_transition_clk = ROM16(bios->data[bios->fp.lvdsmanufacturerpointer + 5]) * 10;
  531. break;
  532. }
  533. /* set dual_link flag for EDID case */
  534. if (pxclk && (chip_version < 0x25 || chip_version > 0x28))
  535. bios->fp.dual_link = (pxclk >= bios->fp.duallink_transition_clk);
  536. *dl = bios->fp.dual_link;
  537. return 0;
  538. }
  539. int run_tmds_table(struct drm_device *dev, struct dcb_output *dcbent, int head, int pxclk)
  540. {
  541. /*
  542. * the pxclk parameter is in kHz
  543. *
  544. * This runs the TMDS regs setting code found on BIT bios cards
  545. *
  546. * For ffs(or) == 1 use the first table, for ffs(or) == 2 and
  547. * ffs(or) == 3, use the second.
  548. */
  549. struct nouveau_drm *drm = nouveau_drm(dev);
  550. struct nouveau_device *device = nv_device(drm->device);
  551. struct nvbios *bios = &drm->vbios;
  552. int cv = bios->chip_version;
  553. uint16_t clktable = 0, scriptptr;
  554. uint32_t sel_clk_binding, sel_clk;
  555. /* pre-nv17 off-chip tmds uses scripts, post nv17 doesn't */
  556. if (cv >= 0x17 && cv != 0x1a && cv != 0x20 &&
  557. dcbent->location != DCB_LOC_ON_CHIP)
  558. return 0;
  559. switch (ffs(dcbent->or)) {
  560. case 1:
  561. clktable = bios->tmds.output0_script_ptr;
  562. break;
  563. case 2:
  564. case 3:
  565. clktable = bios->tmds.output1_script_ptr;
  566. break;
  567. }
  568. if (!clktable) {
  569. NV_ERROR(drm, "Pixel clock comparison table not found\n");
  570. return -EINVAL;
  571. }
  572. scriptptr = clkcmptable(bios, clktable, pxclk);
  573. if (!scriptptr) {
  574. NV_ERROR(drm, "TMDS output init script not found\n");
  575. return -ENOENT;
  576. }
  577. /* don't let script change pll->head binding */
  578. sel_clk_binding = nv_rd32(device, NV_PRAMDAC_SEL_CLK) & 0x50000;
  579. run_digital_op_script(dev, scriptptr, dcbent, head, pxclk >= 165000);
  580. sel_clk = NVReadRAMDAC(dev, 0, NV_PRAMDAC_SEL_CLK) & ~0x50000;
  581. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_SEL_CLK, sel_clk | sel_clk_binding);
  582. return 0;
  583. }
  584. static void parse_script_table_pointers(struct nvbios *bios, uint16_t offset)
  585. {
  586. /*
  587. * Parses the init table segment for pointers used in script execution.
  588. *
  589. * offset + 0 (16 bits): init script tables pointer
  590. * offset + 2 (16 bits): macro index table pointer
  591. * offset + 4 (16 bits): macro table pointer
  592. * offset + 6 (16 bits): condition table pointer
  593. * offset + 8 (16 bits): io condition table pointer
  594. * offset + 10 (16 bits): io flag condition table pointer
  595. * offset + 12 (16 bits): init function table pointer
  596. */
  597. bios->init_script_tbls_ptr = ROM16(bios->data[offset]);
  598. }
  599. static int parse_bit_A_tbl_entry(struct drm_device *dev, struct nvbios *bios, struct bit_entry *bitentry)
  600. {
  601. /*
  602. * Parses the load detect values for g80 cards.
  603. *
  604. * offset + 0 (16 bits): loadval table pointer
  605. */
  606. struct nouveau_drm *drm = nouveau_drm(dev);
  607. uint16_t load_table_ptr;
  608. uint8_t version, headerlen, entrylen, num_entries;
  609. if (bitentry->length != 3) {
  610. NV_ERROR(drm, "Do not understand BIT A table\n");
  611. return -EINVAL;
  612. }
  613. load_table_ptr = ROM16(bios->data[bitentry->offset]);
  614. if (load_table_ptr == 0x0) {
  615. NV_DEBUG(drm, "Pointer to BIT loadval table invalid\n");
  616. return -EINVAL;
  617. }
  618. version = bios->data[load_table_ptr];
  619. if (version != 0x10) {
  620. NV_ERROR(drm, "BIT loadval table version %d.%d not supported\n",
  621. version >> 4, version & 0xF);
  622. return -ENOSYS;
  623. }
  624. headerlen = bios->data[load_table_ptr + 1];
  625. entrylen = bios->data[load_table_ptr + 2];
  626. num_entries = bios->data[load_table_ptr + 3];
  627. if (headerlen != 4 || entrylen != 4 || num_entries != 2) {
  628. NV_ERROR(drm, "Do not understand BIT loadval table\n");
  629. return -EINVAL;
  630. }
  631. /* First entry is normal dac, 2nd tv-out perhaps? */
  632. bios->dactestval = ROM32(bios->data[load_table_ptr + headerlen]) & 0x3ff;
  633. return 0;
  634. }
  635. static int parse_bit_display_tbl_entry(struct drm_device *dev, struct nvbios *bios, struct bit_entry *bitentry)
  636. {
  637. /*
  638. * Parses the flat panel table segment that the bit entry points to.
  639. * Starting at bitentry->offset:
  640. *
  641. * offset + 0 (16 bits): ??? table pointer - seems to have 18 byte
  642. * records beginning with a freq.
  643. * offset + 2 (16 bits): mode table pointer
  644. */
  645. struct nouveau_drm *drm = nouveau_drm(dev);
  646. if (bitentry->length != 4) {
  647. NV_ERROR(drm, "Do not understand BIT display table\n");
  648. return -EINVAL;
  649. }
  650. bios->fp.fptablepointer = ROM16(bios->data[bitentry->offset + 2]);
  651. return 0;
  652. }
  653. static int parse_bit_init_tbl_entry(struct drm_device *dev, struct nvbios *bios, struct bit_entry *bitentry)
  654. {
  655. /*
  656. * Parses the init table segment that the bit entry points to.
  657. *
  658. * See parse_script_table_pointers for layout
  659. */
  660. struct nouveau_drm *drm = nouveau_drm(dev);
  661. if (bitentry->length < 14) {
  662. NV_ERROR(drm, "Do not understand init table\n");
  663. return -EINVAL;
  664. }
  665. parse_script_table_pointers(bios, bitentry->offset);
  666. return 0;
  667. }
  668. static int parse_bit_i_tbl_entry(struct drm_device *dev, struct nvbios *bios, struct bit_entry *bitentry)
  669. {
  670. /*
  671. * BIT 'i' (info?) table
  672. *
  673. * offset + 0 (32 bits): BIOS version dword (as in B table)
  674. * offset + 5 (8 bits): BIOS feature byte (same as for BMP?)
  675. * offset + 13 (16 bits): pointer to table containing DAC load
  676. * detection comparison values
  677. *
  678. * There's other things in the table, purpose unknown
  679. */
  680. struct nouveau_drm *drm = nouveau_drm(dev);
  681. uint16_t daccmpoffset;
  682. uint8_t dacver, dacheaderlen;
  683. if (bitentry->length < 6) {
  684. NV_ERROR(drm, "BIT i table too short for needed information\n");
  685. return -EINVAL;
  686. }
  687. /*
  688. * bit 4 seems to indicate a mobile bios (doesn't suffer from BMP's
  689. * Quadro identity crisis), other bits possibly as for BMP feature byte
  690. */
  691. bios->feature_byte = bios->data[bitentry->offset + 5];
  692. bios->is_mobile = bios->feature_byte & FEATURE_MOBILE;
  693. if (bitentry->length < 15) {
  694. NV_WARN(drm, "BIT i table not long enough for DAC load "
  695. "detection comparison table\n");
  696. return -EINVAL;
  697. }
  698. daccmpoffset = ROM16(bios->data[bitentry->offset + 13]);
  699. /* doesn't exist on g80 */
  700. if (!daccmpoffset)
  701. return 0;
  702. /*
  703. * The first value in the table, following the header, is the
  704. * comparison value, the second entry is a comparison value for
  705. * TV load detection.
  706. */
  707. dacver = bios->data[daccmpoffset];
  708. dacheaderlen = bios->data[daccmpoffset + 1];
  709. if (dacver != 0x00 && dacver != 0x10) {
  710. NV_WARN(drm, "DAC load detection comparison table version "
  711. "%d.%d not known\n", dacver >> 4, dacver & 0xf);
  712. return -ENOSYS;
  713. }
  714. bios->dactestval = ROM32(bios->data[daccmpoffset + dacheaderlen]);
  715. bios->tvdactestval = ROM32(bios->data[daccmpoffset + dacheaderlen + 4]);
  716. return 0;
  717. }
  718. static int parse_bit_lvds_tbl_entry(struct drm_device *dev, struct nvbios *bios, struct bit_entry *bitentry)
  719. {
  720. /*
  721. * Parses the LVDS table segment that the bit entry points to.
  722. * Starting at bitentry->offset:
  723. *
  724. * offset + 0 (16 bits): LVDS strap xlate table pointer
  725. */
  726. struct nouveau_drm *drm = nouveau_drm(dev);
  727. if (bitentry->length != 2) {
  728. NV_ERROR(drm, "Do not understand BIT LVDS table\n");
  729. return -EINVAL;
  730. }
  731. /*
  732. * No idea if it's still called the LVDS manufacturer table, but
  733. * the concept's close enough.
  734. */
  735. bios->fp.lvdsmanufacturerpointer = ROM16(bios->data[bitentry->offset]);
  736. return 0;
  737. }
  738. static int
  739. parse_bit_M_tbl_entry(struct drm_device *dev, struct nvbios *bios,
  740. struct bit_entry *bitentry)
  741. {
  742. /*
  743. * offset + 2 (8 bits): number of options in an
  744. * INIT_RAM_RESTRICT_ZM_REG_GROUP opcode option set
  745. * offset + 3 (16 bits): pointer to strap xlate table for RAM
  746. * restrict option selection
  747. *
  748. * There's a bunch of bits in this table other than the RAM restrict
  749. * stuff that we don't use - their use currently unknown
  750. */
  751. /*
  752. * Older bios versions don't have a sufficiently long table for
  753. * what we want
  754. */
  755. if (bitentry->length < 0x5)
  756. return 0;
  757. if (bitentry->version < 2) {
  758. bios->ram_restrict_group_count = bios->data[bitentry->offset + 2];
  759. bios->ram_restrict_tbl_ptr = ROM16(bios->data[bitentry->offset + 3]);
  760. } else {
  761. bios->ram_restrict_group_count = bios->data[bitentry->offset + 0];
  762. bios->ram_restrict_tbl_ptr = ROM16(bios->data[bitentry->offset + 1]);
  763. }
  764. return 0;
  765. }
  766. static int parse_bit_tmds_tbl_entry(struct drm_device *dev, struct nvbios *bios, struct bit_entry *bitentry)
  767. {
  768. /*
  769. * Parses the pointer to the TMDS table
  770. *
  771. * Starting at bitentry->offset:
  772. *
  773. * offset + 0 (16 bits): TMDS table pointer
  774. *
  775. * The TMDS table is typically found just before the DCB table, with a
  776. * characteristic signature of 0x11,0x13 (1.1 being version, 0x13 being
  777. * length?)
  778. *
  779. * At offset +7 is a pointer to a script, which I don't know how to
  780. * run yet.
  781. * At offset +9 is a pointer to another script, likewise
  782. * Offset +11 has a pointer to a table where the first word is a pxclk
  783. * frequency and the second word a pointer to a script, which should be
  784. * run if the comparison pxclk frequency is less than the pxclk desired.
  785. * This repeats for decreasing comparison frequencies
  786. * Offset +13 has a pointer to a similar table
  787. * The selection of table (and possibly +7/+9 script) is dictated by
  788. * "or" from the DCB.
  789. */
  790. struct nouveau_drm *drm = nouveau_drm(dev);
  791. uint16_t tmdstableptr, script1, script2;
  792. if (bitentry->length != 2) {
  793. NV_ERROR(drm, "Do not understand BIT TMDS table\n");
  794. return -EINVAL;
  795. }
  796. tmdstableptr = ROM16(bios->data[bitentry->offset]);
  797. if (!tmdstableptr) {
  798. NV_ERROR(drm, "Pointer to TMDS table invalid\n");
  799. return -EINVAL;
  800. }
  801. NV_INFO(drm, "TMDS table version %d.%d\n",
  802. bios->data[tmdstableptr] >> 4, bios->data[tmdstableptr] & 0xf);
  803. /* nv50+ has v2.0, but we don't parse it atm */
  804. if (bios->data[tmdstableptr] != 0x11)
  805. return -ENOSYS;
  806. /*
  807. * These two scripts are odd: they don't seem to get run even when
  808. * they are not stubbed.
  809. */
  810. script1 = ROM16(bios->data[tmdstableptr + 7]);
  811. script2 = ROM16(bios->data[tmdstableptr + 9]);
  812. if (bios->data[script1] != 'q' || bios->data[script2] != 'q')
  813. NV_WARN(drm, "TMDS table script pointers not stubbed\n");
  814. bios->tmds.output0_script_ptr = ROM16(bios->data[tmdstableptr + 11]);
  815. bios->tmds.output1_script_ptr = ROM16(bios->data[tmdstableptr + 13]);
  816. return 0;
  817. }
  818. struct bit_table {
  819. const char id;
  820. int (* const parse_fn)(struct drm_device *, struct nvbios *, struct bit_entry *);
  821. };
  822. #define BIT_TABLE(id, funcid) ((struct bit_table){ id, parse_bit_##funcid##_tbl_entry })
  823. int
  824. bit_table(struct drm_device *dev, u8 id, struct bit_entry *bit)
  825. {
  826. struct nouveau_drm *drm = nouveau_drm(dev);
  827. struct nvbios *bios = &drm->vbios;
  828. u8 entries, *entry;
  829. if (bios->type != NVBIOS_BIT)
  830. return -ENODEV;
  831. entries = bios->data[bios->offset + 10];
  832. entry = &bios->data[bios->offset + 12];
  833. while (entries--) {
  834. if (entry[0] == id) {
  835. bit->id = entry[0];
  836. bit->version = entry[1];
  837. bit->length = ROM16(entry[2]);
  838. bit->offset = ROM16(entry[4]);
  839. bit->data = ROMPTR(dev, entry[4]);
  840. return 0;
  841. }
  842. entry += bios->data[bios->offset + 9];
  843. }
  844. return -ENOENT;
  845. }
  846. static int
  847. parse_bit_table(struct nvbios *bios, const uint16_t bitoffset,
  848. struct bit_table *table)
  849. {
  850. struct drm_device *dev = bios->dev;
  851. struct nouveau_drm *drm = nouveau_drm(dev);
  852. struct bit_entry bitentry;
  853. if (bit_table(dev, table->id, &bitentry) == 0)
  854. return table->parse_fn(dev, bios, &bitentry);
  855. NV_INFO(drm, "BIT table '%c' not found\n", table->id);
  856. return -ENOSYS;
  857. }
  858. static int
  859. parse_bit_structure(struct nvbios *bios, const uint16_t bitoffset)
  860. {
  861. int ret;
  862. /*
  863. * The only restriction on parsing order currently is having 'i' first
  864. * for use of bios->*_version or bios->feature_byte while parsing;
  865. * functions shouldn't be actually *doing* anything apart from pulling
  866. * data from the image into the bios struct, thus no interdependencies
  867. */
  868. ret = parse_bit_table(bios, bitoffset, &BIT_TABLE('i', i));
  869. if (ret) /* info? */
  870. return ret;
  871. if (bios->major_version >= 0x60) /* g80+ */
  872. parse_bit_table(bios, bitoffset, &BIT_TABLE('A', A));
  873. parse_bit_table(bios, bitoffset, &BIT_TABLE('D', display));
  874. ret = parse_bit_table(bios, bitoffset, &BIT_TABLE('I', init));
  875. if (ret)
  876. return ret;
  877. parse_bit_table(bios, bitoffset, &BIT_TABLE('M', M)); /* memory? */
  878. parse_bit_table(bios, bitoffset, &BIT_TABLE('L', lvds));
  879. parse_bit_table(bios, bitoffset, &BIT_TABLE('T', tmds));
  880. return 0;
  881. }
  882. static int parse_bmp_structure(struct drm_device *dev, struct nvbios *bios, unsigned int offset)
  883. {
  884. /*
  885. * Parses the BMP structure for useful things, but does not act on them
  886. *
  887. * offset + 5: BMP major version
  888. * offset + 6: BMP minor version
  889. * offset + 9: BMP feature byte
  890. * offset + 10: BCD encoded BIOS version
  891. *
  892. * offset + 18: init script table pointer (for bios versions < 5.10h)
  893. * offset + 20: extra init script table pointer (for bios
  894. * versions < 5.10h)
  895. *
  896. * offset + 24: memory init table pointer (used on early bios versions)
  897. * offset + 26: SDR memory sequencing setup data table
  898. * offset + 28: DDR memory sequencing setup data table
  899. *
  900. * offset + 54: index of I2C CRTC pair to use for CRT output
  901. * offset + 55: index of I2C CRTC pair to use for TV output
  902. * offset + 56: index of I2C CRTC pair to use for flat panel output
  903. * offset + 58: write CRTC index for I2C pair 0
  904. * offset + 59: read CRTC index for I2C pair 0
  905. * offset + 60: write CRTC index for I2C pair 1
  906. * offset + 61: read CRTC index for I2C pair 1
  907. *
  908. * offset + 67: maximum internal PLL frequency (single stage PLL)
  909. * offset + 71: minimum internal PLL frequency (single stage PLL)
  910. *
  911. * offset + 75: script table pointers, as described in
  912. * parse_script_table_pointers
  913. *
  914. * offset + 89: TMDS single link output A table pointer
  915. * offset + 91: TMDS single link output B table pointer
  916. * offset + 95: LVDS single link output A table pointer
  917. * offset + 105: flat panel timings table pointer
  918. * offset + 107: flat panel strapping translation table pointer
  919. * offset + 117: LVDS manufacturer panel config table pointer
  920. * offset + 119: LVDS manufacturer strapping translation table pointer
  921. *
  922. * offset + 142: PLL limits table pointer
  923. *
  924. * offset + 156: minimum pixel clock for LVDS dual link
  925. */
  926. struct nouveau_drm *drm = nouveau_drm(dev);
  927. uint8_t *bmp = &bios->data[offset], bmp_version_major, bmp_version_minor;
  928. uint16_t bmplength;
  929. uint16_t legacy_scripts_offset, legacy_i2c_offset;
  930. /* load needed defaults in case we can't parse this info */
  931. bios->digital_min_front_porch = 0x4b;
  932. bios->fmaxvco = 256000;
  933. bios->fminvco = 128000;
  934. bios->fp.duallink_transition_clk = 90000;
  935. bmp_version_major = bmp[5];
  936. bmp_version_minor = bmp[6];
  937. NV_INFO(drm, "BMP version %d.%d\n",
  938. bmp_version_major, bmp_version_minor);
  939. /*
  940. * Make sure that 0x36 is blank and can't be mistaken for a DCB
  941. * pointer on early versions
  942. */
  943. if (bmp_version_major < 5)
  944. *(uint16_t *)&bios->data[0x36] = 0;
  945. /*
  946. * Seems that the minor version was 1 for all major versions prior
  947. * to 5. Version 6 could theoretically exist, but I suspect BIT
  948. * happened instead.
  949. */
  950. if ((bmp_version_major < 5 && bmp_version_minor != 1) || bmp_version_major > 5) {
  951. NV_ERROR(drm, "You have an unsupported BMP version. "
  952. "Please send in your bios\n");
  953. return -ENOSYS;
  954. }
  955. if (bmp_version_major == 0)
  956. /* nothing that's currently useful in this version */
  957. return 0;
  958. else if (bmp_version_major == 1)
  959. bmplength = 44; /* exact for 1.01 */
  960. else if (bmp_version_major == 2)
  961. bmplength = 48; /* exact for 2.01 */
  962. else if (bmp_version_major == 3)
  963. bmplength = 54;
  964. /* guessed - mem init tables added in this version */
  965. else if (bmp_version_major == 4 || bmp_version_minor < 0x1)
  966. /* don't know if 5.0 exists... */
  967. bmplength = 62;
  968. /* guessed - BMP I2C indices added in version 4*/
  969. else if (bmp_version_minor < 0x6)
  970. bmplength = 67; /* exact for 5.01 */
  971. else if (bmp_version_minor < 0x10)
  972. bmplength = 75; /* exact for 5.06 */
  973. else if (bmp_version_minor == 0x10)
  974. bmplength = 89; /* exact for 5.10h */
  975. else if (bmp_version_minor < 0x14)
  976. bmplength = 118; /* exact for 5.11h */
  977. else if (bmp_version_minor < 0x24)
  978. /*
  979. * Not sure of version where pll limits came in;
  980. * certainly exist by 0x24 though.
  981. */
  982. /* length not exact: this is long enough to get lvds members */
  983. bmplength = 123;
  984. else if (bmp_version_minor < 0x27)
  985. /*
  986. * Length not exact: this is long enough to get pll limit
  987. * member
  988. */
  989. bmplength = 144;
  990. else
  991. /*
  992. * Length not exact: this is long enough to get dual link
  993. * transition clock.
  994. */
  995. bmplength = 158;
  996. /* checksum */
  997. if (nv_cksum(bmp, 8)) {
  998. NV_ERROR(drm, "Bad BMP checksum\n");
  999. return -EINVAL;
  1000. }
  1001. /*
  1002. * Bit 4 seems to indicate either a mobile bios or a quadro card --
  1003. * mobile behaviour consistent (nv11+), quadro only seen nv18gl-nv36gl
  1004. * (not nv10gl), bit 5 that the flat panel tables are present, and
  1005. * bit 6 a tv bios.
  1006. */
  1007. bios->feature_byte = bmp[9];
  1008. if (bmp_version_major < 5 || bmp_version_minor < 0x10)
  1009. bios->old_style_init = true;
  1010. legacy_scripts_offset = 18;
  1011. if (bmp_version_major < 2)
  1012. legacy_scripts_offset -= 4;
  1013. bios->init_script_tbls_ptr = ROM16(bmp[legacy_scripts_offset]);
  1014. bios->extra_init_script_tbl_ptr = ROM16(bmp[legacy_scripts_offset + 2]);
  1015. if (bmp_version_major > 2) { /* appears in BMP 3 */
  1016. bios->legacy.mem_init_tbl_ptr = ROM16(bmp[24]);
  1017. bios->legacy.sdr_seq_tbl_ptr = ROM16(bmp[26]);
  1018. bios->legacy.ddr_seq_tbl_ptr = ROM16(bmp[28]);
  1019. }
  1020. legacy_i2c_offset = 0x48; /* BMP version 2 & 3 */
  1021. if (bmplength > 61)
  1022. legacy_i2c_offset = offset + 54;
  1023. bios->legacy.i2c_indices.crt = bios->data[legacy_i2c_offset];
  1024. bios->legacy.i2c_indices.tv = bios->data[legacy_i2c_offset + 1];
  1025. bios->legacy.i2c_indices.panel = bios->data[legacy_i2c_offset + 2];
  1026. if (bmplength > 74) {
  1027. bios->fmaxvco = ROM32(bmp[67]);
  1028. bios->fminvco = ROM32(bmp[71]);
  1029. }
  1030. if (bmplength > 88)
  1031. parse_script_table_pointers(bios, offset + 75);
  1032. if (bmplength > 94) {
  1033. bios->tmds.output0_script_ptr = ROM16(bmp[89]);
  1034. bios->tmds.output1_script_ptr = ROM16(bmp[91]);
  1035. /*
  1036. * Never observed in use with lvds scripts, but is reused for
  1037. * 18/24 bit panel interface default for EDID equipped panels
  1038. * (if_is_24bit not set directly to avoid any oscillation).
  1039. */
  1040. bios->legacy.lvds_single_a_script_ptr = ROM16(bmp[95]);
  1041. }
  1042. if (bmplength > 108) {
  1043. bios->fp.fptablepointer = ROM16(bmp[105]);
  1044. bios->fp.fpxlatetableptr = ROM16(bmp[107]);
  1045. bios->fp.xlatwidth = 1;
  1046. }
  1047. if (bmplength > 120) {
  1048. bios->fp.lvdsmanufacturerpointer = ROM16(bmp[117]);
  1049. bios->fp.fpxlatemanufacturertableptr = ROM16(bmp[119]);
  1050. }
  1051. #if 0
  1052. if (bmplength > 143)
  1053. bios->pll_limit_tbl_ptr = ROM16(bmp[142]);
  1054. #endif
  1055. if (bmplength > 157)
  1056. bios->fp.duallink_transition_clk = ROM16(bmp[156]) * 10;
  1057. return 0;
  1058. }
  1059. static uint16_t findstr(uint8_t *data, int n, const uint8_t *str, int len)
  1060. {
  1061. int i, j;
  1062. for (i = 0; i <= (n - len); i++) {
  1063. for (j = 0; j < len; j++)
  1064. if (data[i + j] != str[j])
  1065. break;
  1066. if (j == len)
  1067. return i;
  1068. }
  1069. return 0;
  1070. }
  1071. void *
  1072. olddcb_table(struct drm_device *dev)
  1073. {
  1074. struct nouveau_drm *drm = nouveau_drm(dev);
  1075. u8 *dcb = NULL;
  1076. if (nv_device(drm->device)->card_type > NV_04)
  1077. dcb = ROMPTR(dev, drm->vbios.data[0x36]);
  1078. if (!dcb) {
  1079. NV_WARN(drm, "No DCB data found in VBIOS\n");
  1080. return NULL;
  1081. }
  1082. if (dcb[0] >= 0x41) {
  1083. NV_WARN(drm, "DCB version 0x%02x unknown\n", dcb[0]);
  1084. return NULL;
  1085. } else
  1086. if (dcb[0] >= 0x30) {
  1087. if (ROM32(dcb[6]) == 0x4edcbdcb)
  1088. return dcb;
  1089. } else
  1090. if (dcb[0] >= 0x20) {
  1091. if (ROM32(dcb[4]) == 0x4edcbdcb)
  1092. return dcb;
  1093. } else
  1094. if (dcb[0] >= 0x15) {
  1095. if (!memcmp(&dcb[-7], "DEV_REC", 7))
  1096. return dcb;
  1097. } else {
  1098. /*
  1099. * v1.4 (some NV15/16, NV11+) seems the same as v1.5, but
  1100. * always has the same single (crt) entry, even when tv-out
  1101. * present, so the conclusion is this version cannot really
  1102. * be used.
  1103. *
  1104. * v1.2 tables (some NV6/10, and NV15+) normally have the
  1105. * same 5 entries, which are not specific to the card and so
  1106. * no use.
  1107. *
  1108. * v1.2 does have an I2C table that read_dcb_i2c_table can
  1109. * handle, but cards exist (nv11 in #14821) with a bad i2c
  1110. * table pointer, so use the indices parsed in
  1111. * parse_bmp_structure.
  1112. *
  1113. * v1.1 (NV5+, maybe some NV4) is entirely unhelpful
  1114. */
  1115. NV_WARN(drm, "No useful DCB data in VBIOS\n");
  1116. return NULL;
  1117. }
  1118. NV_WARN(drm, "DCB header validation failed\n");
  1119. return NULL;
  1120. }
  1121. void *
  1122. olddcb_outp(struct drm_device *dev, u8 idx)
  1123. {
  1124. u8 *dcb = olddcb_table(dev);
  1125. if (dcb && dcb[0] >= 0x30) {
  1126. if (idx < dcb[2])
  1127. return dcb + dcb[1] + (idx * dcb[3]);
  1128. } else
  1129. if (dcb && dcb[0] >= 0x20) {
  1130. u8 *i2c = ROMPTR(dev, dcb[2]);
  1131. u8 *ent = dcb + 8 + (idx * 8);
  1132. if (i2c && ent < i2c)
  1133. return ent;
  1134. } else
  1135. if (dcb && dcb[0] >= 0x15) {
  1136. u8 *i2c = ROMPTR(dev, dcb[2]);
  1137. u8 *ent = dcb + 4 + (idx * 10);
  1138. if (i2c && ent < i2c)
  1139. return ent;
  1140. }
  1141. return NULL;
  1142. }
  1143. int
  1144. olddcb_outp_foreach(struct drm_device *dev, void *data,
  1145. int (*exec)(struct drm_device *, void *, int idx, u8 *outp))
  1146. {
  1147. int ret, idx = -1;
  1148. u8 *outp = NULL;
  1149. while ((outp = olddcb_outp(dev, ++idx))) {
  1150. if (ROM32(outp[0]) == 0x00000000)
  1151. break; /* seen on an NV11 with DCB v1.5 */
  1152. if (ROM32(outp[0]) == 0xffffffff)
  1153. break; /* seen on an NV17 with DCB v2.0 */
  1154. if ((outp[0] & 0x0f) == DCB_OUTPUT_UNUSED)
  1155. continue;
  1156. if ((outp[0] & 0x0f) == DCB_OUTPUT_EOL)
  1157. break;
  1158. ret = exec(dev, data, idx, outp);
  1159. if (ret)
  1160. return ret;
  1161. }
  1162. return 0;
  1163. }
  1164. u8 *
  1165. olddcb_conntab(struct drm_device *dev)
  1166. {
  1167. u8 *dcb = olddcb_table(dev);
  1168. if (dcb && dcb[0] >= 0x30 && dcb[1] >= 0x16) {
  1169. u8 *conntab = ROMPTR(dev, dcb[0x14]);
  1170. if (conntab && conntab[0] >= 0x30 && conntab[0] <= 0x40)
  1171. return conntab;
  1172. }
  1173. return NULL;
  1174. }
  1175. u8 *
  1176. olddcb_conn(struct drm_device *dev, u8 idx)
  1177. {
  1178. u8 *conntab = olddcb_conntab(dev);
  1179. if (conntab && idx < conntab[2])
  1180. return conntab + conntab[1] + (idx * conntab[3]);
  1181. return NULL;
  1182. }
  1183. static struct dcb_output *new_dcb_entry(struct dcb_table *dcb)
  1184. {
  1185. struct dcb_output *entry = &dcb->entry[dcb->entries];
  1186. memset(entry, 0, sizeof(struct dcb_output));
  1187. entry->index = dcb->entries++;
  1188. return entry;
  1189. }
  1190. static void fabricate_dcb_output(struct dcb_table *dcb, int type, int i2c,
  1191. int heads, int or)
  1192. {
  1193. struct dcb_output *entry = new_dcb_entry(dcb);
  1194. entry->type = type;
  1195. entry->i2c_index = i2c;
  1196. entry->heads = heads;
  1197. if (type != DCB_OUTPUT_ANALOG)
  1198. entry->location = !DCB_LOC_ON_CHIP; /* ie OFF CHIP */
  1199. entry->or = or;
  1200. }
  1201. static bool
  1202. parse_dcb20_entry(struct drm_device *dev, struct dcb_table *dcb,
  1203. uint32_t conn, uint32_t conf, struct dcb_output *entry)
  1204. {
  1205. struct nouveau_drm *drm = nouveau_drm(dev);
  1206. entry->type = conn & 0xf;
  1207. entry->i2c_index = (conn >> 4) & 0xf;
  1208. entry->heads = (conn >> 8) & 0xf;
  1209. entry->connector = (conn >> 12) & 0xf;
  1210. entry->bus = (conn >> 16) & 0xf;
  1211. entry->location = (conn >> 20) & 0x3;
  1212. entry->or = (conn >> 24) & 0xf;
  1213. switch (entry->type) {
  1214. case DCB_OUTPUT_ANALOG:
  1215. /*
  1216. * Although the rest of a CRT conf dword is usually
  1217. * zeros, mac biosen have stuff there so we must mask
  1218. */
  1219. entry->crtconf.maxfreq = (dcb->version < 0x30) ?
  1220. (conf & 0xffff) * 10 :
  1221. (conf & 0xff) * 10000;
  1222. break;
  1223. case DCB_OUTPUT_LVDS:
  1224. {
  1225. uint32_t mask;
  1226. if (conf & 0x1)
  1227. entry->lvdsconf.use_straps_for_mode = true;
  1228. if (dcb->version < 0x22) {
  1229. mask = ~0xd;
  1230. /*
  1231. * The laptop in bug 14567 lies and claims to not use
  1232. * straps when it does, so assume all DCB 2.0 laptops
  1233. * use straps, until a broken EDID using one is produced
  1234. */
  1235. entry->lvdsconf.use_straps_for_mode = true;
  1236. /*
  1237. * Both 0x4 and 0x8 show up in v2.0 tables; assume they
  1238. * mean the same thing (probably wrong, but might work)
  1239. */
  1240. if (conf & 0x4 || conf & 0x8)
  1241. entry->lvdsconf.use_power_scripts = true;
  1242. } else {
  1243. mask = ~0x7;
  1244. if (conf & 0x2)
  1245. entry->lvdsconf.use_acpi_for_edid = true;
  1246. if (conf & 0x4)
  1247. entry->lvdsconf.use_power_scripts = true;
  1248. entry->lvdsconf.sor.link = (conf & 0x00000030) >> 4;
  1249. }
  1250. if (conf & mask) {
  1251. /*
  1252. * Until we even try to use these on G8x, it's
  1253. * useless reporting unknown bits. They all are.
  1254. */
  1255. if (dcb->version >= 0x40)
  1256. break;
  1257. NV_ERROR(drm, "Unknown LVDS configuration bits, "
  1258. "please report\n");
  1259. }
  1260. break;
  1261. }
  1262. case DCB_OUTPUT_TV:
  1263. {
  1264. if (dcb->version >= 0x30)
  1265. entry->tvconf.has_component_output = conf & (0x8 << 4);
  1266. else
  1267. entry->tvconf.has_component_output = false;
  1268. break;
  1269. }
  1270. case DCB_OUTPUT_DP:
  1271. entry->dpconf.sor.link = (conf & 0x00000030) >> 4;
  1272. entry->extdev = (conf & 0x0000ff00) >> 8;
  1273. switch ((conf & 0x00e00000) >> 21) {
  1274. case 0:
  1275. entry->dpconf.link_bw = 162000;
  1276. break;
  1277. default:
  1278. entry->dpconf.link_bw = 270000;
  1279. break;
  1280. }
  1281. switch ((conf & 0x0f000000) >> 24) {
  1282. case 0xf:
  1283. entry->dpconf.link_nr = 4;
  1284. break;
  1285. case 0x3:
  1286. entry->dpconf.link_nr = 2;
  1287. break;
  1288. default:
  1289. entry->dpconf.link_nr = 1;
  1290. break;
  1291. }
  1292. break;
  1293. case DCB_OUTPUT_TMDS:
  1294. if (dcb->version >= 0x40) {
  1295. entry->tmdsconf.sor.link = (conf & 0x00000030) >> 4;
  1296. entry->extdev = (conf & 0x0000ff00) >> 8;
  1297. }
  1298. else if (dcb->version >= 0x30)
  1299. entry->tmdsconf.slave_addr = (conf & 0x00000700) >> 8;
  1300. else if (dcb->version >= 0x22)
  1301. entry->tmdsconf.slave_addr = (conf & 0x00000070) >> 4;
  1302. break;
  1303. case DCB_OUTPUT_EOL:
  1304. /* weird g80 mobile type that "nv" treats as a terminator */
  1305. dcb->entries--;
  1306. return false;
  1307. default:
  1308. break;
  1309. }
  1310. if (dcb->version < 0x40) {
  1311. /* Normal entries consist of a single bit, but dual link has
  1312. * the next most significant bit set too
  1313. */
  1314. entry->duallink_possible =
  1315. ((1 << (ffs(entry->or) - 1)) * 3 == entry->or);
  1316. } else {
  1317. entry->duallink_possible = (entry->sorconf.link == 3);
  1318. }
  1319. /* unsure what DCB version introduces this, 3.0? */
  1320. if (conf & 0x100000)
  1321. entry->i2c_upper_default = true;
  1322. return true;
  1323. }
  1324. static bool
  1325. parse_dcb15_entry(struct drm_device *dev, struct dcb_table *dcb,
  1326. uint32_t conn, uint32_t conf, struct dcb_output *entry)
  1327. {
  1328. struct nouveau_drm *drm = nouveau_drm(dev);
  1329. switch (conn & 0x0000000f) {
  1330. case 0:
  1331. entry->type = DCB_OUTPUT_ANALOG;
  1332. break;
  1333. case 1:
  1334. entry->type = DCB_OUTPUT_TV;
  1335. break;
  1336. case 2:
  1337. case 4:
  1338. if (conn & 0x10)
  1339. entry->type = DCB_OUTPUT_LVDS;
  1340. else
  1341. entry->type = DCB_OUTPUT_TMDS;
  1342. break;
  1343. case 3:
  1344. entry->type = DCB_OUTPUT_LVDS;
  1345. break;
  1346. default:
  1347. NV_ERROR(drm, "Unknown DCB type %d\n", conn & 0x0000000f);
  1348. return false;
  1349. }
  1350. entry->i2c_index = (conn & 0x0003c000) >> 14;
  1351. entry->heads = ((conn & 0x001c0000) >> 18) + 1;
  1352. entry->or = entry->heads; /* same as heads, hopefully safe enough */
  1353. entry->location = (conn & 0x01e00000) >> 21;
  1354. entry->bus = (conn & 0x0e000000) >> 25;
  1355. entry->duallink_possible = false;
  1356. switch (entry->type) {
  1357. case DCB_OUTPUT_ANALOG:
  1358. entry->crtconf.maxfreq = (conf & 0xffff) * 10;
  1359. break;
  1360. case DCB_OUTPUT_TV:
  1361. entry->tvconf.has_component_output = false;
  1362. break;
  1363. case DCB_OUTPUT_LVDS:
  1364. if ((conn & 0x00003f00) >> 8 != 0x10)
  1365. entry->lvdsconf.use_straps_for_mode = true;
  1366. entry->lvdsconf.use_power_scripts = true;
  1367. break;
  1368. default:
  1369. break;
  1370. }
  1371. return true;
  1372. }
  1373. static
  1374. void merge_like_dcb_entries(struct drm_device *dev, struct dcb_table *dcb)
  1375. {
  1376. /*
  1377. * DCB v2.0 lists each output combination separately.
  1378. * Here we merge compatible entries to have fewer outputs, with
  1379. * more options
  1380. */
  1381. struct nouveau_drm *drm = nouveau_drm(dev);
  1382. int i, newentries = 0;
  1383. for (i = 0; i < dcb->entries; i++) {
  1384. struct dcb_output *ient = &dcb->entry[i];
  1385. int j;
  1386. for (j = i + 1; j < dcb->entries; j++) {
  1387. struct dcb_output *jent = &dcb->entry[j];
  1388. if (jent->type == 100) /* already merged entry */
  1389. continue;
  1390. /* merge heads field when all other fields the same */
  1391. if (jent->i2c_index == ient->i2c_index &&
  1392. jent->type == ient->type &&
  1393. jent->location == ient->location &&
  1394. jent->or == ient->or) {
  1395. NV_INFO(drm, "Merging DCB entries %d and %d\n",
  1396. i, j);
  1397. ient->heads |= jent->heads;
  1398. jent->type = 100; /* dummy value */
  1399. }
  1400. }
  1401. }
  1402. /* Compact entries merged into others out of dcb */
  1403. for (i = 0; i < dcb->entries; i++) {
  1404. if (dcb->entry[i].type == 100)
  1405. continue;
  1406. if (newentries != i) {
  1407. dcb->entry[newentries] = dcb->entry[i];
  1408. dcb->entry[newentries].index = newentries;
  1409. }
  1410. newentries++;
  1411. }
  1412. dcb->entries = newentries;
  1413. }
  1414. static bool
  1415. apply_dcb_encoder_quirks(struct drm_device *dev, int idx, u32 *conn, u32 *conf)
  1416. {
  1417. struct nouveau_drm *drm = nouveau_drm(dev);
  1418. struct dcb_table *dcb = &drm->vbios.dcb;
  1419. /* Dell Precision M6300
  1420. * DCB entry 2: 02025312 00000010
  1421. * DCB entry 3: 02026312 00000020
  1422. *
  1423. * Identical, except apparently a different connector on a
  1424. * different SOR link. Not a clue how we're supposed to know
  1425. * which one is in use if it even shares an i2c line...
  1426. *
  1427. * Ignore the connector on the second SOR link to prevent
  1428. * nasty problems until this is sorted (assuming it's not a
  1429. * VBIOS bug).
  1430. */
  1431. if (nv_match_device(dev, 0x040d, 0x1028, 0x019b)) {
  1432. if (*conn == 0x02026312 && *conf == 0x00000020)
  1433. return false;
  1434. }
  1435. /* GeForce3 Ti 200
  1436. *
  1437. * DCB reports an LVDS output that should be TMDS:
  1438. * DCB entry 1: f2005014 ffffffff
  1439. */
  1440. if (nv_match_device(dev, 0x0201, 0x1462, 0x8851)) {
  1441. if (*conn == 0xf2005014 && *conf == 0xffffffff) {
  1442. fabricate_dcb_output(dcb, DCB_OUTPUT_TMDS, 1, 1, 1);
  1443. return false;
  1444. }
  1445. }
  1446. /* XFX GT-240X-YA
  1447. *
  1448. * So many things wrong here, replace the entire encoder table..
  1449. */
  1450. if (nv_match_device(dev, 0x0ca3, 0x1682, 0x3003)) {
  1451. if (idx == 0) {
  1452. *conn = 0x02001300; /* VGA, connector 1 */
  1453. *conf = 0x00000028;
  1454. } else
  1455. if (idx == 1) {
  1456. *conn = 0x01010312; /* DVI, connector 0 */
  1457. *conf = 0x00020030;
  1458. } else
  1459. if (idx == 2) {
  1460. *conn = 0x01010310; /* VGA, connector 0 */
  1461. *conf = 0x00000028;
  1462. } else
  1463. if (idx == 3) {
  1464. *conn = 0x02022362; /* HDMI, connector 2 */
  1465. *conf = 0x00020010;
  1466. } else {
  1467. *conn = 0x0000000e; /* EOL */
  1468. *conf = 0x00000000;
  1469. }
  1470. }
  1471. /* Some other twisted XFX board (rhbz#694914)
  1472. *
  1473. * The DVI/VGA encoder combo that's supposed to represent the
  1474. * DVI-I connector actually point at two different ones, and
  1475. * the HDMI connector ends up paired with the VGA instead.
  1476. *
  1477. * Connector table is missing anything for VGA at all, pointing it
  1478. * an invalid conntab entry 2 so we figure it out ourself.
  1479. */
  1480. if (nv_match_device(dev, 0x0615, 0x1682, 0x2605)) {
  1481. if (idx == 0) {
  1482. *conn = 0x02002300; /* VGA, connector 2 */
  1483. *conf = 0x00000028;
  1484. } else
  1485. if (idx == 1) {
  1486. *conn = 0x01010312; /* DVI, connector 0 */
  1487. *conf = 0x00020030;
  1488. } else
  1489. if (idx == 2) {
  1490. *conn = 0x04020310; /* VGA, connector 0 */
  1491. *conf = 0x00000028;
  1492. } else
  1493. if (idx == 3) {
  1494. *conn = 0x02021322; /* HDMI, connector 1 */
  1495. *conf = 0x00020010;
  1496. } else {
  1497. *conn = 0x0000000e; /* EOL */
  1498. *conf = 0x00000000;
  1499. }
  1500. }
  1501. /* fdo#50830: connector indices for VGA and DVI-I are backwards */
  1502. if (nv_match_device(dev, 0x0421, 0x3842, 0xc793)) {
  1503. if (idx == 0 && *conn == 0x02000300)
  1504. *conn = 0x02011300;
  1505. else
  1506. if (idx == 1 && *conn == 0x04011310)
  1507. *conn = 0x04000310;
  1508. else
  1509. if (idx == 2 && *conn == 0x02011312)
  1510. *conn = 0x02000312;
  1511. }
  1512. return true;
  1513. }
  1514. static void
  1515. fabricate_dcb_encoder_table(struct drm_device *dev, struct nvbios *bios)
  1516. {
  1517. struct dcb_table *dcb = &bios->dcb;
  1518. int all_heads = (nv_two_heads(dev) ? 3 : 1);
  1519. #ifdef __powerpc__
  1520. /* Apple iMac G4 NV17 */
  1521. if (of_machine_is_compatible("PowerMac4,5")) {
  1522. fabricate_dcb_output(dcb, DCB_OUTPUT_TMDS, 0, all_heads, 1);
  1523. fabricate_dcb_output(dcb, DCB_OUTPUT_ANALOG, 1, all_heads, 2);
  1524. return;
  1525. }
  1526. #endif
  1527. /* Make up some sane defaults */
  1528. fabricate_dcb_output(dcb, DCB_OUTPUT_ANALOG,
  1529. bios->legacy.i2c_indices.crt, 1, 1);
  1530. if (nv04_tv_identify(dev, bios->legacy.i2c_indices.tv) >= 0)
  1531. fabricate_dcb_output(dcb, DCB_OUTPUT_TV,
  1532. bios->legacy.i2c_indices.tv,
  1533. all_heads, 0);
  1534. else if (bios->tmds.output0_script_ptr ||
  1535. bios->tmds.output1_script_ptr)
  1536. fabricate_dcb_output(dcb, DCB_OUTPUT_TMDS,
  1537. bios->legacy.i2c_indices.panel,
  1538. all_heads, 1);
  1539. }
  1540. static int
  1541. parse_dcb_entry(struct drm_device *dev, void *data, int idx, u8 *outp)
  1542. {
  1543. struct nouveau_drm *drm = nouveau_drm(dev);
  1544. struct dcb_table *dcb = &drm->vbios.dcb;
  1545. u32 conf = (dcb->version >= 0x20) ? ROM32(outp[4]) : ROM32(outp[6]);
  1546. u32 conn = ROM32(outp[0]);
  1547. bool ret;
  1548. if (apply_dcb_encoder_quirks(dev, idx, &conn, &conf)) {
  1549. struct dcb_output *entry = new_dcb_entry(dcb);
  1550. NV_INFO(drm, "DCB outp %02d: %08x %08x\n", idx, conn, conf);
  1551. if (dcb->version >= 0x20)
  1552. ret = parse_dcb20_entry(dev, dcb, conn, conf, entry);
  1553. else
  1554. ret = parse_dcb15_entry(dev, dcb, conn, conf, entry);
  1555. if (!ret)
  1556. return 1; /* stop parsing */
  1557. /* Ignore the I2C index for on-chip TV-out, as there
  1558. * are cards with bogus values (nv31m in bug 23212),
  1559. * and it's otherwise useless.
  1560. */
  1561. if (entry->type == DCB_OUTPUT_TV &&
  1562. entry->location == DCB_LOC_ON_CHIP)
  1563. entry->i2c_index = 0x0f;
  1564. }
  1565. return 0;
  1566. }
  1567. static void
  1568. dcb_fake_connectors(struct nvbios *bios)
  1569. {
  1570. struct dcb_table *dcbt = &bios->dcb;
  1571. u8 map[16] = { };
  1572. int i, idx = 0;
  1573. /* heuristic: if we ever get a non-zero connector field, assume
  1574. * that all the indices are valid and we don't need fake them.
  1575. *
  1576. * and, as usual, a blacklist of boards with bad bios data..
  1577. */
  1578. if (!nv_match_device(bios->dev, 0x0392, 0x107d, 0x20a2)) {
  1579. for (i = 0; i < dcbt->entries; i++) {
  1580. if (dcbt->entry[i].connector)
  1581. return;
  1582. }
  1583. }
  1584. /* no useful connector info available, we need to make it up
  1585. * ourselves. the rule here is: anything on the same i2c bus
  1586. * is considered to be on the same connector. any output
  1587. * without an associated i2c bus is assigned its own unique
  1588. * connector index.
  1589. */
  1590. for (i = 0; i < dcbt->entries; i++) {
  1591. u8 i2c = dcbt->entry[i].i2c_index;
  1592. if (i2c == 0x0f) {
  1593. dcbt->entry[i].connector = idx++;
  1594. } else {
  1595. if (!map[i2c])
  1596. map[i2c] = ++idx;
  1597. dcbt->entry[i].connector = map[i2c] - 1;
  1598. }
  1599. }
  1600. /* if we created more than one connector, destroy the connector
  1601. * table - just in case it has random, rather than stub, entries.
  1602. */
  1603. if (i > 1) {
  1604. u8 *conntab = olddcb_conntab(bios->dev);
  1605. if (conntab)
  1606. conntab[0] = 0x00;
  1607. }
  1608. }
  1609. static int
  1610. parse_dcb_table(struct drm_device *dev, struct nvbios *bios)
  1611. {
  1612. struct nouveau_drm *drm = nouveau_drm(dev);
  1613. struct dcb_table *dcb = &bios->dcb;
  1614. u8 *dcbt, *conn;
  1615. int idx;
  1616. dcbt = olddcb_table(dev);
  1617. if (!dcbt) {
  1618. /* handle pre-DCB boards */
  1619. if (bios->type == NVBIOS_BMP) {
  1620. fabricate_dcb_encoder_table(dev, bios);
  1621. return 0;
  1622. }
  1623. return -EINVAL;
  1624. }
  1625. NV_INFO(drm, "DCB version %d.%d\n", dcbt[0] >> 4, dcbt[0] & 0xf);
  1626. dcb->version = dcbt[0];
  1627. olddcb_outp_foreach(dev, NULL, parse_dcb_entry);
  1628. /*
  1629. * apart for v2.1+ not being known for requiring merging, this
  1630. * guarantees dcbent->index is the index of the entry in the rom image
  1631. */
  1632. if (dcb->version < 0x21)
  1633. merge_like_dcb_entries(dev, dcb);
  1634. if (!dcb->entries)
  1635. return -ENXIO;
  1636. /* dump connector table entries to log, if any exist */
  1637. idx = -1;
  1638. while ((conn = olddcb_conn(dev, ++idx))) {
  1639. if (conn[0] != 0xff) {
  1640. NV_INFO(drm, "DCB conn %02d: ", idx);
  1641. if (olddcb_conntab(dev)[3] < 4)
  1642. pr_cont("%04x\n", ROM16(conn[0]));
  1643. else
  1644. pr_cont("%08x\n", ROM32(conn[0]));
  1645. }
  1646. }
  1647. dcb_fake_connectors(bios);
  1648. return 0;
  1649. }
  1650. static int load_nv17_hwsq_ucode_entry(struct drm_device *dev, struct nvbios *bios, uint16_t hwsq_offset, int entry)
  1651. {
  1652. /*
  1653. * The header following the "HWSQ" signature has the number of entries,
  1654. * and the entry size
  1655. *
  1656. * An entry consists of a dword to write to the sequencer control reg
  1657. * (0x00001304), followed by the ucode bytes, written sequentially,
  1658. * starting at reg 0x00001400
  1659. */
  1660. struct nouveau_drm *drm = nouveau_drm(dev);
  1661. struct nouveau_device *device = nv_device(drm->device);
  1662. uint8_t bytes_to_write;
  1663. uint16_t hwsq_entry_offset;
  1664. int i;
  1665. if (bios->data[hwsq_offset] <= entry) {
  1666. NV_ERROR(drm, "Too few entries in HW sequencer table for "
  1667. "requested entry\n");
  1668. return -ENOENT;
  1669. }
  1670. bytes_to_write = bios->data[hwsq_offset + 1];
  1671. if (bytes_to_write != 36) {
  1672. NV_ERROR(drm, "Unknown HW sequencer entry size\n");
  1673. return -EINVAL;
  1674. }
  1675. NV_INFO(drm, "Loading NV17 power sequencing microcode\n");
  1676. hwsq_entry_offset = hwsq_offset + 2 + entry * bytes_to_write;
  1677. /* set sequencer control */
  1678. nv_wr32(device, 0x00001304, ROM32(bios->data[hwsq_entry_offset]));
  1679. bytes_to_write -= 4;
  1680. /* write ucode */
  1681. for (i = 0; i < bytes_to_write; i += 4)
  1682. nv_wr32(device, 0x00001400 + i, ROM32(bios->data[hwsq_entry_offset + i + 4]));
  1683. /* twiddle NV_PBUS_DEBUG_4 */
  1684. nv_wr32(device, NV_PBUS_DEBUG_4, nv_rd32(device, NV_PBUS_DEBUG_4) | 0x18);
  1685. return 0;
  1686. }
  1687. static int load_nv17_hw_sequencer_ucode(struct drm_device *dev,
  1688. struct nvbios *bios)
  1689. {
  1690. /*
  1691. * BMP based cards, from NV17, need a microcode loading to correctly
  1692. * control the GPIO etc for LVDS panels
  1693. *
  1694. * BIT based cards seem to do this directly in the init scripts
  1695. *
  1696. * The microcode entries are found by the "HWSQ" signature.
  1697. */
  1698. const uint8_t hwsq_signature[] = { 'H', 'W', 'S', 'Q' };
  1699. const int sz = sizeof(hwsq_signature);
  1700. int hwsq_offset;
  1701. hwsq_offset = findstr(bios->data, bios->length, hwsq_signature, sz);
  1702. if (!hwsq_offset)
  1703. return 0;
  1704. /* always use entry 0? */
  1705. return load_nv17_hwsq_ucode_entry(dev, bios, hwsq_offset + sz, 0);
  1706. }
  1707. uint8_t *nouveau_bios_embedded_edid(struct drm_device *dev)
  1708. {
  1709. struct nouveau_drm *drm = nouveau_drm(dev);
  1710. struct nvbios *bios = &drm->vbios;
  1711. const uint8_t edid_sig[] = {
  1712. 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00 };
  1713. uint16_t offset = 0;
  1714. uint16_t newoffset;
  1715. int searchlen = NV_PROM_SIZE;
  1716. if (bios->fp.edid)
  1717. return bios->fp.edid;
  1718. while (searchlen) {
  1719. newoffset = findstr(&bios->data[offset], searchlen,
  1720. edid_sig, 8);
  1721. if (!newoffset)
  1722. return NULL;
  1723. offset += newoffset;
  1724. if (!nv_cksum(&bios->data[offset], EDID1_LEN))
  1725. break;
  1726. searchlen -= offset;
  1727. offset++;
  1728. }
  1729. NV_INFO(drm, "Found EDID in BIOS\n");
  1730. return bios->fp.edid = &bios->data[offset];
  1731. }
  1732. static bool NVInitVBIOS(struct drm_device *dev)
  1733. {
  1734. struct nouveau_drm *drm = nouveau_drm(dev);
  1735. struct nouveau_bios *bios = nouveau_bios(drm->device);
  1736. struct nvbios *legacy = &drm->vbios;
  1737. memset(legacy, 0, sizeof(struct nvbios));
  1738. spin_lock_init(&legacy->lock);
  1739. legacy->dev = dev;
  1740. legacy->data = bios->data;
  1741. legacy->length = bios->size;
  1742. legacy->major_version = bios->version.major;
  1743. legacy->chip_version = bios->version.chip;
  1744. if (bios->bit_offset) {
  1745. legacy->type = NVBIOS_BIT;
  1746. legacy->offset = bios->bit_offset;
  1747. return !parse_bit_structure(legacy, legacy->offset + 6);
  1748. } else
  1749. if (bios->bmp_offset) {
  1750. legacy->type = NVBIOS_BMP;
  1751. legacy->offset = bios->bmp_offset;
  1752. return !parse_bmp_structure(dev, legacy, legacy->offset);
  1753. }
  1754. return false;
  1755. }
  1756. int
  1757. nouveau_run_vbios_init(struct drm_device *dev)
  1758. {
  1759. struct nouveau_drm *drm = nouveau_drm(dev);
  1760. struct nvbios *bios = &drm->vbios;
  1761. int ret = 0;
  1762. /* Reset the BIOS head to 0. */
  1763. bios->state.crtchead = 0;
  1764. if (bios->major_version < 5) /* BMP only */
  1765. load_nv17_hw_sequencer_ucode(dev, bios);
  1766. if (bios->execute) {
  1767. bios->fp.last_script_invoc = 0;
  1768. bios->fp.lvds_init_run = false;
  1769. }
  1770. return ret;
  1771. }
  1772. static bool
  1773. nouveau_bios_posted(struct drm_device *dev)
  1774. {
  1775. struct nouveau_drm *drm = nouveau_drm(dev);
  1776. unsigned htotal;
  1777. if (nv_device(drm->device)->card_type >= NV_50) {
  1778. if (NVReadVgaCrtc(dev, 0, 0x00) == 0 &&
  1779. NVReadVgaCrtc(dev, 0, 0x1a) == 0)
  1780. return false;
  1781. return true;
  1782. }
  1783. htotal = NVReadVgaCrtc(dev, 0, 0x06);
  1784. htotal |= (NVReadVgaCrtc(dev, 0, 0x07) & 0x01) << 8;
  1785. htotal |= (NVReadVgaCrtc(dev, 0, 0x07) & 0x20) << 4;
  1786. htotal |= (NVReadVgaCrtc(dev, 0, 0x25) & 0x01) << 10;
  1787. htotal |= (NVReadVgaCrtc(dev, 0, 0x41) & 0x01) << 11;
  1788. return (htotal != 0);
  1789. }
  1790. int
  1791. nouveau_bios_init(struct drm_device *dev)
  1792. {
  1793. struct nouveau_drm *drm = nouveau_drm(dev);
  1794. struct nvbios *bios = &drm->vbios;
  1795. int ret;
  1796. if (!NVInitVBIOS(dev))
  1797. return -ENODEV;
  1798. ret = parse_dcb_table(dev, bios);
  1799. if (ret)
  1800. return ret;
  1801. if (!bios->major_version) /* we don't run version 0 bios */
  1802. return 0;
  1803. /* init script execution disabled */
  1804. bios->execute = false;
  1805. /* ... unless card isn't POSTed already */
  1806. if (!nouveau_bios_posted(dev)) {
  1807. NV_INFO(drm, "Adaptor not initialised, "
  1808. "running VBIOS init tables.\n");
  1809. bios->execute = true;
  1810. }
  1811. ret = nouveau_run_vbios_init(dev);
  1812. if (ret)
  1813. return ret;
  1814. /* feature_byte on BMP is poor, but init always sets CR4B */
  1815. if (bios->major_version < 5)
  1816. bios->is_mobile = NVReadVgaCrtc(dev, 0, NV_CIO_CRE_4B) & 0x40;
  1817. /* all BIT systems need p_f_m_t for digital_min_front_porch */
  1818. if (bios->is_mobile || bios->major_version >= 5)
  1819. ret = parse_fp_mode_table(dev, bios);
  1820. /* allow subsequent scripts to execute */
  1821. bios->execute = true;
  1822. return 0;
  1823. }
  1824. void
  1825. nouveau_bios_takedown(struct drm_device *dev)
  1826. {
  1827. }