mga_dma.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154
  1. /* mga_dma.c -- DMA support for mga g200/g400 -*- linux-c -*-
  2. * Created: Mon Dec 13 01:50:01 1999 by jhartmann@precisioninsight.com
  3. *
  4. * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
  5. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. */
  27. /**
  28. * \file mga_dma.c
  29. * DMA support for MGA G200 / G400.
  30. *
  31. * \author Rickard E. (Rik) Faith <faith@valinux.com>
  32. * \author Jeff Hartmann <jhartmann@valinux.com>
  33. * \author Keith Whitwell <keith@tungstengraphics.com>
  34. * \author Gareth Hughes <gareth@valinux.com>
  35. */
  36. #include <drm/drmP.h>
  37. #include <drm/mga_drm.h>
  38. #include "mga_drv.h"
  39. #define MGA_DEFAULT_USEC_TIMEOUT 10000
  40. #define MGA_FREELIST_DEBUG 0
  41. #define MINIMAL_CLEANUP 0
  42. #define FULL_CLEANUP 1
  43. static int mga_do_cleanup_dma(struct drm_device *dev, int full_cleanup);
  44. /* ================================================================
  45. * Engine control
  46. */
  47. int mga_do_wait_for_idle(drm_mga_private_t *dev_priv)
  48. {
  49. u32 status = 0;
  50. int i;
  51. DRM_DEBUG("\n");
  52. for (i = 0; i < dev_priv->usec_timeout; i++) {
  53. status = MGA_READ(MGA_STATUS) & MGA_ENGINE_IDLE_MASK;
  54. if (status == MGA_ENDPRDMASTS) {
  55. MGA_WRITE8(MGA_CRTC_INDEX, 0);
  56. return 0;
  57. }
  58. DRM_UDELAY(1);
  59. }
  60. #if MGA_DMA_DEBUG
  61. DRM_ERROR("failed!\n");
  62. DRM_INFO(" status=0x%08x\n", status);
  63. #endif
  64. return -EBUSY;
  65. }
  66. static int mga_do_dma_reset(drm_mga_private_t *dev_priv)
  67. {
  68. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  69. drm_mga_primary_buffer_t *primary = &dev_priv->prim;
  70. DRM_DEBUG("\n");
  71. /* The primary DMA stream should look like new right about now.
  72. */
  73. primary->tail = 0;
  74. primary->space = primary->size;
  75. primary->last_flush = 0;
  76. sarea_priv->last_wrap = 0;
  77. /* FIXME: Reset counters, buffer ages etc...
  78. */
  79. /* FIXME: What else do we need to reinitialize? WARP stuff?
  80. */
  81. return 0;
  82. }
  83. /* ================================================================
  84. * Primary DMA stream
  85. */
  86. void mga_do_dma_flush(drm_mga_private_t *dev_priv)
  87. {
  88. drm_mga_primary_buffer_t *primary = &dev_priv->prim;
  89. u32 head, tail;
  90. u32 status = 0;
  91. int i;
  92. DMA_LOCALS;
  93. DRM_DEBUG("\n");
  94. /* We need to wait so that we can do an safe flush */
  95. for (i = 0; i < dev_priv->usec_timeout; i++) {
  96. status = MGA_READ(MGA_STATUS) & MGA_ENGINE_IDLE_MASK;
  97. if (status == MGA_ENDPRDMASTS)
  98. break;
  99. DRM_UDELAY(1);
  100. }
  101. if (primary->tail == primary->last_flush) {
  102. DRM_DEBUG(" bailing out...\n");
  103. return;
  104. }
  105. tail = primary->tail + dev_priv->primary->offset;
  106. /* We need to pad the stream between flushes, as the card
  107. * actually (partially?) reads the first of these commands.
  108. * See page 4-16 in the G400 manual, middle of the page or so.
  109. */
  110. BEGIN_DMA(1);
  111. DMA_BLOCK(MGA_DMAPAD, 0x00000000,
  112. MGA_DMAPAD, 0x00000000,
  113. MGA_DMAPAD, 0x00000000, MGA_DMAPAD, 0x00000000);
  114. ADVANCE_DMA();
  115. primary->last_flush = primary->tail;
  116. head = MGA_READ(MGA_PRIMADDRESS);
  117. if (head <= tail)
  118. primary->space = primary->size - primary->tail;
  119. else
  120. primary->space = head - tail;
  121. DRM_DEBUG(" head = 0x%06lx\n", (unsigned long)(head - dev_priv->primary->offset));
  122. DRM_DEBUG(" tail = 0x%06lx\n", (unsigned long)(tail - dev_priv->primary->offset));
  123. DRM_DEBUG(" space = 0x%06x\n", primary->space);
  124. mga_flush_write_combine();
  125. MGA_WRITE(MGA_PRIMEND, tail | dev_priv->dma_access);
  126. DRM_DEBUG("done.\n");
  127. }
  128. void mga_do_dma_wrap_start(drm_mga_private_t *dev_priv)
  129. {
  130. drm_mga_primary_buffer_t *primary = &dev_priv->prim;
  131. u32 head, tail;
  132. DMA_LOCALS;
  133. DRM_DEBUG("\n");
  134. BEGIN_DMA_WRAP();
  135. DMA_BLOCK(MGA_DMAPAD, 0x00000000,
  136. MGA_DMAPAD, 0x00000000,
  137. MGA_DMAPAD, 0x00000000, MGA_DMAPAD, 0x00000000);
  138. ADVANCE_DMA();
  139. tail = primary->tail + dev_priv->primary->offset;
  140. primary->tail = 0;
  141. primary->last_flush = 0;
  142. primary->last_wrap++;
  143. head = MGA_READ(MGA_PRIMADDRESS);
  144. if (head == dev_priv->primary->offset)
  145. primary->space = primary->size;
  146. else
  147. primary->space = head - dev_priv->primary->offset;
  148. DRM_DEBUG(" head = 0x%06lx\n", (unsigned long)(head - dev_priv->primary->offset));
  149. DRM_DEBUG(" tail = 0x%06x\n", primary->tail);
  150. DRM_DEBUG(" wrap = %d\n", primary->last_wrap);
  151. DRM_DEBUG(" space = 0x%06x\n", primary->space);
  152. mga_flush_write_combine();
  153. MGA_WRITE(MGA_PRIMEND, tail | dev_priv->dma_access);
  154. set_bit(0, &primary->wrapped);
  155. DRM_DEBUG("done.\n");
  156. }
  157. void mga_do_dma_wrap_end(drm_mga_private_t *dev_priv)
  158. {
  159. drm_mga_primary_buffer_t *primary = &dev_priv->prim;
  160. drm_mga_sarea_t *sarea_priv = dev_priv->sarea_priv;
  161. u32 head = dev_priv->primary->offset;
  162. DRM_DEBUG("\n");
  163. sarea_priv->last_wrap++;
  164. DRM_DEBUG(" wrap = %d\n", sarea_priv->last_wrap);
  165. mga_flush_write_combine();
  166. MGA_WRITE(MGA_PRIMADDRESS, head | MGA_DMA_GENERAL);
  167. clear_bit(0, &primary->wrapped);
  168. DRM_DEBUG("done.\n");
  169. }
  170. /* ================================================================
  171. * Freelist management
  172. */
  173. #define MGA_BUFFER_USED (~0)
  174. #define MGA_BUFFER_FREE 0
  175. #if MGA_FREELIST_DEBUG
  176. static void mga_freelist_print(struct drm_device *dev)
  177. {
  178. drm_mga_private_t *dev_priv = dev->dev_private;
  179. drm_mga_freelist_t *entry;
  180. DRM_INFO("\n");
  181. DRM_INFO("current dispatch: last=0x%x done=0x%x\n",
  182. dev_priv->sarea_priv->last_dispatch,
  183. (unsigned int)(MGA_READ(MGA_PRIMADDRESS) -
  184. dev_priv->primary->offset));
  185. DRM_INFO("current freelist:\n");
  186. for (entry = dev_priv->head->next; entry; entry = entry->next) {
  187. DRM_INFO(" %p idx=%2d age=0x%x 0x%06lx\n",
  188. entry, entry->buf->idx, entry->age.head,
  189. (unsigned long)(entry->age.head - dev_priv->primary->offset));
  190. }
  191. DRM_INFO("\n");
  192. }
  193. #endif
  194. static int mga_freelist_init(struct drm_device *dev, drm_mga_private_t *dev_priv)
  195. {
  196. struct drm_device_dma *dma = dev->dma;
  197. struct drm_buf *buf;
  198. drm_mga_buf_priv_t *buf_priv;
  199. drm_mga_freelist_t *entry;
  200. int i;
  201. DRM_DEBUG("count=%d\n", dma->buf_count);
  202. dev_priv->head = kzalloc(sizeof(drm_mga_freelist_t), GFP_KERNEL);
  203. if (dev_priv->head == NULL)
  204. return -ENOMEM;
  205. SET_AGE(&dev_priv->head->age, MGA_BUFFER_USED, 0);
  206. for (i = 0; i < dma->buf_count; i++) {
  207. buf = dma->buflist[i];
  208. buf_priv = buf->dev_private;
  209. entry = kzalloc(sizeof(drm_mga_freelist_t), GFP_KERNEL);
  210. if (entry == NULL)
  211. return -ENOMEM;
  212. entry->next = dev_priv->head->next;
  213. entry->prev = dev_priv->head;
  214. SET_AGE(&entry->age, MGA_BUFFER_FREE, 0);
  215. entry->buf = buf;
  216. if (dev_priv->head->next != NULL)
  217. dev_priv->head->next->prev = entry;
  218. if (entry->next == NULL)
  219. dev_priv->tail = entry;
  220. buf_priv->list_entry = entry;
  221. buf_priv->discard = 0;
  222. buf_priv->dispatched = 0;
  223. dev_priv->head->next = entry;
  224. }
  225. return 0;
  226. }
  227. static void mga_freelist_cleanup(struct drm_device *dev)
  228. {
  229. drm_mga_private_t *dev_priv = dev->dev_private;
  230. drm_mga_freelist_t *entry;
  231. drm_mga_freelist_t *next;
  232. DRM_DEBUG("\n");
  233. entry = dev_priv->head;
  234. while (entry) {
  235. next = entry->next;
  236. kfree(entry);
  237. entry = next;
  238. }
  239. dev_priv->head = dev_priv->tail = NULL;
  240. }
  241. #if 0
  242. /* FIXME: Still needed?
  243. */
  244. static void mga_freelist_reset(struct drm_device *dev)
  245. {
  246. struct drm_device_dma *dma = dev->dma;
  247. struct drm_buf *buf;
  248. drm_mga_buf_priv_t *buf_priv;
  249. int i;
  250. for (i = 0; i < dma->buf_count; i++) {
  251. buf = dma->buflist[i];
  252. buf_priv = buf->dev_private;
  253. SET_AGE(&buf_priv->list_entry->age, MGA_BUFFER_FREE, 0);
  254. }
  255. }
  256. #endif
  257. static struct drm_buf *mga_freelist_get(struct drm_device * dev)
  258. {
  259. drm_mga_private_t *dev_priv = dev->dev_private;
  260. drm_mga_freelist_t *next;
  261. drm_mga_freelist_t *prev;
  262. drm_mga_freelist_t *tail = dev_priv->tail;
  263. u32 head, wrap;
  264. DRM_DEBUG("\n");
  265. head = MGA_READ(MGA_PRIMADDRESS);
  266. wrap = dev_priv->sarea_priv->last_wrap;
  267. DRM_DEBUG(" tail=0x%06lx %d\n",
  268. tail->age.head ?
  269. (unsigned long)(tail->age.head - dev_priv->primary->offset) : 0,
  270. tail->age.wrap);
  271. DRM_DEBUG(" head=0x%06lx %d\n",
  272. (unsigned long)(head - dev_priv->primary->offset), wrap);
  273. if (TEST_AGE(&tail->age, head, wrap)) {
  274. prev = dev_priv->tail->prev;
  275. next = dev_priv->tail;
  276. prev->next = NULL;
  277. next->prev = next->next = NULL;
  278. dev_priv->tail = prev;
  279. SET_AGE(&next->age, MGA_BUFFER_USED, 0);
  280. return next->buf;
  281. }
  282. DRM_DEBUG("returning NULL!\n");
  283. return NULL;
  284. }
  285. int mga_freelist_put(struct drm_device *dev, struct drm_buf *buf)
  286. {
  287. drm_mga_private_t *dev_priv = dev->dev_private;
  288. drm_mga_buf_priv_t *buf_priv = buf->dev_private;
  289. drm_mga_freelist_t *head, *entry, *prev;
  290. DRM_DEBUG("age=0x%06lx wrap=%d\n",
  291. (unsigned long)(buf_priv->list_entry->age.head -
  292. dev_priv->primary->offset),
  293. buf_priv->list_entry->age.wrap);
  294. entry = buf_priv->list_entry;
  295. head = dev_priv->head;
  296. if (buf_priv->list_entry->age.head == MGA_BUFFER_USED) {
  297. SET_AGE(&entry->age, MGA_BUFFER_FREE, 0);
  298. prev = dev_priv->tail;
  299. prev->next = entry;
  300. entry->prev = prev;
  301. entry->next = NULL;
  302. } else {
  303. prev = head->next;
  304. head->next = entry;
  305. prev->prev = entry;
  306. entry->prev = head;
  307. entry->next = prev;
  308. }
  309. return 0;
  310. }
  311. /* ================================================================
  312. * DMA initialization, cleanup
  313. */
  314. int mga_driver_load(struct drm_device *dev, unsigned long flags)
  315. {
  316. drm_mga_private_t *dev_priv;
  317. int ret;
  318. dev_priv = kzalloc(sizeof(drm_mga_private_t), GFP_KERNEL);
  319. if (!dev_priv)
  320. return -ENOMEM;
  321. dev->dev_private = (void *)dev_priv;
  322. dev_priv->usec_timeout = MGA_DEFAULT_USEC_TIMEOUT;
  323. dev_priv->chipset = flags;
  324. pci_set_master(dev->pdev);
  325. dev_priv->mmio_base = pci_resource_start(dev->pdev, 1);
  326. dev_priv->mmio_size = pci_resource_len(dev->pdev, 1);
  327. dev->counters += 3;
  328. dev->types[6] = _DRM_STAT_IRQ;
  329. dev->types[7] = _DRM_STAT_PRIMARY;
  330. dev->types[8] = _DRM_STAT_SECONDARY;
  331. ret = drm_vblank_init(dev, 1);
  332. if (ret) {
  333. (void) mga_driver_unload(dev);
  334. return ret;
  335. }
  336. return 0;
  337. }
  338. #if __OS_HAS_AGP
  339. /**
  340. * Bootstrap the driver for AGP DMA.
  341. *
  342. * \todo
  343. * Investigate whether there is any benefit to storing the WARP microcode in
  344. * AGP memory. If not, the microcode may as well always be put in PCI
  345. * memory.
  346. *
  347. * \todo
  348. * This routine needs to set dma_bs->agp_mode to the mode actually configured
  349. * in the hardware. Looking just at the Linux AGP driver code, I don't see
  350. * an easy way to determine this.
  351. *
  352. * \sa mga_do_dma_bootstrap, mga_do_pci_dma_bootstrap
  353. */
  354. static int mga_do_agp_dma_bootstrap(struct drm_device *dev,
  355. drm_mga_dma_bootstrap_t *dma_bs)
  356. {
  357. drm_mga_private_t *const dev_priv =
  358. (drm_mga_private_t *) dev->dev_private;
  359. unsigned int warp_size = MGA_WARP_UCODE_SIZE;
  360. int err;
  361. unsigned offset;
  362. const unsigned secondary_size = dma_bs->secondary_bin_count
  363. * dma_bs->secondary_bin_size;
  364. const unsigned agp_size = (dma_bs->agp_size << 20);
  365. struct drm_buf_desc req;
  366. struct drm_agp_mode mode;
  367. struct drm_agp_info info;
  368. struct drm_agp_buffer agp_req;
  369. struct drm_agp_binding bind_req;
  370. /* Acquire AGP. */
  371. err = drm_agp_acquire(dev);
  372. if (err) {
  373. DRM_ERROR("Unable to acquire AGP: %d\n", err);
  374. return err;
  375. }
  376. err = drm_agp_info(dev, &info);
  377. if (err) {
  378. DRM_ERROR("Unable to get AGP info: %d\n", err);
  379. return err;
  380. }
  381. mode.mode = (info.mode & ~0x07) | dma_bs->agp_mode;
  382. err = drm_agp_enable(dev, mode);
  383. if (err) {
  384. DRM_ERROR("Unable to enable AGP (mode = 0x%lx)\n", mode.mode);
  385. return err;
  386. }
  387. /* In addition to the usual AGP mode configuration, the G200 AGP cards
  388. * need to have the AGP mode "manually" set.
  389. */
  390. if (dev_priv->chipset == MGA_CARD_TYPE_G200) {
  391. if (mode.mode & 0x02)
  392. MGA_WRITE(MGA_AGP_PLL, MGA_AGP2XPLL_ENABLE);
  393. else
  394. MGA_WRITE(MGA_AGP_PLL, MGA_AGP2XPLL_DISABLE);
  395. }
  396. /* Allocate and bind AGP memory. */
  397. agp_req.size = agp_size;
  398. agp_req.type = 0;
  399. err = drm_agp_alloc(dev, &agp_req);
  400. if (err) {
  401. dev_priv->agp_size = 0;
  402. DRM_ERROR("Unable to allocate %uMB AGP memory\n",
  403. dma_bs->agp_size);
  404. return err;
  405. }
  406. dev_priv->agp_size = agp_size;
  407. dev_priv->agp_handle = agp_req.handle;
  408. bind_req.handle = agp_req.handle;
  409. bind_req.offset = 0;
  410. err = drm_agp_bind(dev, &bind_req);
  411. if (err) {
  412. DRM_ERROR("Unable to bind AGP memory: %d\n", err);
  413. return err;
  414. }
  415. /* Make drm_addbufs happy by not trying to create a mapping for less
  416. * than a page.
  417. */
  418. if (warp_size < PAGE_SIZE)
  419. warp_size = PAGE_SIZE;
  420. offset = 0;
  421. err = drm_addmap(dev, offset, warp_size,
  422. _DRM_AGP, _DRM_READ_ONLY, &dev_priv->warp);
  423. if (err) {
  424. DRM_ERROR("Unable to map WARP microcode: %d\n", err);
  425. return err;
  426. }
  427. offset += warp_size;
  428. err = drm_addmap(dev, offset, dma_bs->primary_size,
  429. _DRM_AGP, _DRM_READ_ONLY, &dev_priv->primary);
  430. if (err) {
  431. DRM_ERROR("Unable to map primary DMA region: %d\n", err);
  432. return err;
  433. }
  434. offset += dma_bs->primary_size;
  435. err = drm_addmap(dev, offset, secondary_size,
  436. _DRM_AGP, 0, &dev->agp_buffer_map);
  437. if (err) {
  438. DRM_ERROR("Unable to map secondary DMA region: %d\n", err);
  439. return err;
  440. }
  441. (void)memset(&req, 0, sizeof(req));
  442. req.count = dma_bs->secondary_bin_count;
  443. req.size = dma_bs->secondary_bin_size;
  444. req.flags = _DRM_AGP_BUFFER;
  445. req.agp_start = offset;
  446. err = drm_addbufs_agp(dev, &req);
  447. if (err) {
  448. DRM_ERROR("Unable to add secondary DMA buffers: %d\n", err);
  449. return err;
  450. }
  451. {
  452. struct drm_map_list *_entry;
  453. unsigned long agp_token = 0;
  454. list_for_each_entry(_entry, &dev->maplist, head) {
  455. if (_entry->map == dev->agp_buffer_map)
  456. agp_token = _entry->user_token;
  457. }
  458. if (!agp_token)
  459. return -EFAULT;
  460. dev->agp_buffer_token = agp_token;
  461. }
  462. offset += secondary_size;
  463. err = drm_addmap(dev, offset, agp_size - offset,
  464. _DRM_AGP, 0, &dev_priv->agp_textures);
  465. if (err) {
  466. DRM_ERROR("Unable to map AGP texture region %d\n", err);
  467. return err;
  468. }
  469. drm_core_ioremap(dev_priv->warp, dev);
  470. drm_core_ioremap(dev_priv->primary, dev);
  471. drm_core_ioremap(dev->agp_buffer_map, dev);
  472. if (!dev_priv->warp->handle ||
  473. !dev_priv->primary->handle || !dev->agp_buffer_map->handle) {
  474. DRM_ERROR("failed to ioremap agp regions! (%p, %p, %p)\n",
  475. dev_priv->warp->handle, dev_priv->primary->handle,
  476. dev->agp_buffer_map->handle);
  477. return -ENOMEM;
  478. }
  479. dev_priv->dma_access = MGA_PAGPXFER;
  480. dev_priv->wagp_enable = MGA_WAGP_ENABLE;
  481. DRM_INFO("Initialized card for AGP DMA.\n");
  482. return 0;
  483. }
  484. #else
  485. static int mga_do_agp_dma_bootstrap(struct drm_device *dev,
  486. drm_mga_dma_bootstrap_t *dma_bs)
  487. {
  488. return -EINVAL;
  489. }
  490. #endif
  491. /**
  492. * Bootstrap the driver for PCI DMA.
  493. *
  494. * \todo
  495. * The algorithm for decreasing the size of the primary DMA buffer could be
  496. * better. The size should be rounded up to the nearest page size, then
  497. * decrease the request size by a single page each pass through the loop.
  498. *
  499. * \todo
  500. * Determine whether the maximum address passed to drm_pci_alloc is correct.
  501. * The same goes for drm_addbufs_pci.
  502. *
  503. * \sa mga_do_dma_bootstrap, mga_do_agp_dma_bootstrap
  504. */
  505. static int mga_do_pci_dma_bootstrap(struct drm_device *dev,
  506. drm_mga_dma_bootstrap_t *dma_bs)
  507. {
  508. drm_mga_private_t *const dev_priv =
  509. (drm_mga_private_t *) dev->dev_private;
  510. unsigned int warp_size = MGA_WARP_UCODE_SIZE;
  511. unsigned int primary_size;
  512. unsigned int bin_count;
  513. int err;
  514. struct drm_buf_desc req;
  515. if (dev->dma == NULL) {
  516. DRM_ERROR("dev->dma is NULL\n");
  517. return -EFAULT;
  518. }
  519. /* Make drm_addbufs happy by not trying to create a mapping for less
  520. * than a page.
  521. */
  522. if (warp_size < PAGE_SIZE)
  523. warp_size = PAGE_SIZE;
  524. /* The proper alignment is 0x100 for this mapping */
  525. err = drm_addmap(dev, 0, warp_size, _DRM_CONSISTENT,
  526. _DRM_READ_ONLY, &dev_priv->warp);
  527. if (err != 0) {
  528. DRM_ERROR("Unable to create mapping for WARP microcode: %d\n",
  529. err);
  530. return err;
  531. }
  532. /* Other than the bottom two bits being used to encode other
  533. * information, there don't appear to be any restrictions on the
  534. * alignment of the primary or secondary DMA buffers.
  535. */
  536. for (primary_size = dma_bs->primary_size; primary_size != 0;
  537. primary_size >>= 1) {
  538. /* The proper alignment for this mapping is 0x04 */
  539. err = drm_addmap(dev, 0, primary_size, _DRM_CONSISTENT,
  540. _DRM_READ_ONLY, &dev_priv->primary);
  541. if (!err)
  542. break;
  543. }
  544. if (err != 0) {
  545. DRM_ERROR("Unable to allocate primary DMA region: %d\n", err);
  546. return -ENOMEM;
  547. }
  548. if (dev_priv->primary->size != dma_bs->primary_size) {
  549. DRM_INFO("Primary DMA buffer size reduced from %u to %u.\n",
  550. dma_bs->primary_size,
  551. (unsigned)dev_priv->primary->size);
  552. dma_bs->primary_size = dev_priv->primary->size;
  553. }
  554. for (bin_count = dma_bs->secondary_bin_count; bin_count > 0;
  555. bin_count--) {
  556. (void)memset(&req, 0, sizeof(req));
  557. req.count = bin_count;
  558. req.size = dma_bs->secondary_bin_size;
  559. err = drm_addbufs_pci(dev, &req);
  560. if (!err)
  561. break;
  562. }
  563. if (bin_count == 0) {
  564. DRM_ERROR("Unable to add secondary DMA buffers: %d\n", err);
  565. return err;
  566. }
  567. if (bin_count != dma_bs->secondary_bin_count) {
  568. DRM_INFO("Secondary PCI DMA buffer bin count reduced from %u "
  569. "to %u.\n", dma_bs->secondary_bin_count, bin_count);
  570. dma_bs->secondary_bin_count = bin_count;
  571. }
  572. dev_priv->dma_access = 0;
  573. dev_priv->wagp_enable = 0;
  574. dma_bs->agp_mode = 0;
  575. DRM_INFO("Initialized card for PCI DMA.\n");
  576. return 0;
  577. }
  578. static int mga_do_dma_bootstrap(struct drm_device *dev,
  579. drm_mga_dma_bootstrap_t *dma_bs)
  580. {
  581. const int is_agp = (dma_bs->agp_mode != 0) && drm_pci_device_is_agp(dev);
  582. int err;
  583. drm_mga_private_t *const dev_priv =
  584. (drm_mga_private_t *) dev->dev_private;
  585. dev_priv->used_new_dma_init = 1;
  586. /* The first steps are the same for both PCI and AGP based DMA. Map
  587. * the cards MMIO registers and map a status page.
  588. */
  589. err = drm_addmap(dev, dev_priv->mmio_base, dev_priv->mmio_size,
  590. _DRM_REGISTERS, _DRM_READ_ONLY, &dev_priv->mmio);
  591. if (err) {
  592. DRM_ERROR("Unable to map MMIO region: %d\n", err);
  593. return err;
  594. }
  595. err = drm_addmap(dev, 0, SAREA_MAX, _DRM_SHM,
  596. _DRM_READ_ONLY | _DRM_LOCKED | _DRM_KERNEL,
  597. &dev_priv->status);
  598. if (err) {
  599. DRM_ERROR("Unable to map status region: %d\n", err);
  600. return err;
  601. }
  602. /* The DMA initialization procedure is slightly different for PCI and
  603. * AGP cards. AGP cards just allocate a large block of AGP memory and
  604. * carve off portions of it for internal uses. The remaining memory
  605. * is returned to user-mode to be used for AGP textures.
  606. */
  607. if (is_agp)
  608. err = mga_do_agp_dma_bootstrap(dev, dma_bs);
  609. /* If we attempted to initialize the card for AGP DMA but failed,
  610. * clean-up any mess that may have been created.
  611. */
  612. if (err)
  613. mga_do_cleanup_dma(dev, MINIMAL_CLEANUP);
  614. /* Not only do we want to try and initialized PCI cards for PCI DMA,
  615. * but we also try to initialized AGP cards that could not be
  616. * initialized for AGP DMA. This covers the case where we have an AGP
  617. * card in a system with an unsupported AGP chipset. In that case the
  618. * card will be detected as AGP, but we won't be able to allocate any
  619. * AGP memory, etc.
  620. */
  621. if (!is_agp || err)
  622. err = mga_do_pci_dma_bootstrap(dev, dma_bs);
  623. return err;
  624. }
  625. int mga_dma_bootstrap(struct drm_device *dev, void *data,
  626. struct drm_file *file_priv)
  627. {
  628. drm_mga_dma_bootstrap_t *bootstrap = data;
  629. int err;
  630. static const int modes[] = { 0, 1, 2, 2, 4, 4, 4, 4 };
  631. const drm_mga_private_t *const dev_priv =
  632. (drm_mga_private_t *) dev->dev_private;
  633. err = mga_do_dma_bootstrap(dev, bootstrap);
  634. if (err) {
  635. mga_do_cleanup_dma(dev, FULL_CLEANUP);
  636. return err;
  637. }
  638. if (dev_priv->agp_textures != NULL) {
  639. bootstrap->texture_handle = dev_priv->agp_textures->offset;
  640. bootstrap->texture_size = dev_priv->agp_textures->size;
  641. } else {
  642. bootstrap->texture_handle = 0;
  643. bootstrap->texture_size = 0;
  644. }
  645. bootstrap->agp_mode = modes[bootstrap->agp_mode & 0x07];
  646. return err;
  647. }
  648. static int mga_do_init_dma(struct drm_device *dev, drm_mga_init_t *init)
  649. {
  650. drm_mga_private_t *dev_priv;
  651. int ret;
  652. DRM_DEBUG("\n");
  653. dev_priv = dev->dev_private;
  654. if (init->sgram)
  655. dev_priv->clear_cmd = MGA_DWGCTL_CLEAR | MGA_ATYPE_BLK;
  656. else
  657. dev_priv->clear_cmd = MGA_DWGCTL_CLEAR | MGA_ATYPE_RSTR;
  658. dev_priv->maccess = init->maccess;
  659. dev_priv->fb_cpp = init->fb_cpp;
  660. dev_priv->front_offset = init->front_offset;
  661. dev_priv->front_pitch = init->front_pitch;
  662. dev_priv->back_offset = init->back_offset;
  663. dev_priv->back_pitch = init->back_pitch;
  664. dev_priv->depth_cpp = init->depth_cpp;
  665. dev_priv->depth_offset = init->depth_offset;
  666. dev_priv->depth_pitch = init->depth_pitch;
  667. /* FIXME: Need to support AGP textures...
  668. */
  669. dev_priv->texture_offset = init->texture_offset[0];
  670. dev_priv->texture_size = init->texture_size[0];
  671. dev_priv->sarea = drm_getsarea(dev);
  672. if (!dev_priv->sarea) {
  673. DRM_ERROR("failed to find sarea!\n");
  674. return -EINVAL;
  675. }
  676. if (!dev_priv->used_new_dma_init) {
  677. dev_priv->dma_access = MGA_PAGPXFER;
  678. dev_priv->wagp_enable = MGA_WAGP_ENABLE;
  679. dev_priv->status = drm_core_findmap(dev, init->status_offset);
  680. if (!dev_priv->status) {
  681. DRM_ERROR("failed to find status page!\n");
  682. return -EINVAL;
  683. }
  684. dev_priv->mmio = drm_core_findmap(dev, init->mmio_offset);
  685. if (!dev_priv->mmio) {
  686. DRM_ERROR("failed to find mmio region!\n");
  687. return -EINVAL;
  688. }
  689. dev_priv->warp = drm_core_findmap(dev, init->warp_offset);
  690. if (!dev_priv->warp) {
  691. DRM_ERROR("failed to find warp microcode region!\n");
  692. return -EINVAL;
  693. }
  694. dev_priv->primary = drm_core_findmap(dev, init->primary_offset);
  695. if (!dev_priv->primary) {
  696. DRM_ERROR("failed to find primary dma region!\n");
  697. return -EINVAL;
  698. }
  699. dev->agp_buffer_token = init->buffers_offset;
  700. dev->agp_buffer_map =
  701. drm_core_findmap(dev, init->buffers_offset);
  702. if (!dev->agp_buffer_map) {
  703. DRM_ERROR("failed to find dma buffer region!\n");
  704. return -EINVAL;
  705. }
  706. drm_core_ioremap(dev_priv->warp, dev);
  707. drm_core_ioremap(dev_priv->primary, dev);
  708. drm_core_ioremap(dev->agp_buffer_map, dev);
  709. }
  710. dev_priv->sarea_priv =
  711. (drm_mga_sarea_t *) ((u8 *) dev_priv->sarea->handle +
  712. init->sarea_priv_offset);
  713. if (!dev_priv->warp->handle ||
  714. !dev_priv->primary->handle ||
  715. ((dev_priv->dma_access != 0) &&
  716. ((dev->agp_buffer_map == NULL) ||
  717. (dev->agp_buffer_map->handle == NULL)))) {
  718. DRM_ERROR("failed to ioremap agp regions!\n");
  719. return -ENOMEM;
  720. }
  721. ret = mga_warp_install_microcode(dev_priv);
  722. if (ret < 0) {
  723. DRM_ERROR("failed to install WARP ucode!: %d\n", ret);
  724. return ret;
  725. }
  726. ret = mga_warp_init(dev_priv);
  727. if (ret < 0) {
  728. DRM_ERROR("failed to init WARP engine!: %d\n", ret);
  729. return ret;
  730. }
  731. dev_priv->prim.status = (u32 *) dev_priv->status->handle;
  732. mga_do_wait_for_idle(dev_priv);
  733. /* Init the primary DMA registers.
  734. */
  735. MGA_WRITE(MGA_PRIMADDRESS, dev_priv->primary->offset | MGA_DMA_GENERAL);
  736. #if 0
  737. MGA_WRITE(MGA_PRIMPTR, virt_to_bus((void *)dev_priv->prim.status) | MGA_PRIMPTREN0 | /* Soft trap, SECEND, SETUPEND */
  738. MGA_PRIMPTREN1); /* DWGSYNC */
  739. #endif
  740. dev_priv->prim.start = (u8 *) dev_priv->primary->handle;
  741. dev_priv->prim.end = ((u8 *) dev_priv->primary->handle
  742. + dev_priv->primary->size);
  743. dev_priv->prim.size = dev_priv->primary->size;
  744. dev_priv->prim.tail = 0;
  745. dev_priv->prim.space = dev_priv->prim.size;
  746. dev_priv->prim.wrapped = 0;
  747. dev_priv->prim.last_flush = 0;
  748. dev_priv->prim.last_wrap = 0;
  749. dev_priv->prim.high_mark = 256 * DMA_BLOCK_SIZE;
  750. dev_priv->prim.status[0] = dev_priv->primary->offset;
  751. dev_priv->prim.status[1] = 0;
  752. dev_priv->sarea_priv->last_wrap = 0;
  753. dev_priv->sarea_priv->last_frame.head = 0;
  754. dev_priv->sarea_priv->last_frame.wrap = 0;
  755. if (mga_freelist_init(dev, dev_priv) < 0) {
  756. DRM_ERROR("could not initialize freelist\n");
  757. return -ENOMEM;
  758. }
  759. return 0;
  760. }
  761. static int mga_do_cleanup_dma(struct drm_device *dev, int full_cleanup)
  762. {
  763. int err = 0;
  764. DRM_DEBUG("\n");
  765. /* Make sure interrupts are disabled here because the uninstall ioctl
  766. * may not have been called from userspace and after dev_private
  767. * is freed, it's too late.
  768. */
  769. if (dev->irq_enabled)
  770. drm_irq_uninstall(dev);
  771. if (dev->dev_private) {
  772. drm_mga_private_t *dev_priv = dev->dev_private;
  773. if ((dev_priv->warp != NULL)
  774. && (dev_priv->warp->type != _DRM_CONSISTENT))
  775. drm_core_ioremapfree(dev_priv->warp, dev);
  776. if ((dev_priv->primary != NULL)
  777. && (dev_priv->primary->type != _DRM_CONSISTENT))
  778. drm_core_ioremapfree(dev_priv->primary, dev);
  779. if (dev->agp_buffer_map != NULL)
  780. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  781. if (dev_priv->used_new_dma_init) {
  782. #if __OS_HAS_AGP
  783. if (dev_priv->agp_handle != 0) {
  784. struct drm_agp_binding unbind_req;
  785. struct drm_agp_buffer free_req;
  786. unbind_req.handle = dev_priv->agp_handle;
  787. drm_agp_unbind(dev, &unbind_req);
  788. free_req.handle = dev_priv->agp_handle;
  789. drm_agp_free(dev, &free_req);
  790. dev_priv->agp_textures = NULL;
  791. dev_priv->agp_size = 0;
  792. dev_priv->agp_handle = 0;
  793. }
  794. if ((dev->agp != NULL) && dev->agp->acquired)
  795. err = drm_agp_release(dev);
  796. #endif
  797. }
  798. dev_priv->warp = NULL;
  799. dev_priv->primary = NULL;
  800. dev_priv->sarea = NULL;
  801. dev_priv->sarea_priv = NULL;
  802. dev->agp_buffer_map = NULL;
  803. if (full_cleanup) {
  804. dev_priv->mmio = NULL;
  805. dev_priv->status = NULL;
  806. dev_priv->used_new_dma_init = 0;
  807. }
  808. memset(&dev_priv->prim, 0, sizeof(dev_priv->prim));
  809. dev_priv->warp_pipe = 0;
  810. memset(dev_priv->warp_pipe_phys, 0,
  811. sizeof(dev_priv->warp_pipe_phys));
  812. if (dev_priv->head != NULL)
  813. mga_freelist_cleanup(dev);
  814. }
  815. return err;
  816. }
  817. int mga_dma_init(struct drm_device *dev, void *data,
  818. struct drm_file *file_priv)
  819. {
  820. drm_mga_init_t *init = data;
  821. int err;
  822. LOCK_TEST_WITH_RETURN(dev, file_priv);
  823. switch (init->func) {
  824. case MGA_INIT_DMA:
  825. err = mga_do_init_dma(dev, init);
  826. if (err)
  827. (void)mga_do_cleanup_dma(dev, FULL_CLEANUP);
  828. return err;
  829. case MGA_CLEANUP_DMA:
  830. return mga_do_cleanup_dma(dev, FULL_CLEANUP);
  831. }
  832. return -EINVAL;
  833. }
  834. /* ================================================================
  835. * Primary DMA stream management
  836. */
  837. int mga_dma_flush(struct drm_device *dev, void *data,
  838. struct drm_file *file_priv)
  839. {
  840. drm_mga_private_t *dev_priv = (drm_mga_private_t *) dev->dev_private;
  841. struct drm_lock *lock = data;
  842. LOCK_TEST_WITH_RETURN(dev, file_priv);
  843. DRM_DEBUG("%s%s%s\n",
  844. (lock->flags & _DRM_LOCK_FLUSH) ? "flush, " : "",
  845. (lock->flags & _DRM_LOCK_FLUSH_ALL) ? "flush all, " : "",
  846. (lock->flags & _DRM_LOCK_QUIESCENT) ? "idle, " : "");
  847. WRAP_WAIT_WITH_RETURN(dev_priv);
  848. if (lock->flags & (_DRM_LOCK_FLUSH | _DRM_LOCK_FLUSH_ALL))
  849. mga_do_dma_flush(dev_priv);
  850. if (lock->flags & _DRM_LOCK_QUIESCENT) {
  851. #if MGA_DMA_DEBUG
  852. int ret = mga_do_wait_for_idle(dev_priv);
  853. if (ret < 0)
  854. DRM_INFO("-EBUSY\n");
  855. return ret;
  856. #else
  857. return mga_do_wait_for_idle(dev_priv);
  858. #endif
  859. } else {
  860. return 0;
  861. }
  862. }
  863. int mga_dma_reset(struct drm_device *dev, void *data,
  864. struct drm_file *file_priv)
  865. {
  866. drm_mga_private_t *dev_priv = (drm_mga_private_t *) dev->dev_private;
  867. LOCK_TEST_WITH_RETURN(dev, file_priv);
  868. return mga_do_dma_reset(dev_priv);
  869. }
  870. /* ================================================================
  871. * DMA buffer management
  872. */
  873. static int mga_dma_get_buffers(struct drm_device *dev,
  874. struct drm_file *file_priv, struct drm_dma *d)
  875. {
  876. struct drm_buf *buf;
  877. int i;
  878. for (i = d->granted_count; i < d->request_count; i++) {
  879. buf = mga_freelist_get(dev);
  880. if (!buf)
  881. return -EAGAIN;
  882. buf->file_priv = file_priv;
  883. if (DRM_COPY_TO_USER(&d->request_indices[i],
  884. &buf->idx, sizeof(buf->idx)))
  885. return -EFAULT;
  886. if (DRM_COPY_TO_USER(&d->request_sizes[i],
  887. &buf->total, sizeof(buf->total)))
  888. return -EFAULT;
  889. d->granted_count++;
  890. }
  891. return 0;
  892. }
  893. int mga_dma_buffers(struct drm_device *dev, void *data,
  894. struct drm_file *file_priv)
  895. {
  896. struct drm_device_dma *dma = dev->dma;
  897. drm_mga_private_t *dev_priv = (drm_mga_private_t *) dev->dev_private;
  898. struct drm_dma *d = data;
  899. int ret = 0;
  900. LOCK_TEST_WITH_RETURN(dev, file_priv);
  901. /* Please don't send us buffers.
  902. */
  903. if (d->send_count != 0) {
  904. DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
  905. DRM_CURRENTPID, d->send_count);
  906. return -EINVAL;
  907. }
  908. /* We'll send you buffers.
  909. */
  910. if (d->request_count < 0 || d->request_count > dma->buf_count) {
  911. DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
  912. DRM_CURRENTPID, d->request_count, dma->buf_count);
  913. return -EINVAL;
  914. }
  915. WRAP_TEST_WITH_RETURN(dev_priv);
  916. d->granted_count = 0;
  917. if (d->request_count)
  918. ret = mga_dma_get_buffers(dev, file_priv, d);
  919. return ret;
  920. }
  921. /**
  922. * Called just before the module is unloaded.
  923. */
  924. int mga_driver_unload(struct drm_device *dev)
  925. {
  926. kfree(dev->dev_private);
  927. dev->dev_private = NULL;
  928. return 0;
  929. }
  930. /**
  931. * Called when the last opener of the device is closed.
  932. */
  933. void mga_driver_lastclose(struct drm_device *dev)
  934. {
  935. mga_do_cleanup_dma(dev, FULL_CLEANUP);
  936. }
  937. int mga_driver_dma_quiescent(struct drm_device *dev)
  938. {
  939. drm_mga_private_t *dev_priv = dev->dev_private;
  940. return mga_do_wait_for_idle(dev_priv);
  941. }