intel_overlay.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539
  1. /*
  2. * Copyright © 2009
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Daniel Vetter <daniel@ffwll.ch>
  25. *
  26. * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
  27. */
  28. #include <drm/drmP.h>
  29. #include <drm/i915_drm.h>
  30. #include "i915_drv.h"
  31. #include "i915_reg.h"
  32. #include "intel_drv.h"
  33. /* Limits for overlay size. According to intel doc, the real limits are:
  34. * Y width: 4095, UV width (planar): 2047, Y height: 2047,
  35. * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
  36. * the mininum of both. */
  37. #define IMAGE_MAX_WIDTH 2048
  38. #define IMAGE_MAX_HEIGHT 2046 /* 2 * 1023 */
  39. /* on 830 and 845 these large limits result in the card hanging */
  40. #define IMAGE_MAX_WIDTH_LEGACY 1024
  41. #define IMAGE_MAX_HEIGHT_LEGACY 1088
  42. /* overlay register definitions */
  43. /* OCMD register */
  44. #define OCMD_TILED_SURFACE (0x1<<19)
  45. #define OCMD_MIRROR_MASK (0x3<<17)
  46. #define OCMD_MIRROR_MODE (0x3<<17)
  47. #define OCMD_MIRROR_HORIZONTAL (0x1<<17)
  48. #define OCMD_MIRROR_VERTICAL (0x2<<17)
  49. #define OCMD_MIRROR_BOTH (0x3<<17)
  50. #define OCMD_BYTEORDER_MASK (0x3<<14) /* zero for YUYV or FOURCC YUY2 */
  51. #define OCMD_UV_SWAP (0x1<<14) /* YVYU */
  52. #define OCMD_Y_SWAP (0x2<<14) /* UYVY or FOURCC UYVY */
  53. #define OCMD_Y_AND_UV_SWAP (0x3<<14) /* VYUY */
  54. #define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
  55. #define OCMD_RGB_888 (0x1<<10) /* not in i965 Intel docs */
  56. #define OCMD_RGB_555 (0x2<<10) /* not in i965 Intel docs */
  57. #define OCMD_RGB_565 (0x3<<10) /* not in i965 Intel docs */
  58. #define OCMD_YUV_422_PACKED (0x8<<10)
  59. #define OCMD_YUV_411_PACKED (0x9<<10) /* not in i965 Intel docs */
  60. #define OCMD_YUV_420_PLANAR (0xc<<10)
  61. #define OCMD_YUV_422_PLANAR (0xd<<10)
  62. #define OCMD_YUV_410_PLANAR (0xe<<10) /* also 411 */
  63. #define OCMD_TVSYNCFLIP_PARITY (0x1<<9)
  64. #define OCMD_TVSYNCFLIP_ENABLE (0x1<<7)
  65. #define OCMD_BUF_TYPE_MASK (0x1<<5)
  66. #define OCMD_BUF_TYPE_FRAME (0x0<<5)
  67. #define OCMD_BUF_TYPE_FIELD (0x1<<5)
  68. #define OCMD_TEST_MODE (0x1<<4)
  69. #define OCMD_BUFFER_SELECT (0x3<<2)
  70. #define OCMD_BUFFER0 (0x0<<2)
  71. #define OCMD_BUFFER1 (0x1<<2)
  72. #define OCMD_FIELD_SELECT (0x1<<2)
  73. #define OCMD_FIELD0 (0x0<<1)
  74. #define OCMD_FIELD1 (0x1<<1)
  75. #define OCMD_ENABLE (0x1<<0)
  76. /* OCONFIG register */
  77. #define OCONF_PIPE_MASK (0x1<<18)
  78. #define OCONF_PIPE_A (0x0<<18)
  79. #define OCONF_PIPE_B (0x1<<18)
  80. #define OCONF_GAMMA2_ENABLE (0x1<<16)
  81. #define OCONF_CSC_MODE_BT601 (0x0<<5)
  82. #define OCONF_CSC_MODE_BT709 (0x1<<5)
  83. #define OCONF_CSC_BYPASS (0x1<<4)
  84. #define OCONF_CC_OUT_8BIT (0x1<<3)
  85. #define OCONF_TEST_MODE (0x1<<2)
  86. #define OCONF_THREE_LINE_BUFFER (0x1<<0)
  87. #define OCONF_TWO_LINE_BUFFER (0x0<<0)
  88. /* DCLRKM (dst-key) register */
  89. #define DST_KEY_ENABLE (0x1<<31)
  90. #define CLK_RGB24_MASK 0x0
  91. #define CLK_RGB16_MASK 0x070307
  92. #define CLK_RGB15_MASK 0x070707
  93. #define CLK_RGB8I_MASK 0xffffff
  94. #define RGB16_TO_COLORKEY(c) \
  95. (((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3))
  96. #define RGB15_TO_COLORKEY(c) \
  97. (((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3))
  98. /* overlay flip addr flag */
  99. #define OFC_UPDATE 0x1
  100. /* polyphase filter coefficients */
  101. #define N_HORIZ_Y_TAPS 5
  102. #define N_VERT_Y_TAPS 3
  103. #define N_HORIZ_UV_TAPS 3
  104. #define N_VERT_UV_TAPS 3
  105. #define N_PHASES 17
  106. #define MAX_TAPS 5
  107. /* memory bufferd overlay registers */
  108. struct overlay_registers {
  109. u32 OBUF_0Y;
  110. u32 OBUF_1Y;
  111. u32 OBUF_0U;
  112. u32 OBUF_0V;
  113. u32 OBUF_1U;
  114. u32 OBUF_1V;
  115. u32 OSTRIDE;
  116. u32 YRGB_VPH;
  117. u32 UV_VPH;
  118. u32 HORZ_PH;
  119. u32 INIT_PHS;
  120. u32 DWINPOS;
  121. u32 DWINSZ;
  122. u32 SWIDTH;
  123. u32 SWIDTHSW;
  124. u32 SHEIGHT;
  125. u32 YRGBSCALE;
  126. u32 UVSCALE;
  127. u32 OCLRC0;
  128. u32 OCLRC1;
  129. u32 DCLRKV;
  130. u32 DCLRKM;
  131. u32 SCLRKVH;
  132. u32 SCLRKVL;
  133. u32 SCLRKEN;
  134. u32 OCONFIG;
  135. u32 OCMD;
  136. u32 RESERVED1; /* 0x6C */
  137. u32 OSTART_0Y;
  138. u32 OSTART_1Y;
  139. u32 OSTART_0U;
  140. u32 OSTART_0V;
  141. u32 OSTART_1U;
  142. u32 OSTART_1V;
  143. u32 OTILEOFF_0Y;
  144. u32 OTILEOFF_1Y;
  145. u32 OTILEOFF_0U;
  146. u32 OTILEOFF_0V;
  147. u32 OTILEOFF_1U;
  148. u32 OTILEOFF_1V;
  149. u32 FASTHSCALE; /* 0xA0 */
  150. u32 UVSCALEV; /* 0xA4 */
  151. u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
  152. u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
  153. u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
  154. u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
  155. u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
  156. u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
  157. u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
  158. u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
  159. u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
  160. };
  161. struct intel_overlay {
  162. struct drm_device *dev;
  163. struct intel_crtc *crtc;
  164. struct drm_i915_gem_object *vid_bo;
  165. struct drm_i915_gem_object *old_vid_bo;
  166. int active;
  167. int pfit_active;
  168. u32 pfit_vscale_ratio; /* shifted-point number, (1<<12) == 1.0 */
  169. u32 color_key;
  170. u32 brightness, contrast, saturation;
  171. u32 old_xscale, old_yscale;
  172. /* register access */
  173. u32 flip_addr;
  174. struct drm_i915_gem_object *reg_bo;
  175. /* flip handling */
  176. uint32_t last_flip_req;
  177. void (*flip_tail)(struct intel_overlay *);
  178. };
  179. static struct overlay_registers __iomem *
  180. intel_overlay_map_regs(struct intel_overlay *overlay)
  181. {
  182. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  183. struct overlay_registers __iomem *regs;
  184. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  185. regs = (struct overlay_registers __iomem *)overlay->reg_bo->phys_obj->handle->vaddr;
  186. else
  187. regs = io_mapping_map_wc(dev_priv->gtt.mappable,
  188. overlay->reg_bo->gtt_offset);
  189. return regs;
  190. }
  191. static void intel_overlay_unmap_regs(struct intel_overlay *overlay,
  192. struct overlay_registers __iomem *regs)
  193. {
  194. if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  195. io_mapping_unmap(regs);
  196. }
  197. static int intel_overlay_do_wait_request(struct intel_overlay *overlay,
  198. void (*tail)(struct intel_overlay *))
  199. {
  200. struct drm_device *dev = overlay->dev;
  201. drm_i915_private_t *dev_priv = dev->dev_private;
  202. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  203. int ret;
  204. BUG_ON(overlay->last_flip_req);
  205. ret = i915_add_request(ring, NULL, &overlay->last_flip_req);
  206. if (ret)
  207. return ret;
  208. overlay->flip_tail = tail;
  209. ret = i915_wait_seqno(ring, overlay->last_flip_req);
  210. if (ret)
  211. return ret;
  212. i915_gem_retire_requests(dev);
  213. overlay->last_flip_req = 0;
  214. return 0;
  215. }
  216. /* overlay needs to be disable in OCMD reg */
  217. static int intel_overlay_on(struct intel_overlay *overlay)
  218. {
  219. struct drm_device *dev = overlay->dev;
  220. struct drm_i915_private *dev_priv = dev->dev_private;
  221. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  222. int ret;
  223. BUG_ON(overlay->active);
  224. overlay->active = 1;
  225. WARN_ON(IS_I830(dev) && !(dev_priv->quirks & QUIRK_PIPEA_FORCE));
  226. ret = intel_ring_begin(ring, 4);
  227. if (ret)
  228. return ret;
  229. intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_ON);
  230. intel_ring_emit(ring, overlay->flip_addr | OFC_UPDATE);
  231. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  232. intel_ring_emit(ring, MI_NOOP);
  233. intel_ring_advance(ring);
  234. return intel_overlay_do_wait_request(overlay, NULL);
  235. }
  236. /* overlay needs to be enabled in OCMD reg */
  237. static int intel_overlay_continue(struct intel_overlay *overlay,
  238. bool load_polyphase_filter)
  239. {
  240. struct drm_device *dev = overlay->dev;
  241. drm_i915_private_t *dev_priv = dev->dev_private;
  242. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  243. u32 flip_addr = overlay->flip_addr;
  244. u32 tmp;
  245. int ret;
  246. BUG_ON(!overlay->active);
  247. if (load_polyphase_filter)
  248. flip_addr |= OFC_UPDATE;
  249. /* check for underruns */
  250. tmp = I915_READ(DOVSTA);
  251. if (tmp & (1 << 17))
  252. DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp);
  253. ret = intel_ring_begin(ring, 2);
  254. if (ret)
  255. return ret;
  256. intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  257. intel_ring_emit(ring, flip_addr);
  258. intel_ring_advance(ring);
  259. return i915_add_request(ring, NULL, &overlay->last_flip_req);
  260. }
  261. static void intel_overlay_release_old_vid_tail(struct intel_overlay *overlay)
  262. {
  263. struct drm_i915_gem_object *obj = overlay->old_vid_bo;
  264. i915_gem_object_unpin(obj);
  265. drm_gem_object_unreference(&obj->base);
  266. overlay->old_vid_bo = NULL;
  267. }
  268. static void intel_overlay_off_tail(struct intel_overlay *overlay)
  269. {
  270. struct drm_i915_gem_object *obj = overlay->vid_bo;
  271. /* never have the overlay hw on without showing a frame */
  272. BUG_ON(!overlay->vid_bo);
  273. i915_gem_object_unpin(obj);
  274. drm_gem_object_unreference(&obj->base);
  275. overlay->vid_bo = NULL;
  276. overlay->crtc->overlay = NULL;
  277. overlay->crtc = NULL;
  278. overlay->active = 0;
  279. }
  280. /* overlay needs to be disabled in OCMD reg */
  281. static int intel_overlay_off(struct intel_overlay *overlay)
  282. {
  283. struct drm_device *dev = overlay->dev;
  284. struct drm_i915_private *dev_priv = dev->dev_private;
  285. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  286. u32 flip_addr = overlay->flip_addr;
  287. int ret;
  288. BUG_ON(!overlay->active);
  289. /* According to intel docs the overlay hw may hang (when switching
  290. * off) without loading the filter coeffs. It is however unclear whether
  291. * this applies to the disabling of the overlay or to the switching off
  292. * of the hw. Do it in both cases */
  293. flip_addr |= OFC_UPDATE;
  294. ret = intel_ring_begin(ring, 6);
  295. if (ret)
  296. return ret;
  297. /* wait for overlay to go idle */
  298. intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  299. intel_ring_emit(ring, flip_addr);
  300. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  301. /* turn overlay off */
  302. if (IS_I830(dev)) {
  303. /* Workaround: Don't disable the overlay fully, since otherwise
  304. * it dies on the next OVERLAY_ON cmd. */
  305. intel_ring_emit(ring, MI_NOOP);
  306. intel_ring_emit(ring, MI_NOOP);
  307. intel_ring_emit(ring, MI_NOOP);
  308. } else {
  309. intel_ring_emit(ring, MI_OVERLAY_FLIP | MI_OVERLAY_OFF);
  310. intel_ring_emit(ring, flip_addr);
  311. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  312. }
  313. intel_ring_advance(ring);
  314. return intel_overlay_do_wait_request(overlay, intel_overlay_off_tail);
  315. }
  316. /* recover from an interruption due to a signal
  317. * We have to be careful not to repeat work forever an make forward progess. */
  318. static int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay)
  319. {
  320. struct drm_device *dev = overlay->dev;
  321. drm_i915_private_t *dev_priv = dev->dev_private;
  322. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  323. int ret;
  324. if (overlay->last_flip_req == 0)
  325. return 0;
  326. ret = i915_wait_seqno(ring, overlay->last_flip_req);
  327. if (ret)
  328. return ret;
  329. i915_gem_retire_requests(dev);
  330. if (overlay->flip_tail)
  331. overlay->flip_tail(overlay);
  332. overlay->last_flip_req = 0;
  333. return 0;
  334. }
  335. /* Wait for pending overlay flip and release old frame.
  336. * Needs to be called before the overlay register are changed
  337. * via intel_overlay_(un)map_regs
  338. */
  339. static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
  340. {
  341. struct drm_device *dev = overlay->dev;
  342. drm_i915_private_t *dev_priv = dev->dev_private;
  343. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  344. int ret;
  345. /* Only wait if there is actually an old frame to release to
  346. * guarantee forward progress.
  347. */
  348. if (!overlay->old_vid_bo)
  349. return 0;
  350. if (I915_READ(ISR) & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT) {
  351. /* synchronous slowpath */
  352. ret = intel_ring_begin(ring, 2);
  353. if (ret)
  354. return ret;
  355. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  356. intel_ring_emit(ring, MI_NOOP);
  357. intel_ring_advance(ring);
  358. ret = intel_overlay_do_wait_request(overlay,
  359. intel_overlay_release_old_vid_tail);
  360. if (ret)
  361. return ret;
  362. }
  363. intel_overlay_release_old_vid_tail(overlay);
  364. return 0;
  365. }
  366. struct put_image_params {
  367. int format;
  368. short dst_x;
  369. short dst_y;
  370. short dst_w;
  371. short dst_h;
  372. short src_w;
  373. short src_scan_h;
  374. short src_scan_w;
  375. short src_h;
  376. short stride_Y;
  377. short stride_UV;
  378. int offset_Y;
  379. int offset_U;
  380. int offset_V;
  381. };
  382. static int packed_depth_bytes(u32 format)
  383. {
  384. switch (format & I915_OVERLAY_DEPTH_MASK) {
  385. case I915_OVERLAY_YUV422:
  386. return 4;
  387. case I915_OVERLAY_YUV411:
  388. /* return 6; not implemented */
  389. default:
  390. return -EINVAL;
  391. }
  392. }
  393. static int packed_width_bytes(u32 format, short width)
  394. {
  395. switch (format & I915_OVERLAY_DEPTH_MASK) {
  396. case I915_OVERLAY_YUV422:
  397. return width << 1;
  398. default:
  399. return -EINVAL;
  400. }
  401. }
  402. static int uv_hsubsampling(u32 format)
  403. {
  404. switch (format & I915_OVERLAY_DEPTH_MASK) {
  405. case I915_OVERLAY_YUV422:
  406. case I915_OVERLAY_YUV420:
  407. return 2;
  408. case I915_OVERLAY_YUV411:
  409. case I915_OVERLAY_YUV410:
  410. return 4;
  411. default:
  412. return -EINVAL;
  413. }
  414. }
  415. static int uv_vsubsampling(u32 format)
  416. {
  417. switch (format & I915_OVERLAY_DEPTH_MASK) {
  418. case I915_OVERLAY_YUV420:
  419. case I915_OVERLAY_YUV410:
  420. return 2;
  421. case I915_OVERLAY_YUV422:
  422. case I915_OVERLAY_YUV411:
  423. return 1;
  424. default:
  425. return -EINVAL;
  426. }
  427. }
  428. static u32 calc_swidthsw(struct drm_device *dev, u32 offset, u32 width)
  429. {
  430. u32 mask, shift, ret;
  431. if (IS_GEN2(dev)) {
  432. mask = 0x1f;
  433. shift = 5;
  434. } else {
  435. mask = 0x3f;
  436. shift = 6;
  437. }
  438. ret = ((offset + width + mask) >> shift) - (offset >> shift);
  439. if (!IS_GEN2(dev))
  440. ret <<= 1;
  441. ret -= 1;
  442. return ret << 2;
  443. }
  444. static const u16 y_static_hcoeffs[N_HORIZ_Y_TAPS * N_PHASES] = {
  445. 0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0,
  446. 0x3000, 0xb500, 0x19d0, 0x1880, 0xb440,
  447. 0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0,
  448. 0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380,
  449. 0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320,
  450. 0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0,
  451. 0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260,
  452. 0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200,
  453. 0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0,
  454. 0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160,
  455. 0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120,
  456. 0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0,
  457. 0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0,
  458. 0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060,
  459. 0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040,
  460. 0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020,
  461. 0xb000, 0x3000, 0x0800, 0x3000, 0xb000
  462. };
  463. static const u16 uv_static_hcoeffs[N_HORIZ_UV_TAPS * N_PHASES] = {
  464. 0x3000, 0x1800, 0x1800, 0xb000, 0x18d0, 0x2e60,
  465. 0xb000, 0x1990, 0x2ce0, 0xb020, 0x1a68, 0x2b40,
  466. 0xb040, 0x1b20, 0x29e0, 0xb060, 0x1bd8, 0x2880,
  467. 0xb080, 0x1c88, 0x3e60, 0xb0a0, 0x1d28, 0x3c00,
  468. 0xb0c0, 0x1db8, 0x39e0, 0xb0e0, 0x1e40, 0x37e0,
  469. 0xb100, 0x1eb8, 0x3620, 0xb100, 0x1f18, 0x34a0,
  470. 0xb100, 0x1f68, 0x3360, 0xb0e0, 0x1fa8, 0x3240,
  471. 0xb0c0, 0x1fe0, 0x3140, 0xb060, 0x1ff0, 0x30a0,
  472. 0x3000, 0x0800, 0x3000
  473. };
  474. static void update_polyphase_filter(struct overlay_registers __iomem *regs)
  475. {
  476. memcpy_toio(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
  477. memcpy_toio(regs->UV_HCOEFS, uv_static_hcoeffs,
  478. sizeof(uv_static_hcoeffs));
  479. }
  480. static bool update_scaling_factors(struct intel_overlay *overlay,
  481. struct overlay_registers __iomem *regs,
  482. struct put_image_params *params)
  483. {
  484. /* fixed point with a 12 bit shift */
  485. u32 xscale, yscale, xscale_UV, yscale_UV;
  486. #define FP_SHIFT 12
  487. #define FRACT_MASK 0xfff
  488. bool scale_changed = false;
  489. int uv_hscale = uv_hsubsampling(params->format);
  490. int uv_vscale = uv_vsubsampling(params->format);
  491. if (params->dst_w > 1)
  492. xscale = ((params->src_scan_w - 1) << FP_SHIFT)
  493. /(params->dst_w);
  494. else
  495. xscale = 1 << FP_SHIFT;
  496. if (params->dst_h > 1)
  497. yscale = ((params->src_scan_h - 1) << FP_SHIFT)
  498. /(params->dst_h);
  499. else
  500. yscale = 1 << FP_SHIFT;
  501. /*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
  502. xscale_UV = xscale/uv_hscale;
  503. yscale_UV = yscale/uv_vscale;
  504. /* make the Y scale to UV scale ratio an exact multiply */
  505. xscale = xscale_UV * uv_hscale;
  506. yscale = yscale_UV * uv_vscale;
  507. /*} else {
  508. xscale_UV = 0;
  509. yscale_UV = 0;
  510. }*/
  511. if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
  512. scale_changed = true;
  513. overlay->old_xscale = xscale;
  514. overlay->old_yscale = yscale;
  515. iowrite32(((yscale & FRACT_MASK) << 20) |
  516. ((xscale >> FP_SHIFT) << 16) |
  517. ((xscale & FRACT_MASK) << 3),
  518. &regs->YRGBSCALE);
  519. iowrite32(((yscale_UV & FRACT_MASK) << 20) |
  520. ((xscale_UV >> FP_SHIFT) << 16) |
  521. ((xscale_UV & FRACT_MASK) << 3),
  522. &regs->UVSCALE);
  523. iowrite32((((yscale >> FP_SHIFT) << 16) |
  524. ((yscale_UV >> FP_SHIFT) << 0)),
  525. &regs->UVSCALEV);
  526. if (scale_changed)
  527. update_polyphase_filter(regs);
  528. return scale_changed;
  529. }
  530. static void update_colorkey(struct intel_overlay *overlay,
  531. struct overlay_registers __iomem *regs)
  532. {
  533. u32 key = overlay->color_key;
  534. switch (overlay->crtc->base.fb->bits_per_pixel) {
  535. case 8:
  536. iowrite32(0, &regs->DCLRKV);
  537. iowrite32(CLK_RGB8I_MASK | DST_KEY_ENABLE, &regs->DCLRKM);
  538. break;
  539. case 16:
  540. if (overlay->crtc->base.fb->depth == 15) {
  541. iowrite32(RGB15_TO_COLORKEY(key), &regs->DCLRKV);
  542. iowrite32(CLK_RGB15_MASK | DST_KEY_ENABLE,
  543. &regs->DCLRKM);
  544. } else {
  545. iowrite32(RGB16_TO_COLORKEY(key), &regs->DCLRKV);
  546. iowrite32(CLK_RGB16_MASK | DST_KEY_ENABLE,
  547. &regs->DCLRKM);
  548. }
  549. break;
  550. case 24:
  551. case 32:
  552. iowrite32(key, &regs->DCLRKV);
  553. iowrite32(CLK_RGB24_MASK | DST_KEY_ENABLE, &regs->DCLRKM);
  554. break;
  555. }
  556. }
  557. static u32 overlay_cmd_reg(struct put_image_params *params)
  558. {
  559. u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;
  560. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  561. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  562. case I915_OVERLAY_YUV422:
  563. cmd |= OCMD_YUV_422_PLANAR;
  564. break;
  565. case I915_OVERLAY_YUV420:
  566. cmd |= OCMD_YUV_420_PLANAR;
  567. break;
  568. case I915_OVERLAY_YUV411:
  569. case I915_OVERLAY_YUV410:
  570. cmd |= OCMD_YUV_410_PLANAR;
  571. break;
  572. }
  573. } else { /* YUV packed */
  574. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  575. case I915_OVERLAY_YUV422:
  576. cmd |= OCMD_YUV_422_PACKED;
  577. break;
  578. case I915_OVERLAY_YUV411:
  579. cmd |= OCMD_YUV_411_PACKED;
  580. break;
  581. }
  582. switch (params->format & I915_OVERLAY_SWAP_MASK) {
  583. case I915_OVERLAY_NO_SWAP:
  584. break;
  585. case I915_OVERLAY_UV_SWAP:
  586. cmd |= OCMD_UV_SWAP;
  587. break;
  588. case I915_OVERLAY_Y_SWAP:
  589. cmd |= OCMD_Y_SWAP;
  590. break;
  591. case I915_OVERLAY_Y_AND_UV_SWAP:
  592. cmd |= OCMD_Y_AND_UV_SWAP;
  593. break;
  594. }
  595. }
  596. return cmd;
  597. }
  598. static int intel_overlay_do_put_image(struct intel_overlay *overlay,
  599. struct drm_i915_gem_object *new_bo,
  600. struct put_image_params *params)
  601. {
  602. int ret, tmp_width;
  603. struct overlay_registers __iomem *regs;
  604. bool scale_changed = false;
  605. struct drm_device *dev = overlay->dev;
  606. u32 swidth, swidthsw, sheight, ostride;
  607. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  608. BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
  609. BUG_ON(!overlay);
  610. ret = intel_overlay_release_old_vid(overlay);
  611. if (ret != 0)
  612. return ret;
  613. ret = i915_gem_object_pin_to_display_plane(new_bo, 0, NULL);
  614. if (ret != 0)
  615. return ret;
  616. ret = i915_gem_object_put_fence(new_bo);
  617. if (ret)
  618. goto out_unpin;
  619. if (!overlay->active) {
  620. u32 oconfig;
  621. regs = intel_overlay_map_regs(overlay);
  622. if (!regs) {
  623. ret = -ENOMEM;
  624. goto out_unpin;
  625. }
  626. oconfig = OCONF_CC_OUT_8BIT;
  627. if (IS_GEN4(overlay->dev))
  628. oconfig |= OCONF_CSC_MODE_BT709;
  629. oconfig |= overlay->crtc->pipe == 0 ?
  630. OCONF_PIPE_A : OCONF_PIPE_B;
  631. iowrite32(oconfig, &regs->OCONFIG);
  632. intel_overlay_unmap_regs(overlay, regs);
  633. ret = intel_overlay_on(overlay);
  634. if (ret != 0)
  635. goto out_unpin;
  636. }
  637. regs = intel_overlay_map_regs(overlay);
  638. if (!regs) {
  639. ret = -ENOMEM;
  640. goto out_unpin;
  641. }
  642. iowrite32((params->dst_y << 16) | params->dst_x, &regs->DWINPOS);
  643. iowrite32((params->dst_h << 16) | params->dst_w, &regs->DWINSZ);
  644. if (params->format & I915_OVERLAY_YUV_PACKED)
  645. tmp_width = packed_width_bytes(params->format, params->src_w);
  646. else
  647. tmp_width = params->src_w;
  648. swidth = params->src_w;
  649. swidthsw = calc_swidthsw(overlay->dev, params->offset_Y, tmp_width);
  650. sheight = params->src_h;
  651. iowrite32(new_bo->gtt_offset + params->offset_Y, &regs->OBUF_0Y);
  652. ostride = params->stride_Y;
  653. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  654. int uv_hscale = uv_hsubsampling(params->format);
  655. int uv_vscale = uv_vsubsampling(params->format);
  656. u32 tmp_U, tmp_V;
  657. swidth |= (params->src_w/uv_hscale) << 16;
  658. tmp_U = calc_swidthsw(overlay->dev, params->offset_U,
  659. params->src_w/uv_hscale);
  660. tmp_V = calc_swidthsw(overlay->dev, params->offset_V,
  661. params->src_w/uv_hscale);
  662. swidthsw |= max_t(u32, tmp_U, tmp_V) << 16;
  663. sheight |= (params->src_h/uv_vscale) << 16;
  664. iowrite32(new_bo->gtt_offset + params->offset_U, &regs->OBUF_0U);
  665. iowrite32(new_bo->gtt_offset + params->offset_V, &regs->OBUF_0V);
  666. ostride |= params->stride_UV << 16;
  667. }
  668. iowrite32(swidth, &regs->SWIDTH);
  669. iowrite32(swidthsw, &regs->SWIDTHSW);
  670. iowrite32(sheight, &regs->SHEIGHT);
  671. iowrite32(ostride, &regs->OSTRIDE);
  672. scale_changed = update_scaling_factors(overlay, regs, params);
  673. update_colorkey(overlay, regs);
  674. iowrite32(overlay_cmd_reg(params), &regs->OCMD);
  675. intel_overlay_unmap_regs(overlay, regs);
  676. ret = intel_overlay_continue(overlay, scale_changed);
  677. if (ret)
  678. goto out_unpin;
  679. overlay->old_vid_bo = overlay->vid_bo;
  680. overlay->vid_bo = new_bo;
  681. return 0;
  682. out_unpin:
  683. i915_gem_object_unpin(new_bo);
  684. return ret;
  685. }
  686. int intel_overlay_switch_off(struct intel_overlay *overlay)
  687. {
  688. struct overlay_registers __iomem *regs;
  689. struct drm_device *dev = overlay->dev;
  690. int ret;
  691. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  692. BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
  693. ret = intel_overlay_recover_from_interrupt(overlay);
  694. if (ret != 0)
  695. return ret;
  696. if (!overlay->active)
  697. return 0;
  698. ret = intel_overlay_release_old_vid(overlay);
  699. if (ret != 0)
  700. return ret;
  701. regs = intel_overlay_map_regs(overlay);
  702. iowrite32(0, &regs->OCMD);
  703. intel_overlay_unmap_regs(overlay, regs);
  704. ret = intel_overlay_off(overlay);
  705. if (ret != 0)
  706. return ret;
  707. intel_overlay_off_tail(overlay);
  708. return 0;
  709. }
  710. static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
  711. struct intel_crtc *crtc)
  712. {
  713. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  714. if (!crtc->active)
  715. return -EINVAL;
  716. /* can't use the overlay with double wide pipe */
  717. if (INTEL_INFO(overlay->dev)->gen < 4 &&
  718. (I915_READ(PIPECONF(crtc->pipe)) & (PIPECONF_DOUBLE_WIDE | PIPECONF_ENABLE)) != PIPECONF_ENABLE)
  719. return -EINVAL;
  720. return 0;
  721. }
  722. static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
  723. {
  724. struct drm_device *dev = overlay->dev;
  725. drm_i915_private_t *dev_priv = dev->dev_private;
  726. u32 pfit_control = I915_READ(PFIT_CONTROL);
  727. u32 ratio;
  728. /* XXX: This is not the same logic as in the xorg driver, but more in
  729. * line with the intel documentation for the i965
  730. */
  731. if (INTEL_INFO(dev)->gen >= 4) {
  732. /* on i965 use the PGM reg to read out the autoscaler values */
  733. ratio = I915_READ(PFIT_PGM_RATIOS) >> PFIT_VERT_SCALE_SHIFT_965;
  734. } else {
  735. if (pfit_control & VERT_AUTO_SCALE)
  736. ratio = I915_READ(PFIT_AUTO_RATIOS);
  737. else
  738. ratio = I915_READ(PFIT_PGM_RATIOS);
  739. ratio >>= PFIT_VERT_SCALE_SHIFT;
  740. }
  741. overlay->pfit_vscale_ratio = ratio;
  742. }
  743. static int check_overlay_dst(struct intel_overlay *overlay,
  744. struct drm_intel_overlay_put_image *rec)
  745. {
  746. struct drm_display_mode *mode = &overlay->crtc->base.mode;
  747. if (rec->dst_x < mode->hdisplay &&
  748. rec->dst_x + rec->dst_width <= mode->hdisplay &&
  749. rec->dst_y < mode->vdisplay &&
  750. rec->dst_y + rec->dst_height <= mode->vdisplay)
  751. return 0;
  752. else
  753. return -EINVAL;
  754. }
  755. static int check_overlay_scaling(struct put_image_params *rec)
  756. {
  757. u32 tmp;
  758. /* downscaling limit is 8.0 */
  759. tmp = ((rec->src_scan_h << 16) / rec->dst_h) >> 16;
  760. if (tmp > 7)
  761. return -EINVAL;
  762. tmp = ((rec->src_scan_w << 16) / rec->dst_w) >> 16;
  763. if (tmp > 7)
  764. return -EINVAL;
  765. return 0;
  766. }
  767. static int check_overlay_src(struct drm_device *dev,
  768. struct drm_intel_overlay_put_image *rec,
  769. struct drm_i915_gem_object *new_bo)
  770. {
  771. int uv_hscale = uv_hsubsampling(rec->flags);
  772. int uv_vscale = uv_vsubsampling(rec->flags);
  773. u32 stride_mask;
  774. int depth;
  775. u32 tmp;
  776. /* check src dimensions */
  777. if (IS_845G(dev) || IS_I830(dev)) {
  778. if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY ||
  779. rec->src_width > IMAGE_MAX_WIDTH_LEGACY)
  780. return -EINVAL;
  781. } else {
  782. if (rec->src_height > IMAGE_MAX_HEIGHT ||
  783. rec->src_width > IMAGE_MAX_WIDTH)
  784. return -EINVAL;
  785. }
  786. /* better safe than sorry, use 4 as the maximal subsampling ratio */
  787. if (rec->src_height < N_VERT_Y_TAPS*4 ||
  788. rec->src_width < N_HORIZ_Y_TAPS*4)
  789. return -EINVAL;
  790. /* check alignment constraints */
  791. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  792. case I915_OVERLAY_RGB:
  793. /* not implemented */
  794. return -EINVAL;
  795. case I915_OVERLAY_YUV_PACKED:
  796. if (uv_vscale != 1)
  797. return -EINVAL;
  798. depth = packed_depth_bytes(rec->flags);
  799. if (depth < 0)
  800. return depth;
  801. /* ignore UV planes */
  802. rec->stride_UV = 0;
  803. rec->offset_U = 0;
  804. rec->offset_V = 0;
  805. /* check pixel alignment */
  806. if (rec->offset_Y % depth)
  807. return -EINVAL;
  808. break;
  809. case I915_OVERLAY_YUV_PLANAR:
  810. if (uv_vscale < 0 || uv_hscale < 0)
  811. return -EINVAL;
  812. /* no offset restrictions for planar formats */
  813. break;
  814. default:
  815. return -EINVAL;
  816. }
  817. if (rec->src_width % uv_hscale)
  818. return -EINVAL;
  819. /* stride checking */
  820. if (IS_I830(dev) || IS_845G(dev))
  821. stride_mask = 255;
  822. else
  823. stride_mask = 63;
  824. if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
  825. return -EINVAL;
  826. if (IS_GEN4(dev) && rec->stride_Y < 512)
  827. return -EINVAL;
  828. tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
  829. 4096 : 8192;
  830. if (rec->stride_Y > tmp || rec->stride_UV > 2*1024)
  831. return -EINVAL;
  832. /* check buffer dimensions */
  833. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  834. case I915_OVERLAY_RGB:
  835. case I915_OVERLAY_YUV_PACKED:
  836. /* always 4 Y values per depth pixels */
  837. if (packed_width_bytes(rec->flags, rec->src_width) > rec->stride_Y)
  838. return -EINVAL;
  839. tmp = rec->stride_Y*rec->src_height;
  840. if (rec->offset_Y + tmp > new_bo->base.size)
  841. return -EINVAL;
  842. break;
  843. case I915_OVERLAY_YUV_PLANAR:
  844. if (rec->src_width > rec->stride_Y)
  845. return -EINVAL;
  846. if (rec->src_width/uv_hscale > rec->stride_UV)
  847. return -EINVAL;
  848. tmp = rec->stride_Y * rec->src_height;
  849. if (rec->offset_Y + tmp > new_bo->base.size)
  850. return -EINVAL;
  851. tmp = rec->stride_UV * (rec->src_height / uv_vscale);
  852. if (rec->offset_U + tmp > new_bo->base.size ||
  853. rec->offset_V + tmp > new_bo->base.size)
  854. return -EINVAL;
  855. break;
  856. }
  857. return 0;
  858. }
  859. /**
  860. * Return the pipe currently connected to the panel fitter,
  861. * or -1 if the panel fitter is not present or not in use
  862. */
  863. static int intel_panel_fitter_pipe(struct drm_device *dev)
  864. {
  865. struct drm_i915_private *dev_priv = dev->dev_private;
  866. u32 pfit_control;
  867. /* i830 doesn't have a panel fitter */
  868. if (IS_I830(dev))
  869. return -1;
  870. pfit_control = I915_READ(PFIT_CONTROL);
  871. /* See if the panel fitter is in use */
  872. if ((pfit_control & PFIT_ENABLE) == 0)
  873. return -1;
  874. /* 965 can place panel fitter on either pipe */
  875. if (IS_GEN4(dev))
  876. return (pfit_control >> 29) & 0x3;
  877. /* older chips can only use pipe 1 */
  878. return 1;
  879. }
  880. int intel_overlay_put_image(struct drm_device *dev, void *data,
  881. struct drm_file *file_priv)
  882. {
  883. struct drm_intel_overlay_put_image *put_image_rec = data;
  884. drm_i915_private_t *dev_priv = dev->dev_private;
  885. struct intel_overlay *overlay;
  886. struct drm_mode_object *drmmode_obj;
  887. struct intel_crtc *crtc;
  888. struct drm_i915_gem_object *new_bo;
  889. struct put_image_params *params;
  890. int ret;
  891. /* No need to check for DRIVER_MODESET - we don't set it up then. */
  892. overlay = dev_priv->overlay;
  893. if (!overlay) {
  894. DRM_DEBUG("userspace bug: no overlay\n");
  895. return -ENODEV;
  896. }
  897. if (!(put_image_rec->flags & I915_OVERLAY_ENABLE)) {
  898. drm_modeset_lock_all(dev);
  899. mutex_lock(&dev->struct_mutex);
  900. ret = intel_overlay_switch_off(overlay);
  901. mutex_unlock(&dev->struct_mutex);
  902. drm_modeset_unlock_all(dev);
  903. return ret;
  904. }
  905. params = kmalloc(sizeof(struct put_image_params), GFP_KERNEL);
  906. if (!params)
  907. return -ENOMEM;
  908. drmmode_obj = drm_mode_object_find(dev, put_image_rec->crtc_id,
  909. DRM_MODE_OBJECT_CRTC);
  910. if (!drmmode_obj) {
  911. ret = -ENOENT;
  912. goto out_free;
  913. }
  914. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  915. new_bo = to_intel_bo(drm_gem_object_lookup(dev, file_priv,
  916. put_image_rec->bo_handle));
  917. if (&new_bo->base == NULL) {
  918. ret = -ENOENT;
  919. goto out_free;
  920. }
  921. drm_modeset_lock_all(dev);
  922. mutex_lock(&dev->struct_mutex);
  923. if (new_bo->tiling_mode) {
  924. DRM_ERROR("buffer used for overlay image can not be tiled\n");
  925. ret = -EINVAL;
  926. goto out_unlock;
  927. }
  928. ret = intel_overlay_recover_from_interrupt(overlay);
  929. if (ret != 0)
  930. goto out_unlock;
  931. if (overlay->crtc != crtc) {
  932. struct drm_display_mode *mode = &crtc->base.mode;
  933. ret = intel_overlay_switch_off(overlay);
  934. if (ret != 0)
  935. goto out_unlock;
  936. ret = check_overlay_possible_on_crtc(overlay, crtc);
  937. if (ret != 0)
  938. goto out_unlock;
  939. overlay->crtc = crtc;
  940. crtc->overlay = overlay;
  941. /* line too wide, i.e. one-line-mode */
  942. if (mode->hdisplay > 1024 &&
  943. intel_panel_fitter_pipe(dev) == crtc->pipe) {
  944. overlay->pfit_active = 1;
  945. update_pfit_vscale_ratio(overlay);
  946. } else
  947. overlay->pfit_active = 0;
  948. }
  949. ret = check_overlay_dst(overlay, put_image_rec);
  950. if (ret != 0)
  951. goto out_unlock;
  952. if (overlay->pfit_active) {
  953. params->dst_y = ((((u32)put_image_rec->dst_y) << 12) /
  954. overlay->pfit_vscale_ratio);
  955. /* shifting right rounds downwards, so add 1 */
  956. params->dst_h = ((((u32)put_image_rec->dst_height) << 12) /
  957. overlay->pfit_vscale_ratio) + 1;
  958. } else {
  959. params->dst_y = put_image_rec->dst_y;
  960. params->dst_h = put_image_rec->dst_height;
  961. }
  962. params->dst_x = put_image_rec->dst_x;
  963. params->dst_w = put_image_rec->dst_width;
  964. params->src_w = put_image_rec->src_width;
  965. params->src_h = put_image_rec->src_height;
  966. params->src_scan_w = put_image_rec->src_scan_width;
  967. params->src_scan_h = put_image_rec->src_scan_height;
  968. if (params->src_scan_h > params->src_h ||
  969. params->src_scan_w > params->src_w) {
  970. ret = -EINVAL;
  971. goto out_unlock;
  972. }
  973. ret = check_overlay_src(dev, put_image_rec, new_bo);
  974. if (ret != 0)
  975. goto out_unlock;
  976. params->format = put_image_rec->flags & ~I915_OVERLAY_FLAGS_MASK;
  977. params->stride_Y = put_image_rec->stride_Y;
  978. params->stride_UV = put_image_rec->stride_UV;
  979. params->offset_Y = put_image_rec->offset_Y;
  980. params->offset_U = put_image_rec->offset_U;
  981. params->offset_V = put_image_rec->offset_V;
  982. /* Check scaling after src size to prevent a divide-by-zero. */
  983. ret = check_overlay_scaling(params);
  984. if (ret != 0)
  985. goto out_unlock;
  986. ret = intel_overlay_do_put_image(overlay, new_bo, params);
  987. if (ret != 0)
  988. goto out_unlock;
  989. mutex_unlock(&dev->struct_mutex);
  990. drm_modeset_unlock_all(dev);
  991. kfree(params);
  992. return 0;
  993. out_unlock:
  994. mutex_unlock(&dev->struct_mutex);
  995. drm_modeset_unlock_all(dev);
  996. drm_gem_object_unreference_unlocked(&new_bo->base);
  997. out_free:
  998. kfree(params);
  999. return ret;
  1000. }
  1001. static void update_reg_attrs(struct intel_overlay *overlay,
  1002. struct overlay_registers __iomem *regs)
  1003. {
  1004. iowrite32((overlay->contrast << 18) | (overlay->brightness & 0xff),
  1005. &regs->OCLRC0);
  1006. iowrite32(overlay->saturation, &regs->OCLRC1);
  1007. }
  1008. static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
  1009. {
  1010. int i;
  1011. if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
  1012. return false;
  1013. for (i = 0; i < 3; i++) {
  1014. if (((gamma1 >> i*8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
  1015. return false;
  1016. }
  1017. return true;
  1018. }
  1019. static bool check_gamma5_errata(u32 gamma5)
  1020. {
  1021. int i;
  1022. for (i = 0; i < 3; i++) {
  1023. if (((gamma5 >> i*8) & 0xff) == 0x80)
  1024. return false;
  1025. }
  1026. return true;
  1027. }
  1028. static int check_gamma(struct drm_intel_overlay_attrs *attrs)
  1029. {
  1030. if (!check_gamma_bounds(0, attrs->gamma0) ||
  1031. !check_gamma_bounds(attrs->gamma0, attrs->gamma1) ||
  1032. !check_gamma_bounds(attrs->gamma1, attrs->gamma2) ||
  1033. !check_gamma_bounds(attrs->gamma2, attrs->gamma3) ||
  1034. !check_gamma_bounds(attrs->gamma3, attrs->gamma4) ||
  1035. !check_gamma_bounds(attrs->gamma4, attrs->gamma5) ||
  1036. !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
  1037. return -EINVAL;
  1038. if (!check_gamma5_errata(attrs->gamma5))
  1039. return -EINVAL;
  1040. return 0;
  1041. }
  1042. int intel_overlay_attrs(struct drm_device *dev, void *data,
  1043. struct drm_file *file_priv)
  1044. {
  1045. struct drm_intel_overlay_attrs *attrs = data;
  1046. drm_i915_private_t *dev_priv = dev->dev_private;
  1047. struct intel_overlay *overlay;
  1048. struct overlay_registers __iomem *regs;
  1049. int ret;
  1050. /* No need to check for DRIVER_MODESET - we don't set it up then. */
  1051. overlay = dev_priv->overlay;
  1052. if (!overlay) {
  1053. DRM_DEBUG("userspace bug: no overlay\n");
  1054. return -ENODEV;
  1055. }
  1056. drm_modeset_lock_all(dev);
  1057. mutex_lock(&dev->struct_mutex);
  1058. ret = -EINVAL;
  1059. if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
  1060. attrs->color_key = overlay->color_key;
  1061. attrs->brightness = overlay->brightness;
  1062. attrs->contrast = overlay->contrast;
  1063. attrs->saturation = overlay->saturation;
  1064. if (!IS_GEN2(dev)) {
  1065. attrs->gamma0 = I915_READ(OGAMC0);
  1066. attrs->gamma1 = I915_READ(OGAMC1);
  1067. attrs->gamma2 = I915_READ(OGAMC2);
  1068. attrs->gamma3 = I915_READ(OGAMC3);
  1069. attrs->gamma4 = I915_READ(OGAMC4);
  1070. attrs->gamma5 = I915_READ(OGAMC5);
  1071. }
  1072. } else {
  1073. if (attrs->brightness < -128 || attrs->brightness > 127)
  1074. goto out_unlock;
  1075. if (attrs->contrast > 255)
  1076. goto out_unlock;
  1077. if (attrs->saturation > 1023)
  1078. goto out_unlock;
  1079. overlay->color_key = attrs->color_key;
  1080. overlay->brightness = attrs->brightness;
  1081. overlay->contrast = attrs->contrast;
  1082. overlay->saturation = attrs->saturation;
  1083. regs = intel_overlay_map_regs(overlay);
  1084. if (!regs) {
  1085. ret = -ENOMEM;
  1086. goto out_unlock;
  1087. }
  1088. update_reg_attrs(overlay, regs);
  1089. intel_overlay_unmap_regs(overlay, regs);
  1090. if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
  1091. if (IS_GEN2(dev))
  1092. goto out_unlock;
  1093. if (overlay->active) {
  1094. ret = -EBUSY;
  1095. goto out_unlock;
  1096. }
  1097. ret = check_gamma(attrs);
  1098. if (ret)
  1099. goto out_unlock;
  1100. I915_WRITE(OGAMC0, attrs->gamma0);
  1101. I915_WRITE(OGAMC1, attrs->gamma1);
  1102. I915_WRITE(OGAMC2, attrs->gamma2);
  1103. I915_WRITE(OGAMC3, attrs->gamma3);
  1104. I915_WRITE(OGAMC4, attrs->gamma4);
  1105. I915_WRITE(OGAMC5, attrs->gamma5);
  1106. }
  1107. }
  1108. ret = 0;
  1109. out_unlock:
  1110. mutex_unlock(&dev->struct_mutex);
  1111. drm_modeset_unlock_all(dev);
  1112. return ret;
  1113. }
  1114. void intel_setup_overlay(struct drm_device *dev)
  1115. {
  1116. drm_i915_private_t *dev_priv = dev->dev_private;
  1117. struct intel_overlay *overlay;
  1118. struct drm_i915_gem_object *reg_bo;
  1119. struct overlay_registers __iomem *regs;
  1120. int ret;
  1121. if (!HAS_OVERLAY(dev))
  1122. return;
  1123. overlay = kzalloc(sizeof(struct intel_overlay), GFP_KERNEL);
  1124. if (!overlay)
  1125. return;
  1126. mutex_lock(&dev->struct_mutex);
  1127. if (WARN_ON(dev_priv->overlay))
  1128. goto out_free;
  1129. overlay->dev = dev;
  1130. reg_bo = i915_gem_object_create_stolen(dev, PAGE_SIZE);
  1131. if (reg_bo == NULL)
  1132. reg_bo = i915_gem_alloc_object(dev, PAGE_SIZE);
  1133. if (reg_bo == NULL)
  1134. goto out_free;
  1135. overlay->reg_bo = reg_bo;
  1136. if (OVERLAY_NEEDS_PHYSICAL(dev)) {
  1137. ret = i915_gem_attach_phys_object(dev, reg_bo,
  1138. I915_GEM_PHYS_OVERLAY_REGS,
  1139. PAGE_SIZE);
  1140. if (ret) {
  1141. DRM_ERROR("failed to attach phys overlay regs\n");
  1142. goto out_free_bo;
  1143. }
  1144. overlay->flip_addr = reg_bo->phys_obj->handle->busaddr;
  1145. } else {
  1146. ret = i915_gem_object_pin(reg_bo, PAGE_SIZE, true, false);
  1147. if (ret) {
  1148. DRM_ERROR("failed to pin overlay register bo\n");
  1149. goto out_free_bo;
  1150. }
  1151. overlay->flip_addr = reg_bo->gtt_offset;
  1152. ret = i915_gem_object_set_to_gtt_domain(reg_bo, true);
  1153. if (ret) {
  1154. DRM_ERROR("failed to move overlay register bo into the GTT\n");
  1155. goto out_unpin_bo;
  1156. }
  1157. }
  1158. /* init all values */
  1159. overlay->color_key = 0x0101fe;
  1160. overlay->brightness = -19;
  1161. overlay->contrast = 75;
  1162. overlay->saturation = 146;
  1163. regs = intel_overlay_map_regs(overlay);
  1164. if (!regs)
  1165. goto out_unpin_bo;
  1166. memset_io(regs, 0, sizeof(struct overlay_registers));
  1167. update_polyphase_filter(regs);
  1168. update_reg_attrs(overlay, regs);
  1169. intel_overlay_unmap_regs(overlay, regs);
  1170. dev_priv->overlay = overlay;
  1171. mutex_unlock(&dev->struct_mutex);
  1172. DRM_INFO("initialized overlay support\n");
  1173. return;
  1174. out_unpin_bo:
  1175. if (!OVERLAY_NEEDS_PHYSICAL(dev))
  1176. i915_gem_object_unpin(reg_bo);
  1177. out_free_bo:
  1178. drm_gem_object_unreference(&reg_bo->base);
  1179. out_free:
  1180. mutex_unlock(&dev->struct_mutex);
  1181. kfree(overlay);
  1182. return;
  1183. }
  1184. void intel_cleanup_overlay(struct drm_device *dev)
  1185. {
  1186. drm_i915_private_t *dev_priv = dev->dev_private;
  1187. if (!dev_priv->overlay)
  1188. return;
  1189. /* The bo's should be free'd by the generic code already.
  1190. * Furthermore modesetting teardown happens beforehand so the
  1191. * hardware should be off already */
  1192. BUG_ON(dev_priv->overlay->active);
  1193. drm_gem_object_unreference_unlocked(&dev_priv->overlay->reg_bo->base);
  1194. kfree(dev_priv->overlay);
  1195. }
  1196. #ifdef CONFIG_DEBUG_FS
  1197. #include <linux/seq_file.h>
  1198. struct intel_overlay_error_state {
  1199. struct overlay_registers regs;
  1200. unsigned long base;
  1201. u32 dovsta;
  1202. u32 isr;
  1203. };
  1204. static struct overlay_registers __iomem *
  1205. intel_overlay_map_regs_atomic(struct intel_overlay *overlay)
  1206. {
  1207. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  1208. struct overlay_registers __iomem *regs;
  1209. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  1210. /* Cast to make sparse happy, but it's wc memory anyway, so
  1211. * equivalent to the wc io mapping on X86. */
  1212. regs = (struct overlay_registers __iomem *)
  1213. overlay->reg_bo->phys_obj->handle->vaddr;
  1214. else
  1215. regs = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
  1216. overlay->reg_bo->gtt_offset);
  1217. return regs;
  1218. }
  1219. static void intel_overlay_unmap_regs_atomic(struct intel_overlay *overlay,
  1220. struct overlay_registers __iomem *regs)
  1221. {
  1222. if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  1223. io_mapping_unmap_atomic(regs);
  1224. }
  1225. struct intel_overlay_error_state *
  1226. intel_overlay_capture_error_state(struct drm_device *dev)
  1227. {
  1228. drm_i915_private_t *dev_priv = dev->dev_private;
  1229. struct intel_overlay *overlay = dev_priv->overlay;
  1230. struct intel_overlay_error_state *error;
  1231. struct overlay_registers __iomem *regs;
  1232. if (!overlay || !overlay->active)
  1233. return NULL;
  1234. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  1235. if (error == NULL)
  1236. return NULL;
  1237. error->dovsta = I915_READ(DOVSTA);
  1238. error->isr = I915_READ(ISR);
  1239. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  1240. error->base = (__force long)overlay->reg_bo->phys_obj->handle->vaddr;
  1241. else
  1242. error->base = overlay->reg_bo->gtt_offset;
  1243. regs = intel_overlay_map_regs_atomic(overlay);
  1244. if (!regs)
  1245. goto err;
  1246. memcpy_fromio(&error->regs, regs, sizeof(struct overlay_registers));
  1247. intel_overlay_unmap_regs_atomic(overlay, regs);
  1248. return error;
  1249. err:
  1250. kfree(error);
  1251. return NULL;
  1252. }
  1253. void
  1254. intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error)
  1255. {
  1256. seq_printf(m, "Overlay, status: 0x%08x, interrupt: 0x%08x\n",
  1257. error->dovsta, error->isr);
  1258. seq_printf(m, " Register file at 0x%08lx:\n",
  1259. error->base);
  1260. #define P(x) seq_printf(m, " " #x ": 0x%08x\n", error->regs.x)
  1261. P(OBUF_0Y);
  1262. P(OBUF_1Y);
  1263. P(OBUF_0U);
  1264. P(OBUF_0V);
  1265. P(OBUF_1U);
  1266. P(OBUF_1V);
  1267. P(OSTRIDE);
  1268. P(YRGB_VPH);
  1269. P(UV_VPH);
  1270. P(HORZ_PH);
  1271. P(INIT_PHS);
  1272. P(DWINPOS);
  1273. P(DWINSZ);
  1274. P(SWIDTH);
  1275. P(SWIDTHSW);
  1276. P(SHEIGHT);
  1277. P(YRGBSCALE);
  1278. P(UVSCALE);
  1279. P(OCLRC0);
  1280. P(OCLRC1);
  1281. P(DCLRKV);
  1282. P(DCLRKM);
  1283. P(SCLRKVH);
  1284. P(SCLRKVL);
  1285. P(SCLRKEN);
  1286. P(OCONFIG);
  1287. P(OCMD);
  1288. P(OSTART_0Y);
  1289. P(OSTART_1Y);
  1290. P(OSTART_0U);
  1291. P(OSTART_0V);
  1292. P(OSTART_1U);
  1293. P(OSTART_1V);
  1294. P(OTILEOFF_0Y);
  1295. P(OTILEOFF_1Y);
  1296. P(OTILEOFF_0U);
  1297. P(OTILEOFF_0V);
  1298. P(OTILEOFF_1U);
  1299. P(OTILEOFF_1V);
  1300. P(FASTHSCALE);
  1301. P(UVSCALEV);
  1302. #undef P
  1303. }
  1304. #endif