intel_hdmi.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2009 Intel Corporation
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Jesse Barnes <jesse.barnes@intel.com>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include <drm/drmP.h>
  32. #include <drm/drm_crtc.h>
  33. #include <drm/drm_edid.h>
  34. #include "intel_drv.h"
  35. #include <drm/i915_drm.h>
  36. #include "i915_drv.h"
  37. static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
  38. {
  39. return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
  40. }
  41. static void
  42. assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
  43. {
  44. struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
  45. struct drm_i915_private *dev_priv = dev->dev_private;
  46. uint32_t enabled_bits;
  47. enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
  48. WARN(I915_READ(intel_hdmi->sdvox_reg) & enabled_bits,
  49. "HDMI port enabled, expecting disabled\n");
  50. }
  51. struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
  52. {
  53. struct intel_digital_port *intel_dig_port =
  54. container_of(encoder, struct intel_digital_port, base.base);
  55. return &intel_dig_port->hdmi;
  56. }
  57. static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
  58. {
  59. return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
  60. }
  61. void intel_dip_infoframe_csum(struct dip_infoframe *frame)
  62. {
  63. uint8_t *data = (uint8_t *)frame;
  64. uint8_t sum = 0;
  65. unsigned i;
  66. frame->checksum = 0;
  67. frame->ecc = 0;
  68. for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
  69. sum += data[i];
  70. frame->checksum = 0x100 - sum;
  71. }
  72. static u32 g4x_infoframe_index(struct dip_infoframe *frame)
  73. {
  74. switch (frame->type) {
  75. case DIP_TYPE_AVI:
  76. return VIDEO_DIP_SELECT_AVI;
  77. case DIP_TYPE_SPD:
  78. return VIDEO_DIP_SELECT_SPD;
  79. default:
  80. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  81. return 0;
  82. }
  83. }
  84. static u32 g4x_infoframe_enable(struct dip_infoframe *frame)
  85. {
  86. switch (frame->type) {
  87. case DIP_TYPE_AVI:
  88. return VIDEO_DIP_ENABLE_AVI;
  89. case DIP_TYPE_SPD:
  90. return VIDEO_DIP_ENABLE_SPD;
  91. default:
  92. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  93. return 0;
  94. }
  95. }
  96. static u32 hsw_infoframe_enable(struct dip_infoframe *frame)
  97. {
  98. switch (frame->type) {
  99. case DIP_TYPE_AVI:
  100. return VIDEO_DIP_ENABLE_AVI_HSW;
  101. case DIP_TYPE_SPD:
  102. return VIDEO_DIP_ENABLE_SPD_HSW;
  103. default:
  104. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  105. return 0;
  106. }
  107. }
  108. static u32 hsw_infoframe_data_reg(struct dip_infoframe *frame, enum pipe pipe)
  109. {
  110. switch (frame->type) {
  111. case DIP_TYPE_AVI:
  112. return HSW_TVIDEO_DIP_AVI_DATA(pipe);
  113. case DIP_TYPE_SPD:
  114. return HSW_TVIDEO_DIP_SPD_DATA(pipe);
  115. default:
  116. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  117. return 0;
  118. }
  119. }
  120. static void g4x_write_infoframe(struct drm_encoder *encoder,
  121. struct dip_infoframe *frame)
  122. {
  123. uint32_t *data = (uint32_t *)frame;
  124. struct drm_device *dev = encoder->dev;
  125. struct drm_i915_private *dev_priv = dev->dev_private;
  126. u32 val = I915_READ(VIDEO_DIP_CTL);
  127. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  128. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  129. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  130. val |= g4x_infoframe_index(frame);
  131. val &= ~g4x_infoframe_enable(frame);
  132. I915_WRITE(VIDEO_DIP_CTL, val);
  133. mmiowb();
  134. for (i = 0; i < len; i += 4) {
  135. I915_WRITE(VIDEO_DIP_DATA, *data);
  136. data++;
  137. }
  138. /* Write every possible data byte to force correct ECC calculation. */
  139. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  140. I915_WRITE(VIDEO_DIP_DATA, 0);
  141. mmiowb();
  142. val |= g4x_infoframe_enable(frame);
  143. val &= ~VIDEO_DIP_FREQ_MASK;
  144. val |= VIDEO_DIP_FREQ_VSYNC;
  145. I915_WRITE(VIDEO_DIP_CTL, val);
  146. POSTING_READ(VIDEO_DIP_CTL);
  147. }
  148. static void ibx_write_infoframe(struct drm_encoder *encoder,
  149. struct dip_infoframe *frame)
  150. {
  151. uint32_t *data = (uint32_t *)frame;
  152. struct drm_device *dev = encoder->dev;
  153. struct drm_i915_private *dev_priv = dev->dev_private;
  154. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  155. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  156. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  157. u32 val = I915_READ(reg);
  158. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  159. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  160. val |= g4x_infoframe_index(frame);
  161. val &= ~g4x_infoframe_enable(frame);
  162. I915_WRITE(reg, val);
  163. mmiowb();
  164. for (i = 0; i < len; i += 4) {
  165. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  166. data++;
  167. }
  168. /* Write every possible data byte to force correct ECC calculation. */
  169. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  170. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  171. mmiowb();
  172. val |= g4x_infoframe_enable(frame);
  173. val &= ~VIDEO_DIP_FREQ_MASK;
  174. val |= VIDEO_DIP_FREQ_VSYNC;
  175. I915_WRITE(reg, val);
  176. POSTING_READ(reg);
  177. }
  178. static void cpt_write_infoframe(struct drm_encoder *encoder,
  179. struct dip_infoframe *frame)
  180. {
  181. uint32_t *data = (uint32_t *)frame;
  182. struct drm_device *dev = encoder->dev;
  183. struct drm_i915_private *dev_priv = dev->dev_private;
  184. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  185. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  186. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  187. u32 val = I915_READ(reg);
  188. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  189. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  190. val |= g4x_infoframe_index(frame);
  191. /* The DIP control register spec says that we need to update the AVI
  192. * infoframe without clearing its enable bit */
  193. if (frame->type != DIP_TYPE_AVI)
  194. val &= ~g4x_infoframe_enable(frame);
  195. I915_WRITE(reg, val);
  196. mmiowb();
  197. for (i = 0; i < len; i += 4) {
  198. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  199. data++;
  200. }
  201. /* Write every possible data byte to force correct ECC calculation. */
  202. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  203. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  204. mmiowb();
  205. val |= g4x_infoframe_enable(frame);
  206. val &= ~VIDEO_DIP_FREQ_MASK;
  207. val |= VIDEO_DIP_FREQ_VSYNC;
  208. I915_WRITE(reg, val);
  209. POSTING_READ(reg);
  210. }
  211. static void vlv_write_infoframe(struct drm_encoder *encoder,
  212. struct dip_infoframe *frame)
  213. {
  214. uint32_t *data = (uint32_t *)frame;
  215. struct drm_device *dev = encoder->dev;
  216. struct drm_i915_private *dev_priv = dev->dev_private;
  217. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  218. int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  219. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  220. u32 val = I915_READ(reg);
  221. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  222. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  223. val |= g4x_infoframe_index(frame);
  224. val &= ~g4x_infoframe_enable(frame);
  225. I915_WRITE(reg, val);
  226. mmiowb();
  227. for (i = 0; i < len; i += 4) {
  228. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  229. data++;
  230. }
  231. /* Write every possible data byte to force correct ECC calculation. */
  232. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  233. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  234. mmiowb();
  235. val |= g4x_infoframe_enable(frame);
  236. val &= ~VIDEO_DIP_FREQ_MASK;
  237. val |= VIDEO_DIP_FREQ_VSYNC;
  238. I915_WRITE(reg, val);
  239. POSTING_READ(reg);
  240. }
  241. static void hsw_write_infoframe(struct drm_encoder *encoder,
  242. struct dip_infoframe *frame)
  243. {
  244. uint32_t *data = (uint32_t *)frame;
  245. struct drm_device *dev = encoder->dev;
  246. struct drm_i915_private *dev_priv = dev->dev_private;
  247. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  248. u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
  249. u32 data_reg = hsw_infoframe_data_reg(frame, intel_crtc->pipe);
  250. unsigned int i, len = DIP_HEADER_SIZE + frame->len;
  251. u32 val = I915_READ(ctl_reg);
  252. if (data_reg == 0)
  253. return;
  254. val &= ~hsw_infoframe_enable(frame);
  255. I915_WRITE(ctl_reg, val);
  256. mmiowb();
  257. for (i = 0; i < len; i += 4) {
  258. I915_WRITE(data_reg + i, *data);
  259. data++;
  260. }
  261. /* Write every possible data byte to force correct ECC calculation. */
  262. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  263. I915_WRITE(data_reg + i, 0);
  264. mmiowb();
  265. val |= hsw_infoframe_enable(frame);
  266. I915_WRITE(ctl_reg, val);
  267. POSTING_READ(ctl_reg);
  268. }
  269. static void intel_set_infoframe(struct drm_encoder *encoder,
  270. struct dip_infoframe *frame)
  271. {
  272. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  273. intel_dip_infoframe_csum(frame);
  274. intel_hdmi->write_infoframe(encoder, frame);
  275. }
  276. static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
  277. struct drm_display_mode *adjusted_mode)
  278. {
  279. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  280. struct dip_infoframe avi_if = {
  281. .type = DIP_TYPE_AVI,
  282. .ver = DIP_VERSION_AVI,
  283. .len = DIP_LEN_AVI,
  284. };
  285. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
  286. avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;
  287. if (intel_hdmi->rgb_quant_range_selectable) {
  288. if (adjusted_mode->private_flags & INTEL_MODE_LIMITED_COLOR_RANGE)
  289. avi_if.body.avi.ITC_EC_Q_SC |= DIP_AVI_RGB_QUANT_RANGE_LIMITED;
  290. else
  291. avi_if.body.avi.ITC_EC_Q_SC |= DIP_AVI_RGB_QUANT_RANGE_FULL;
  292. }
  293. avi_if.body.avi.VIC = drm_match_cea_mode(adjusted_mode);
  294. intel_set_infoframe(encoder, &avi_if);
  295. }
  296. static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
  297. {
  298. struct dip_infoframe spd_if;
  299. memset(&spd_if, 0, sizeof(spd_if));
  300. spd_if.type = DIP_TYPE_SPD;
  301. spd_if.ver = DIP_VERSION_SPD;
  302. spd_if.len = DIP_LEN_SPD;
  303. strcpy(spd_if.body.spd.vn, "Intel");
  304. strcpy(spd_if.body.spd.pd, "Integrated gfx");
  305. spd_if.body.spd.sdi = DIP_SPD_PC;
  306. intel_set_infoframe(encoder, &spd_if);
  307. }
  308. static void g4x_set_infoframes(struct drm_encoder *encoder,
  309. struct drm_display_mode *adjusted_mode)
  310. {
  311. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  312. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  313. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  314. u32 reg = VIDEO_DIP_CTL;
  315. u32 val = I915_READ(reg);
  316. u32 port;
  317. assert_hdmi_port_disabled(intel_hdmi);
  318. /* If the registers were not initialized yet, they might be zeroes,
  319. * which means we're selecting the AVI DIP and we're setting its
  320. * frequency to once. This seems to really confuse the HW and make
  321. * things stop working (the register spec says the AVI always needs to
  322. * be sent every VSync). So here we avoid writing to the register more
  323. * than we need and also explicitly select the AVI DIP and explicitly
  324. * set its frequency to every VSync. Avoiding to write it twice seems to
  325. * be enough to solve the problem, but being defensive shouldn't hurt us
  326. * either. */
  327. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  328. if (!intel_hdmi->has_hdmi_sink) {
  329. if (!(val & VIDEO_DIP_ENABLE))
  330. return;
  331. val &= ~VIDEO_DIP_ENABLE;
  332. I915_WRITE(reg, val);
  333. POSTING_READ(reg);
  334. return;
  335. }
  336. switch (intel_dig_port->port) {
  337. case PORT_B:
  338. port = VIDEO_DIP_PORT_B;
  339. break;
  340. case PORT_C:
  341. port = VIDEO_DIP_PORT_C;
  342. break;
  343. default:
  344. BUG();
  345. return;
  346. }
  347. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  348. if (val & VIDEO_DIP_ENABLE) {
  349. val &= ~VIDEO_DIP_ENABLE;
  350. I915_WRITE(reg, val);
  351. POSTING_READ(reg);
  352. }
  353. val &= ~VIDEO_DIP_PORT_MASK;
  354. val |= port;
  355. }
  356. val |= VIDEO_DIP_ENABLE;
  357. val &= ~VIDEO_DIP_ENABLE_VENDOR;
  358. I915_WRITE(reg, val);
  359. POSTING_READ(reg);
  360. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  361. intel_hdmi_set_spd_infoframe(encoder);
  362. }
  363. static void ibx_set_infoframes(struct drm_encoder *encoder,
  364. struct drm_display_mode *adjusted_mode)
  365. {
  366. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  367. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  368. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  369. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  370. u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  371. u32 val = I915_READ(reg);
  372. u32 port;
  373. assert_hdmi_port_disabled(intel_hdmi);
  374. /* See the big comment in g4x_set_infoframes() */
  375. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  376. if (!intel_hdmi->has_hdmi_sink) {
  377. if (!(val & VIDEO_DIP_ENABLE))
  378. return;
  379. val &= ~VIDEO_DIP_ENABLE;
  380. I915_WRITE(reg, val);
  381. POSTING_READ(reg);
  382. return;
  383. }
  384. switch (intel_dig_port->port) {
  385. case PORT_B:
  386. port = VIDEO_DIP_PORT_B;
  387. break;
  388. case PORT_C:
  389. port = VIDEO_DIP_PORT_C;
  390. break;
  391. case PORT_D:
  392. port = VIDEO_DIP_PORT_D;
  393. break;
  394. default:
  395. BUG();
  396. return;
  397. }
  398. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  399. if (val & VIDEO_DIP_ENABLE) {
  400. val &= ~VIDEO_DIP_ENABLE;
  401. I915_WRITE(reg, val);
  402. POSTING_READ(reg);
  403. }
  404. val &= ~VIDEO_DIP_PORT_MASK;
  405. val |= port;
  406. }
  407. val |= VIDEO_DIP_ENABLE;
  408. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  409. VIDEO_DIP_ENABLE_GCP);
  410. I915_WRITE(reg, val);
  411. POSTING_READ(reg);
  412. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  413. intel_hdmi_set_spd_infoframe(encoder);
  414. }
  415. static void cpt_set_infoframes(struct drm_encoder *encoder,
  416. struct drm_display_mode *adjusted_mode)
  417. {
  418. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  419. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  420. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  421. u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  422. u32 val = I915_READ(reg);
  423. assert_hdmi_port_disabled(intel_hdmi);
  424. /* See the big comment in g4x_set_infoframes() */
  425. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  426. if (!intel_hdmi->has_hdmi_sink) {
  427. if (!(val & VIDEO_DIP_ENABLE))
  428. return;
  429. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
  430. I915_WRITE(reg, val);
  431. POSTING_READ(reg);
  432. return;
  433. }
  434. /* Set both together, unset both together: see the spec. */
  435. val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
  436. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  437. VIDEO_DIP_ENABLE_GCP);
  438. I915_WRITE(reg, val);
  439. POSTING_READ(reg);
  440. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  441. intel_hdmi_set_spd_infoframe(encoder);
  442. }
  443. static void vlv_set_infoframes(struct drm_encoder *encoder,
  444. struct drm_display_mode *adjusted_mode)
  445. {
  446. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  447. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  448. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  449. u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  450. u32 val = I915_READ(reg);
  451. assert_hdmi_port_disabled(intel_hdmi);
  452. /* See the big comment in g4x_set_infoframes() */
  453. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  454. if (!intel_hdmi->has_hdmi_sink) {
  455. if (!(val & VIDEO_DIP_ENABLE))
  456. return;
  457. val &= ~VIDEO_DIP_ENABLE;
  458. I915_WRITE(reg, val);
  459. POSTING_READ(reg);
  460. return;
  461. }
  462. val |= VIDEO_DIP_ENABLE;
  463. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  464. VIDEO_DIP_ENABLE_GCP);
  465. I915_WRITE(reg, val);
  466. POSTING_READ(reg);
  467. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  468. intel_hdmi_set_spd_infoframe(encoder);
  469. }
  470. static void hsw_set_infoframes(struct drm_encoder *encoder,
  471. struct drm_display_mode *adjusted_mode)
  472. {
  473. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  474. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  475. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  476. u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
  477. u32 val = I915_READ(reg);
  478. assert_hdmi_port_disabled(intel_hdmi);
  479. if (!intel_hdmi->has_hdmi_sink) {
  480. I915_WRITE(reg, 0);
  481. POSTING_READ(reg);
  482. return;
  483. }
  484. val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
  485. VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);
  486. I915_WRITE(reg, val);
  487. POSTING_READ(reg);
  488. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  489. intel_hdmi_set_spd_infoframe(encoder);
  490. }
  491. static void intel_hdmi_mode_set(struct drm_encoder *encoder,
  492. struct drm_display_mode *mode,
  493. struct drm_display_mode *adjusted_mode)
  494. {
  495. struct drm_device *dev = encoder->dev;
  496. struct drm_i915_private *dev_priv = dev->dev_private;
  497. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  498. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  499. u32 sdvox;
  500. sdvox = SDVO_ENCODING_HDMI;
  501. if (!HAS_PCH_SPLIT(dev))
  502. sdvox |= intel_hdmi->color_range;
  503. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  504. sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
  505. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  506. sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
  507. if (intel_crtc->bpp > 24)
  508. sdvox |= COLOR_FORMAT_12bpc;
  509. else
  510. sdvox |= COLOR_FORMAT_8bpc;
  511. /* Required on CPT */
  512. if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
  513. sdvox |= HDMI_MODE_SELECT;
  514. if (intel_hdmi->has_audio) {
  515. DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
  516. pipe_name(intel_crtc->pipe));
  517. sdvox |= SDVO_AUDIO_ENABLE;
  518. sdvox |= SDVO_NULL_PACKETS_DURING_VSYNC;
  519. intel_write_eld(encoder, adjusted_mode);
  520. }
  521. if (HAS_PCH_CPT(dev))
  522. sdvox |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
  523. else if (intel_crtc->pipe == PIPE_B)
  524. sdvox |= SDVO_PIPE_B_SELECT;
  525. I915_WRITE(intel_hdmi->sdvox_reg, sdvox);
  526. POSTING_READ(intel_hdmi->sdvox_reg);
  527. intel_hdmi->set_infoframes(encoder, adjusted_mode);
  528. }
  529. static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
  530. enum pipe *pipe)
  531. {
  532. struct drm_device *dev = encoder->base.dev;
  533. struct drm_i915_private *dev_priv = dev->dev_private;
  534. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  535. u32 tmp;
  536. tmp = I915_READ(intel_hdmi->sdvox_reg);
  537. if (!(tmp & SDVO_ENABLE))
  538. return false;
  539. if (HAS_PCH_CPT(dev))
  540. *pipe = PORT_TO_PIPE_CPT(tmp);
  541. else
  542. *pipe = PORT_TO_PIPE(tmp);
  543. return true;
  544. }
  545. static void intel_enable_hdmi(struct intel_encoder *encoder)
  546. {
  547. struct drm_device *dev = encoder->base.dev;
  548. struct drm_i915_private *dev_priv = dev->dev_private;
  549. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  550. u32 temp;
  551. u32 enable_bits = SDVO_ENABLE;
  552. if (intel_hdmi->has_audio)
  553. enable_bits |= SDVO_AUDIO_ENABLE;
  554. temp = I915_READ(intel_hdmi->sdvox_reg);
  555. /* HW workaround for IBX, we need to move the port to transcoder A
  556. * before disabling it. */
  557. if (HAS_PCH_IBX(dev)) {
  558. struct drm_crtc *crtc = encoder->base.crtc;
  559. int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
  560. /* Restore the transcoder select bit. */
  561. if (pipe == PIPE_B)
  562. enable_bits |= SDVO_PIPE_B_SELECT;
  563. }
  564. /* HW workaround, need to toggle enable bit off and on for 12bpc, but
  565. * we do this anyway which shows more stable in testing.
  566. */
  567. if (HAS_PCH_SPLIT(dev)) {
  568. I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
  569. POSTING_READ(intel_hdmi->sdvox_reg);
  570. }
  571. temp |= enable_bits;
  572. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  573. POSTING_READ(intel_hdmi->sdvox_reg);
  574. /* HW workaround, need to write this twice for issue that may result
  575. * in first write getting masked.
  576. */
  577. if (HAS_PCH_SPLIT(dev)) {
  578. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  579. POSTING_READ(intel_hdmi->sdvox_reg);
  580. }
  581. }
  582. static void intel_disable_hdmi(struct intel_encoder *encoder)
  583. {
  584. struct drm_device *dev = encoder->base.dev;
  585. struct drm_i915_private *dev_priv = dev->dev_private;
  586. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  587. u32 temp;
  588. u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
  589. temp = I915_READ(intel_hdmi->sdvox_reg);
  590. /* HW workaround for IBX, we need to move the port to transcoder A
  591. * before disabling it. */
  592. if (HAS_PCH_IBX(dev)) {
  593. struct drm_crtc *crtc = encoder->base.crtc;
  594. int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
  595. if (temp & SDVO_PIPE_B_SELECT) {
  596. temp &= ~SDVO_PIPE_B_SELECT;
  597. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  598. POSTING_READ(intel_hdmi->sdvox_reg);
  599. /* Again we need to write this twice. */
  600. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  601. POSTING_READ(intel_hdmi->sdvox_reg);
  602. /* Transcoder selection bits only update
  603. * effectively on vblank. */
  604. if (crtc)
  605. intel_wait_for_vblank(dev, pipe);
  606. else
  607. msleep(50);
  608. }
  609. }
  610. /* HW workaround, need to toggle enable bit off and on for 12bpc, but
  611. * we do this anyway which shows more stable in testing.
  612. */
  613. if (HAS_PCH_SPLIT(dev)) {
  614. I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
  615. POSTING_READ(intel_hdmi->sdvox_reg);
  616. }
  617. temp &= ~enable_bits;
  618. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  619. POSTING_READ(intel_hdmi->sdvox_reg);
  620. /* HW workaround, need to write this twice for issue that may result
  621. * in first write getting masked.
  622. */
  623. if (HAS_PCH_SPLIT(dev)) {
  624. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  625. POSTING_READ(intel_hdmi->sdvox_reg);
  626. }
  627. }
  628. static int intel_hdmi_mode_valid(struct drm_connector *connector,
  629. struct drm_display_mode *mode)
  630. {
  631. if (mode->clock > 165000)
  632. return MODE_CLOCK_HIGH;
  633. if (mode->clock < 20000)
  634. return MODE_CLOCK_LOW;
  635. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  636. return MODE_NO_DBLESCAN;
  637. return MODE_OK;
  638. }
  639. bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
  640. const struct drm_display_mode *mode,
  641. struct drm_display_mode *adjusted_mode)
  642. {
  643. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  644. if (intel_hdmi->color_range_auto) {
  645. /* See CEA-861-E - 5.1 Default Encoding Parameters */
  646. if (intel_hdmi->has_hdmi_sink &&
  647. drm_match_cea_mode(adjusted_mode) > 1)
  648. intel_hdmi->color_range = SDVO_COLOR_RANGE_16_235;
  649. else
  650. intel_hdmi->color_range = 0;
  651. }
  652. if (intel_hdmi->color_range)
  653. adjusted_mode->private_flags |= INTEL_MODE_LIMITED_COLOR_RANGE;
  654. return true;
  655. }
  656. static enum drm_connector_status
  657. intel_hdmi_detect(struct drm_connector *connector, bool force)
  658. {
  659. struct drm_device *dev = connector->dev;
  660. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  661. struct intel_digital_port *intel_dig_port =
  662. hdmi_to_dig_port(intel_hdmi);
  663. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  664. struct drm_i915_private *dev_priv = dev->dev_private;
  665. struct edid *edid;
  666. enum drm_connector_status status = connector_status_disconnected;
  667. intel_hdmi->has_hdmi_sink = false;
  668. intel_hdmi->has_audio = false;
  669. intel_hdmi->rgb_quant_range_selectable = false;
  670. edid = drm_get_edid(connector,
  671. intel_gmbus_get_adapter(dev_priv,
  672. intel_hdmi->ddc_bus));
  673. if (edid) {
  674. if (edid->input & DRM_EDID_INPUT_DIGITAL) {
  675. status = connector_status_connected;
  676. if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
  677. intel_hdmi->has_hdmi_sink =
  678. drm_detect_hdmi_monitor(edid);
  679. intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
  680. intel_hdmi->rgb_quant_range_selectable =
  681. drm_rgb_quant_range_selectable(edid);
  682. }
  683. kfree(edid);
  684. }
  685. if (status == connector_status_connected) {
  686. if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
  687. intel_hdmi->has_audio =
  688. (intel_hdmi->force_audio == HDMI_AUDIO_ON);
  689. intel_encoder->type = INTEL_OUTPUT_HDMI;
  690. }
  691. return status;
  692. }
  693. static int intel_hdmi_get_modes(struct drm_connector *connector)
  694. {
  695. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  696. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  697. /* We should parse the EDID data and find out if it's an HDMI sink so
  698. * we can send audio to it.
  699. */
  700. return intel_ddc_get_modes(connector,
  701. intel_gmbus_get_adapter(dev_priv,
  702. intel_hdmi->ddc_bus));
  703. }
  704. static bool
  705. intel_hdmi_detect_audio(struct drm_connector *connector)
  706. {
  707. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  708. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  709. struct edid *edid;
  710. bool has_audio = false;
  711. edid = drm_get_edid(connector,
  712. intel_gmbus_get_adapter(dev_priv,
  713. intel_hdmi->ddc_bus));
  714. if (edid) {
  715. if (edid->input & DRM_EDID_INPUT_DIGITAL)
  716. has_audio = drm_detect_monitor_audio(edid);
  717. kfree(edid);
  718. }
  719. return has_audio;
  720. }
  721. static int
  722. intel_hdmi_set_property(struct drm_connector *connector,
  723. struct drm_property *property,
  724. uint64_t val)
  725. {
  726. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  727. struct intel_digital_port *intel_dig_port =
  728. hdmi_to_dig_port(intel_hdmi);
  729. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  730. int ret;
  731. ret = drm_object_property_set_value(&connector->base, property, val);
  732. if (ret)
  733. return ret;
  734. if (property == dev_priv->force_audio_property) {
  735. enum hdmi_force_audio i = val;
  736. bool has_audio;
  737. if (i == intel_hdmi->force_audio)
  738. return 0;
  739. intel_hdmi->force_audio = i;
  740. if (i == HDMI_AUDIO_AUTO)
  741. has_audio = intel_hdmi_detect_audio(connector);
  742. else
  743. has_audio = (i == HDMI_AUDIO_ON);
  744. if (i == HDMI_AUDIO_OFF_DVI)
  745. intel_hdmi->has_hdmi_sink = 0;
  746. intel_hdmi->has_audio = has_audio;
  747. goto done;
  748. }
  749. if (property == dev_priv->broadcast_rgb_property) {
  750. switch (val) {
  751. case INTEL_BROADCAST_RGB_AUTO:
  752. intel_hdmi->color_range_auto = true;
  753. break;
  754. case INTEL_BROADCAST_RGB_FULL:
  755. intel_hdmi->color_range_auto = false;
  756. intel_hdmi->color_range = 0;
  757. break;
  758. case INTEL_BROADCAST_RGB_LIMITED:
  759. intel_hdmi->color_range_auto = false;
  760. intel_hdmi->color_range = SDVO_COLOR_RANGE_16_235;
  761. break;
  762. default:
  763. return -EINVAL;
  764. }
  765. goto done;
  766. }
  767. return -EINVAL;
  768. done:
  769. if (intel_dig_port->base.base.crtc)
  770. intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
  771. return 0;
  772. }
  773. static void intel_hdmi_destroy(struct drm_connector *connector)
  774. {
  775. drm_sysfs_connector_remove(connector);
  776. drm_connector_cleanup(connector);
  777. kfree(connector);
  778. }
  779. static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
  780. .mode_fixup = intel_hdmi_mode_fixup,
  781. .mode_set = intel_hdmi_mode_set,
  782. };
  783. static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
  784. .dpms = intel_connector_dpms,
  785. .detect = intel_hdmi_detect,
  786. .fill_modes = drm_helper_probe_single_connector_modes,
  787. .set_property = intel_hdmi_set_property,
  788. .destroy = intel_hdmi_destroy,
  789. };
  790. static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
  791. .get_modes = intel_hdmi_get_modes,
  792. .mode_valid = intel_hdmi_mode_valid,
  793. .best_encoder = intel_best_encoder,
  794. };
  795. static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
  796. .destroy = intel_encoder_destroy,
  797. };
  798. static void
  799. intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
  800. {
  801. intel_attach_force_audio_property(connector);
  802. intel_attach_broadcast_rgb_property(connector);
  803. intel_hdmi->color_range_auto = true;
  804. }
  805. void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
  806. struct intel_connector *intel_connector)
  807. {
  808. struct drm_connector *connector = &intel_connector->base;
  809. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  810. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  811. struct drm_device *dev = intel_encoder->base.dev;
  812. struct drm_i915_private *dev_priv = dev->dev_private;
  813. enum port port = intel_dig_port->port;
  814. drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
  815. DRM_MODE_CONNECTOR_HDMIA);
  816. drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
  817. connector->polled = DRM_CONNECTOR_POLL_HPD;
  818. connector->interlace_allowed = 1;
  819. connector->doublescan_allowed = 0;
  820. switch (port) {
  821. case PORT_B:
  822. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  823. dev_priv->hotplug_supported_mask |= PORTB_HOTPLUG_INT_STATUS;
  824. break;
  825. case PORT_C:
  826. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  827. dev_priv->hotplug_supported_mask |= PORTC_HOTPLUG_INT_STATUS;
  828. break;
  829. case PORT_D:
  830. intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
  831. dev_priv->hotplug_supported_mask |= PORTD_HOTPLUG_INT_STATUS;
  832. break;
  833. case PORT_A:
  834. /* Internal port only for eDP. */
  835. default:
  836. BUG();
  837. }
  838. if (!HAS_PCH_SPLIT(dev)) {
  839. intel_hdmi->write_infoframe = g4x_write_infoframe;
  840. intel_hdmi->set_infoframes = g4x_set_infoframes;
  841. } else if (IS_VALLEYVIEW(dev)) {
  842. intel_hdmi->write_infoframe = vlv_write_infoframe;
  843. intel_hdmi->set_infoframes = vlv_set_infoframes;
  844. } else if (IS_HASWELL(dev)) {
  845. intel_hdmi->write_infoframe = hsw_write_infoframe;
  846. intel_hdmi->set_infoframes = hsw_set_infoframes;
  847. } else if (HAS_PCH_IBX(dev)) {
  848. intel_hdmi->write_infoframe = ibx_write_infoframe;
  849. intel_hdmi->set_infoframes = ibx_set_infoframes;
  850. } else {
  851. intel_hdmi->write_infoframe = cpt_write_infoframe;
  852. intel_hdmi->set_infoframes = cpt_set_infoframes;
  853. }
  854. if (HAS_DDI(dev))
  855. intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
  856. else
  857. intel_connector->get_hw_state = intel_connector_get_hw_state;
  858. intel_hdmi_add_properties(intel_hdmi, connector);
  859. intel_connector_attach_encoder(intel_connector, intel_encoder);
  860. drm_sysfs_connector_add(connector);
  861. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  862. * 0xd. Failure to do so will result in spurious interrupts being
  863. * generated on the port when a cable is not attached.
  864. */
  865. if (IS_G4X(dev) && !IS_GM45(dev)) {
  866. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  867. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  868. }
  869. }
  870. void intel_hdmi_init(struct drm_device *dev, int sdvox_reg, enum port port)
  871. {
  872. struct intel_digital_port *intel_dig_port;
  873. struct intel_encoder *intel_encoder;
  874. struct drm_encoder *encoder;
  875. struct intel_connector *intel_connector;
  876. intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
  877. if (!intel_dig_port)
  878. return;
  879. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  880. if (!intel_connector) {
  881. kfree(intel_dig_port);
  882. return;
  883. }
  884. intel_encoder = &intel_dig_port->base;
  885. encoder = &intel_encoder->base;
  886. drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
  887. DRM_MODE_ENCODER_TMDS);
  888. drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs);
  889. intel_encoder->enable = intel_enable_hdmi;
  890. intel_encoder->disable = intel_disable_hdmi;
  891. intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
  892. intel_encoder->type = INTEL_OUTPUT_HDMI;
  893. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  894. intel_encoder->cloneable = false;
  895. intel_dig_port->port = port;
  896. intel_dig_port->hdmi.sdvox_reg = sdvox_reg;
  897. intel_dig_port->dp.output_reg = 0;
  898. intel_hdmi_init_connector(intel_dig_port, intel_connector);
  899. }