intel_drv.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698
  1. /*
  2. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright (c) 2007-2008 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  23. * IN THE SOFTWARE.
  24. */
  25. #ifndef __INTEL_DRV_H__
  26. #define __INTEL_DRV_H__
  27. #include <linux/i2c.h>
  28. #include <drm/i915_drm.h>
  29. #include "i915_drv.h"
  30. #include <drm/drm_crtc.h>
  31. #include <drm/drm_crtc_helper.h>
  32. #include <drm/drm_fb_helper.h>
  33. #include <drm/drm_dp_helper.h>
  34. #define _wait_for(COND, MS, W) ({ \
  35. unsigned long timeout__ = jiffies + msecs_to_jiffies(MS); \
  36. int ret__ = 0; \
  37. while (!(COND)) { \
  38. if (time_after(jiffies, timeout__)) { \
  39. ret__ = -ETIMEDOUT; \
  40. break; \
  41. } \
  42. if (W && drm_can_sleep()) { \
  43. msleep(W); \
  44. } else { \
  45. cpu_relax(); \
  46. } \
  47. } \
  48. ret__; \
  49. })
  50. #define wait_for_atomic_us(COND, US) ({ \
  51. unsigned long timeout__ = jiffies + usecs_to_jiffies(US); \
  52. int ret__ = 0; \
  53. while (!(COND)) { \
  54. if (time_after(jiffies, timeout__)) { \
  55. ret__ = -ETIMEDOUT; \
  56. break; \
  57. } \
  58. cpu_relax(); \
  59. } \
  60. ret__; \
  61. })
  62. #define wait_for(COND, MS) _wait_for(COND, MS, 1)
  63. #define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
  64. #define KHz(x) (1000*x)
  65. #define MHz(x) KHz(1000*x)
  66. /*
  67. * Display related stuff
  68. */
  69. /* store information about an Ixxx DVO */
  70. /* The i830->i865 use multiple DVOs with multiple i2cs */
  71. /* the i915, i945 have a single sDVO i2c bus - which is different */
  72. #define MAX_OUTPUTS 6
  73. /* maximum connectors per crtcs in the mode set */
  74. #define INTELFB_CONN_LIMIT 4
  75. #define INTEL_I2C_BUS_DVO 1
  76. #define INTEL_I2C_BUS_SDVO 2
  77. /* these are outputs from the chip - integrated only
  78. external chips are via DVO or SDVO output */
  79. #define INTEL_OUTPUT_UNUSED 0
  80. #define INTEL_OUTPUT_ANALOG 1
  81. #define INTEL_OUTPUT_DVO 2
  82. #define INTEL_OUTPUT_SDVO 3
  83. #define INTEL_OUTPUT_LVDS 4
  84. #define INTEL_OUTPUT_TVOUT 5
  85. #define INTEL_OUTPUT_HDMI 6
  86. #define INTEL_OUTPUT_DISPLAYPORT 7
  87. #define INTEL_OUTPUT_EDP 8
  88. #define INTEL_OUTPUT_UNKNOWN 9
  89. #define INTEL_DVO_CHIP_NONE 0
  90. #define INTEL_DVO_CHIP_LVDS 1
  91. #define INTEL_DVO_CHIP_TMDS 2
  92. #define INTEL_DVO_CHIP_TVOUT 4
  93. /* drm_display_mode->private_flags */
  94. #define INTEL_MODE_PIXEL_MULTIPLIER_SHIFT (0x0)
  95. #define INTEL_MODE_PIXEL_MULTIPLIER_MASK (0xf << INTEL_MODE_PIXEL_MULTIPLIER_SHIFT)
  96. #define INTEL_MODE_DP_FORCE_6BPC (0x10)
  97. /* This flag must be set by the encoder's mode_fixup if it changes the crtc
  98. * timings in the mode to prevent the crtc fixup from overwriting them.
  99. * Currently only lvds needs that. */
  100. #define INTEL_MODE_CRTC_TIMINGS_SET (0x20)
  101. /*
  102. * Set when limited 16-235 (as opposed to full 0-255) RGB color range is
  103. * to be used.
  104. */
  105. #define INTEL_MODE_LIMITED_COLOR_RANGE (0x40)
  106. static inline void
  107. intel_mode_set_pixel_multiplier(struct drm_display_mode *mode,
  108. int multiplier)
  109. {
  110. mode->clock *= multiplier;
  111. mode->private_flags |= multiplier;
  112. }
  113. static inline int
  114. intel_mode_get_pixel_multiplier(const struct drm_display_mode *mode)
  115. {
  116. return (mode->private_flags & INTEL_MODE_PIXEL_MULTIPLIER_MASK) >> INTEL_MODE_PIXEL_MULTIPLIER_SHIFT;
  117. }
  118. struct intel_framebuffer {
  119. struct drm_framebuffer base;
  120. struct drm_i915_gem_object *obj;
  121. };
  122. struct intel_fbdev {
  123. struct drm_fb_helper helper;
  124. struct intel_framebuffer ifb;
  125. struct list_head fbdev_list;
  126. struct drm_display_mode *our_mode;
  127. };
  128. struct intel_encoder {
  129. struct drm_encoder base;
  130. /*
  131. * The new crtc this encoder will be driven from. Only differs from
  132. * base->crtc while a modeset is in progress.
  133. */
  134. struct intel_crtc *new_crtc;
  135. int type;
  136. bool needs_tv_clock;
  137. /*
  138. * Intel hw has only one MUX where encoders could be clone, hence a
  139. * simple flag is enough to compute the possible_clones mask.
  140. */
  141. bool cloneable;
  142. bool connectors_active;
  143. void (*hot_plug)(struct intel_encoder *);
  144. void (*pre_pll_enable)(struct intel_encoder *);
  145. void (*pre_enable)(struct intel_encoder *);
  146. void (*enable)(struct intel_encoder *);
  147. void (*disable)(struct intel_encoder *);
  148. void (*post_disable)(struct intel_encoder *);
  149. /* Read out the current hw state of this connector, returning true if
  150. * the encoder is active. If the encoder is enabled it also set the pipe
  151. * it is connected to in the pipe parameter. */
  152. bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
  153. int crtc_mask;
  154. };
  155. struct intel_panel {
  156. struct drm_display_mode *fixed_mode;
  157. int fitting_mode;
  158. };
  159. struct intel_connector {
  160. struct drm_connector base;
  161. /*
  162. * The fixed encoder this connector is connected to.
  163. */
  164. struct intel_encoder *encoder;
  165. /*
  166. * The new encoder this connector will be driven. Only differs from
  167. * encoder while a modeset is in progress.
  168. */
  169. struct intel_encoder *new_encoder;
  170. /* Reads out the current hw, returning true if the connector is enabled
  171. * and active (i.e. dpms ON state). */
  172. bool (*get_hw_state)(struct intel_connector *);
  173. /* Panel info for eDP and LVDS */
  174. struct intel_panel panel;
  175. /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
  176. struct edid *edid;
  177. };
  178. struct intel_crtc {
  179. struct drm_crtc base;
  180. enum pipe pipe;
  181. enum plane plane;
  182. enum transcoder cpu_transcoder;
  183. u8 lut_r[256], lut_g[256], lut_b[256];
  184. /*
  185. * Whether the crtc and the connected output pipeline is active. Implies
  186. * that crtc->enabled is set, i.e. the current mode configuration has
  187. * some outputs connected to this crtc.
  188. */
  189. bool active;
  190. bool eld_vld;
  191. bool primary_disabled; /* is the crtc obscured by a plane? */
  192. bool lowfreq_avail;
  193. struct intel_overlay *overlay;
  194. struct intel_unpin_work *unpin_work;
  195. int fdi_lanes;
  196. atomic_t unpin_work_count;
  197. /* Display surface base address adjustement for pageflips. Note that on
  198. * gen4+ this only adjusts up to a tile, offsets within a tile are
  199. * handled in the hw itself (with the TILEOFF register). */
  200. unsigned long dspaddr_offset;
  201. struct drm_i915_gem_object *cursor_bo;
  202. uint32_t cursor_addr;
  203. int16_t cursor_x, cursor_y;
  204. int16_t cursor_width, cursor_height;
  205. bool cursor_visible;
  206. unsigned int bpp;
  207. /* We can share PLLs across outputs if the timings match */
  208. struct intel_pch_pll *pch_pll;
  209. uint32_t ddi_pll_sel;
  210. /* reset counter value when the last flip was submitted */
  211. unsigned int reset_counter;
  212. };
  213. struct intel_plane {
  214. struct drm_plane base;
  215. enum pipe pipe;
  216. struct drm_i915_gem_object *obj;
  217. bool can_scale;
  218. int max_downscale;
  219. u32 lut_r[1024], lut_g[1024], lut_b[1024];
  220. void (*update_plane)(struct drm_plane *plane,
  221. struct drm_framebuffer *fb,
  222. struct drm_i915_gem_object *obj,
  223. int crtc_x, int crtc_y,
  224. unsigned int crtc_w, unsigned int crtc_h,
  225. uint32_t x, uint32_t y,
  226. uint32_t src_w, uint32_t src_h);
  227. void (*disable_plane)(struct drm_plane *plane);
  228. int (*update_colorkey)(struct drm_plane *plane,
  229. struct drm_intel_sprite_colorkey *key);
  230. void (*get_colorkey)(struct drm_plane *plane,
  231. struct drm_intel_sprite_colorkey *key);
  232. };
  233. struct intel_watermark_params {
  234. unsigned long fifo_size;
  235. unsigned long max_wm;
  236. unsigned long default_wm;
  237. unsigned long guard_size;
  238. unsigned long cacheline_size;
  239. };
  240. struct cxsr_latency {
  241. int is_desktop;
  242. int is_ddr3;
  243. unsigned long fsb_freq;
  244. unsigned long mem_freq;
  245. unsigned long display_sr;
  246. unsigned long display_hpll_disable;
  247. unsigned long cursor_sr;
  248. unsigned long cursor_hpll_disable;
  249. };
  250. #define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
  251. #define to_intel_connector(x) container_of(x, struct intel_connector, base)
  252. #define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
  253. #define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
  254. #define to_intel_plane(x) container_of(x, struct intel_plane, base)
  255. #define DIP_HEADER_SIZE 5
  256. #define DIP_TYPE_AVI 0x82
  257. #define DIP_VERSION_AVI 0x2
  258. #define DIP_LEN_AVI 13
  259. #define DIP_AVI_PR_1 0
  260. #define DIP_AVI_PR_2 1
  261. #define DIP_AVI_RGB_QUANT_RANGE_DEFAULT (0 << 2)
  262. #define DIP_AVI_RGB_QUANT_RANGE_LIMITED (1 << 2)
  263. #define DIP_AVI_RGB_QUANT_RANGE_FULL (2 << 2)
  264. #define DIP_TYPE_SPD 0x83
  265. #define DIP_VERSION_SPD 0x1
  266. #define DIP_LEN_SPD 25
  267. #define DIP_SPD_UNKNOWN 0
  268. #define DIP_SPD_DSTB 0x1
  269. #define DIP_SPD_DVDP 0x2
  270. #define DIP_SPD_DVHS 0x3
  271. #define DIP_SPD_HDDVR 0x4
  272. #define DIP_SPD_DVC 0x5
  273. #define DIP_SPD_DSC 0x6
  274. #define DIP_SPD_VCD 0x7
  275. #define DIP_SPD_GAME 0x8
  276. #define DIP_SPD_PC 0x9
  277. #define DIP_SPD_BD 0xa
  278. #define DIP_SPD_SCD 0xb
  279. struct dip_infoframe {
  280. uint8_t type; /* HB0 */
  281. uint8_t ver; /* HB1 */
  282. uint8_t len; /* HB2 - body len, not including checksum */
  283. uint8_t ecc; /* Header ECC */
  284. uint8_t checksum; /* PB0 */
  285. union {
  286. struct {
  287. /* PB1 - Y 6:5, A 4:4, B 3:2, S 1:0 */
  288. uint8_t Y_A_B_S;
  289. /* PB2 - C 7:6, M 5:4, R 3:0 */
  290. uint8_t C_M_R;
  291. /* PB3 - ITC 7:7, EC 6:4, Q 3:2, SC 1:0 */
  292. uint8_t ITC_EC_Q_SC;
  293. /* PB4 - VIC 6:0 */
  294. uint8_t VIC;
  295. /* PB5 - YQ 7:6, CN 5:4, PR 3:0 */
  296. uint8_t YQ_CN_PR;
  297. /* PB6 to PB13 */
  298. uint16_t top_bar_end;
  299. uint16_t bottom_bar_start;
  300. uint16_t left_bar_end;
  301. uint16_t right_bar_start;
  302. } __attribute__ ((packed)) avi;
  303. struct {
  304. uint8_t vn[8];
  305. uint8_t pd[16];
  306. uint8_t sdi;
  307. } __attribute__ ((packed)) spd;
  308. uint8_t payload[27];
  309. } __attribute__ ((packed)) body;
  310. } __attribute__((packed));
  311. struct intel_hdmi {
  312. u32 sdvox_reg;
  313. int ddc_bus;
  314. uint32_t color_range;
  315. bool color_range_auto;
  316. bool has_hdmi_sink;
  317. bool has_audio;
  318. enum hdmi_force_audio force_audio;
  319. bool rgb_quant_range_selectable;
  320. void (*write_infoframe)(struct drm_encoder *encoder,
  321. struct dip_infoframe *frame);
  322. void (*set_infoframes)(struct drm_encoder *encoder,
  323. struct drm_display_mode *adjusted_mode);
  324. };
  325. #define DP_MAX_DOWNSTREAM_PORTS 0x10
  326. #define DP_LINK_CONFIGURATION_SIZE 9
  327. struct intel_dp {
  328. uint32_t output_reg;
  329. uint32_t DP;
  330. uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
  331. bool has_audio;
  332. enum hdmi_force_audio force_audio;
  333. uint32_t color_range;
  334. bool color_range_auto;
  335. uint8_t link_bw;
  336. uint8_t lane_count;
  337. uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
  338. uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
  339. struct i2c_adapter adapter;
  340. struct i2c_algo_dp_aux_data algo;
  341. bool is_pch_edp;
  342. uint8_t train_set[4];
  343. int panel_power_up_delay;
  344. int panel_power_down_delay;
  345. int panel_power_cycle_delay;
  346. int backlight_on_delay;
  347. int backlight_off_delay;
  348. struct delayed_work panel_vdd_work;
  349. bool want_panel_vdd;
  350. struct intel_connector *attached_connector;
  351. };
  352. struct intel_digital_port {
  353. struct intel_encoder base;
  354. enum port port;
  355. u32 port_reversal;
  356. struct intel_dp dp;
  357. struct intel_hdmi hdmi;
  358. };
  359. static inline struct drm_crtc *
  360. intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
  361. {
  362. struct drm_i915_private *dev_priv = dev->dev_private;
  363. return dev_priv->pipe_to_crtc_mapping[pipe];
  364. }
  365. static inline struct drm_crtc *
  366. intel_get_crtc_for_plane(struct drm_device *dev, int plane)
  367. {
  368. struct drm_i915_private *dev_priv = dev->dev_private;
  369. return dev_priv->plane_to_crtc_mapping[plane];
  370. }
  371. struct intel_unpin_work {
  372. struct work_struct work;
  373. struct drm_crtc *crtc;
  374. struct drm_i915_gem_object *old_fb_obj;
  375. struct drm_i915_gem_object *pending_flip_obj;
  376. struct drm_pending_vblank_event *event;
  377. atomic_t pending;
  378. #define INTEL_FLIP_INACTIVE 0
  379. #define INTEL_FLIP_PENDING 1
  380. #define INTEL_FLIP_COMPLETE 2
  381. bool enable_stall_check;
  382. };
  383. struct intel_fbc_work {
  384. struct delayed_work work;
  385. struct drm_crtc *crtc;
  386. struct drm_framebuffer *fb;
  387. int interval;
  388. };
  389. int intel_pch_rawclk(struct drm_device *dev);
  390. int intel_connector_update_modes(struct drm_connector *connector,
  391. struct edid *edid);
  392. int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
  393. extern void intel_attach_force_audio_property(struct drm_connector *connector);
  394. extern void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
  395. extern void intel_crt_init(struct drm_device *dev);
  396. extern void intel_hdmi_init(struct drm_device *dev,
  397. int sdvox_reg, enum port port);
  398. extern void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
  399. struct intel_connector *intel_connector);
  400. extern struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
  401. extern bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
  402. const struct drm_display_mode *mode,
  403. struct drm_display_mode *adjusted_mode);
  404. extern void intel_dip_infoframe_csum(struct dip_infoframe *avi_if);
  405. extern bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg,
  406. bool is_sdvob);
  407. extern void intel_dvo_init(struct drm_device *dev);
  408. extern void intel_tv_init(struct drm_device *dev);
  409. extern void intel_mark_busy(struct drm_device *dev);
  410. extern void intel_mark_fb_busy(struct drm_i915_gem_object *obj);
  411. extern void intel_mark_idle(struct drm_device *dev);
  412. extern bool intel_lvds_init(struct drm_device *dev);
  413. extern bool intel_is_dual_link_lvds(struct drm_device *dev);
  414. extern void intel_dp_init(struct drm_device *dev, int output_reg,
  415. enum port port);
  416. extern void intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
  417. struct intel_connector *intel_connector);
  418. void
  419. intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
  420. struct drm_display_mode *adjusted_mode);
  421. extern void intel_dp_init_link_config(struct intel_dp *intel_dp);
  422. extern void intel_dp_start_link_train(struct intel_dp *intel_dp);
  423. extern void intel_dp_complete_link_train(struct intel_dp *intel_dp);
  424. extern void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
  425. extern void intel_dp_encoder_destroy(struct drm_encoder *encoder);
  426. extern void intel_dp_check_link_status(struct intel_dp *intel_dp);
  427. extern bool intel_dp_mode_fixup(struct drm_encoder *encoder,
  428. const struct drm_display_mode *mode,
  429. struct drm_display_mode *adjusted_mode);
  430. extern bool intel_dpd_is_edp(struct drm_device *dev);
  431. extern void ironlake_edp_backlight_on(struct intel_dp *intel_dp);
  432. extern void ironlake_edp_backlight_off(struct intel_dp *intel_dp);
  433. extern void ironlake_edp_panel_on(struct intel_dp *intel_dp);
  434. extern void ironlake_edp_panel_off(struct intel_dp *intel_dp);
  435. extern void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp);
  436. extern void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
  437. extern void intel_edp_link_config(struct intel_encoder *, int *, int *);
  438. extern int intel_edp_target_clock(struct intel_encoder *,
  439. struct drm_display_mode *mode);
  440. extern bool intel_encoder_is_pch_edp(struct drm_encoder *encoder);
  441. extern int intel_plane_init(struct drm_device *dev, enum pipe pipe);
  442. extern void intel_flush_display_plane(struct drm_i915_private *dev_priv,
  443. enum plane plane);
  444. /* intel_panel.c */
  445. extern int intel_panel_init(struct intel_panel *panel,
  446. struct drm_display_mode *fixed_mode);
  447. extern void intel_panel_fini(struct intel_panel *panel);
  448. extern void intel_fixed_panel_mode(struct drm_display_mode *fixed_mode,
  449. struct drm_display_mode *adjusted_mode);
  450. extern void intel_pch_panel_fitting(struct drm_device *dev,
  451. int fitting_mode,
  452. const struct drm_display_mode *mode,
  453. struct drm_display_mode *adjusted_mode);
  454. extern u32 intel_panel_get_max_backlight(struct drm_device *dev);
  455. extern void intel_panel_set_backlight(struct drm_device *dev, u32 level);
  456. extern int intel_panel_setup_backlight(struct drm_connector *connector);
  457. extern void intel_panel_enable_backlight(struct drm_device *dev,
  458. enum pipe pipe);
  459. extern void intel_panel_disable_backlight(struct drm_device *dev);
  460. extern void intel_panel_destroy_backlight(struct drm_device *dev);
  461. extern enum drm_connector_status intel_panel_detect(struct drm_device *dev);
  462. struct intel_set_config {
  463. struct drm_encoder **save_connector_encoders;
  464. struct drm_crtc **save_encoder_crtcs;
  465. bool fb_changed;
  466. bool mode_changed;
  467. };
  468. extern int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
  469. int x, int y, struct drm_framebuffer *old_fb);
  470. extern void intel_modeset_disable(struct drm_device *dev);
  471. extern void intel_crtc_restore_mode(struct drm_crtc *crtc);
  472. extern void intel_crtc_load_lut(struct drm_crtc *crtc);
  473. extern void intel_crtc_update_dpms(struct drm_crtc *crtc);
  474. extern void intel_encoder_destroy(struct drm_encoder *encoder);
  475. extern void intel_encoder_dpms(struct intel_encoder *encoder, int mode);
  476. extern bool intel_encoder_check_is_cloned(struct intel_encoder *encoder);
  477. extern void intel_connector_dpms(struct drm_connector *, int mode);
  478. extern bool intel_connector_get_hw_state(struct intel_connector *connector);
  479. extern void intel_modeset_check_state(struct drm_device *dev);
  480. static inline struct intel_encoder *intel_attached_encoder(struct drm_connector *connector)
  481. {
  482. return to_intel_connector(connector)->encoder;
  483. }
  484. static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
  485. {
  486. struct intel_digital_port *intel_dig_port =
  487. container_of(encoder, struct intel_digital_port, base.base);
  488. return &intel_dig_port->dp;
  489. }
  490. static inline struct intel_digital_port *
  491. enc_to_dig_port(struct drm_encoder *encoder)
  492. {
  493. return container_of(encoder, struct intel_digital_port, base.base);
  494. }
  495. static inline struct intel_digital_port *
  496. dp_to_dig_port(struct intel_dp *intel_dp)
  497. {
  498. return container_of(intel_dp, struct intel_digital_port, dp);
  499. }
  500. static inline struct intel_digital_port *
  501. hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
  502. {
  503. return container_of(intel_hdmi, struct intel_digital_port, hdmi);
  504. }
  505. bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
  506. struct intel_digital_port *port);
  507. extern void intel_connector_attach_encoder(struct intel_connector *connector,
  508. struct intel_encoder *encoder);
  509. extern struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
  510. extern struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
  511. struct drm_crtc *crtc);
  512. int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
  513. struct drm_file *file_priv);
  514. extern enum transcoder
  515. intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
  516. enum pipe pipe);
  517. extern void intel_wait_for_vblank(struct drm_device *dev, int pipe);
  518. extern void intel_wait_for_pipe_off(struct drm_device *dev, int pipe);
  519. extern int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
  520. struct intel_load_detect_pipe {
  521. struct drm_framebuffer *release_fb;
  522. bool load_detect_temp;
  523. int dpms_mode;
  524. };
  525. extern bool intel_get_load_detect_pipe(struct drm_connector *connector,
  526. struct drm_display_mode *mode,
  527. struct intel_load_detect_pipe *old);
  528. extern void intel_release_load_detect_pipe(struct drm_connector *connector,
  529. struct intel_load_detect_pipe *old);
  530. extern void intelfb_restore(void);
  531. extern void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  532. u16 blue, int regno);
  533. extern void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  534. u16 *blue, int regno);
  535. extern void intel_enable_clock_gating(struct drm_device *dev);
  536. extern int intel_pin_and_fence_fb_obj(struct drm_device *dev,
  537. struct drm_i915_gem_object *obj,
  538. struct intel_ring_buffer *pipelined);
  539. extern void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
  540. extern int intel_framebuffer_init(struct drm_device *dev,
  541. struct intel_framebuffer *ifb,
  542. struct drm_mode_fb_cmd2 *mode_cmd,
  543. struct drm_i915_gem_object *obj);
  544. extern int intel_fbdev_init(struct drm_device *dev);
  545. extern void intel_fbdev_initial_config(struct drm_device *dev);
  546. extern void intel_fbdev_fini(struct drm_device *dev);
  547. extern void intel_fbdev_set_suspend(struct drm_device *dev, int state);
  548. extern void intel_prepare_page_flip(struct drm_device *dev, int plane);
  549. extern void intel_finish_page_flip(struct drm_device *dev, int pipe);
  550. extern void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
  551. extern void intel_setup_overlay(struct drm_device *dev);
  552. extern void intel_cleanup_overlay(struct drm_device *dev);
  553. extern int intel_overlay_switch_off(struct intel_overlay *overlay);
  554. extern int intel_overlay_put_image(struct drm_device *dev, void *data,
  555. struct drm_file *file_priv);
  556. extern int intel_overlay_attrs(struct drm_device *dev, void *data,
  557. struct drm_file *file_priv);
  558. extern void intel_fb_output_poll_changed(struct drm_device *dev);
  559. extern void intel_fb_restore_mode(struct drm_device *dev);
  560. extern void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
  561. bool state);
  562. #define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
  563. #define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
  564. extern void intel_init_clock_gating(struct drm_device *dev);
  565. extern void intel_write_eld(struct drm_encoder *encoder,
  566. struct drm_display_mode *mode);
  567. extern void intel_cpt_verify_modeset(struct drm_device *dev, int pipe);
  568. extern void intel_prepare_ddi(struct drm_device *dev);
  569. extern void hsw_fdi_link_train(struct drm_crtc *crtc);
  570. extern void intel_ddi_init(struct drm_device *dev, enum port port);
  571. /* For use by IVB LP watermark workaround in intel_sprite.c */
  572. extern void intel_update_watermarks(struct drm_device *dev);
  573. extern void intel_update_sprite_watermarks(struct drm_device *dev, int pipe,
  574. uint32_t sprite_width,
  575. int pixel_size);
  576. extern void intel_update_linetime_watermarks(struct drm_device *dev, int pipe,
  577. struct drm_display_mode *mode);
  578. extern unsigned long intel_gen4_compute_page_offset(int *x, int *y,
  579. unsigned int tiling_mode,
  580. unsigned int bpp,
  581. unsigned int pitch);
  582. extern int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
  583. struct drm_file *file_priv);
  584. extern int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
  585. struct drm_file *file_priv);
  586. extern u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg);
  587. /* Power-related functions, located in intel_pm.c */
  588. extern void intel_init_pm(struct drm_device *dev);
  589. /* FBC */
  590. extern bool intel_fbc_enabled(struct drm_device *dev);
  591. extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
  592. extern void intel_update_fbc(struct drm_device *dev);
  593. /* IPS */
  594. extern void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
  595. extern void intel_gpu_ips_teardown(void);
  596. extern void intel_init_power_well(struct drm_device *dev);
  597. extern void intel_set_power_well(struct drm_device *dev, bool enable);
  598. extern void intel_enable_gt_powersave(struct drm_device *dev);
  599. extern void intel_disable_gt_powersave(struct drm_device *dev);
  600. extern void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv);
  601. extern void ironlake_teardown_rc6(struct drm_device *dev);
  602. extern bool intel_ddi_get_hw_state(struct intel_encoder *encoder,
  603. enum pipe *pipe);
  604. extern int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
  605. extern void intel_ddi_pll_init(struct drm_device *dev);
  606. extern void intel_ddi_enable_pipe_func(struct drm_crtc *crtc);
  607. extern void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
  608. enum transcoder cpu_transcoder);
  609. extern void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
  610. extern void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
  611. extern void intel_ddi_setup_hw_pll_state(struct drm_device *dev);
  612. extern bool intel_ddi_pll_mode_set(struct drm_crtc *crtc, int clock);
  613. extern void intel_ddi_put_crtc_pll(struct drm_crtc *crtc);
  614. extern void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
  615. extern void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
  616. extern bool
  617. intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
  618. extern void intel_ddi_fdi_disable(struct drm_crtc *crtc);
  619. #endif /* __INTEL_DRV_H__ */