intel_dp.c 82 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Keith Packard <keithp@keithp.com>
  25. *
  26. */
  27. #include <linux/i2c.h>
  28. #include <linux/slab.h>
  29. #include <linux/export.h>
  30. #include <drm/drmP.h>
  31. #include <drm/drm_crtc.h>
  32. #include <drm/drm_crtc_helper.h>
  33. #include <drm/drm_edid.h>
  34. #include "intel_drv.h"
  35. #include <drm/i915_drm.h>
  36. #include "i915_drv.h"
  37. #define DP_LINK_CHECK_TIMEOUT (10 * 1000)
  38. /**
  39. * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
  40. * @intel_dp: DP struct
  41. *
  42. * If a CPU or PCH DP output is attached to an eDP panel, this function
  43. * will return true, and false otherwise.
  44. */
  45. static bool is_edp(struct intel_dp *intel_dp)
  46. {
  47. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  48. return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
  49. }
  50. /**
  51. * is_pch_edp - is the port on the PCH and attached to an eDP panel?
  52. * @intel_dp: DP struct
  53. *
  54. * Returns true if the given DP struct corresponds to a PCH DP port attached
  55. * to an eDP panel, false otherwise. Helpful for determining whether we
  56. * may need FDI resources for a given DP output or not.
  57. */
  58. static bool is_pch_edp(struct intel_dp *intel_dp)
  59. {
  60. return intel_dp->is_pch_edp;
  61. }
  62. /**
  63. * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
  64. * @intel_dp: DP struct
  65. *
  66. * Returns true if the given DP struct corresponds to a CPU eDP port.
  67. */
  68. static bool is_cpu_edp(struct intel_dp *intel_dp)
  69. {
  70. return is_edp(intel_dp) && !is_pch_edp(intel_dp);
  71. }
  72. static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
  73. {
  74. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  75. return intel_dig_port->base.base.dev;
  76. }
  77. static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
  78. {
  79. return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
  80. }
  81. /**
  82. * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
  83. * @encoder: DRM encoder
  84. *
  85. * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
  86. * by intel_display.c.
  87. */
  88. bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
  89. {
  90. struct intel_dp *intel_dp;
  91. if (!encoder)
  92. return false;
  93. intel_dp = enc_to_intel_dp(encoder);
  94. return is_pch_edp(intel_dp);
  95. }
  96. static void intel_dp_link_down(struct intel_dp *intel_dp);
  97. void
  98. intel_edp_link_config(struct intel_encoder *intel_encoder,
  99. int *lane_num, int *link_bw)
  100. {
  101. struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
  102. *lane_num = intel_dp->lane_count;
  103. *link_bw = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
  104. }
  105. int
  106. intel_edp_target_clock(struct intel_encoder *intel_encoder,
  107. struct drm_display_mode *mode)
  108. {
  109. struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
  110. struct intel_connector *intel_connector = intel_dp->attached_connector;
  111. if (intel_connector->panel.fixed_mode)
  112. return intel_connector->panel.fixed_mode->clock;
  113. else
  114. return mode->clock;
  115. }
  116. static int
  117. intel_dp_max_link_bw(struct intel_dp *intel_dp)
  118. {
  119. int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
  120. switch (max_link_bw) {
  121. case DP_LINK_BW_1_62:
  122. case DP_LINK_BW_2_7:
  123. break;
  124. default:
  125. max_link_bw = DP_LINK_BW_1_62;
  126. break;
  127. }
  128. return max_link_bw;
  129. }
  130. /*
  131. * The units on the numbers in the next two are... bizarre. Examples will
  132. * make it clearer; this one parallels an example in the eDP spec.
  133. *
  134. * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
  135. *
  136. * 270000 * 1 * 8 / 10 == 216000
  137. *
  138. * The actual data capacity of that configuration is 2.16Gbit/s, so the
  139. * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
  140. * or equivalently, kilopixels per second - so for 1680x1050R it'd be
  141. * 119000. At 18bpp that's 2142000 kilobits per second.
  142. *
  143. * Thus the strange-looking division by 10 in intel_dp_link_required, to
  144. * get the result in decakilobits instead of kilobits.
  145. */
  146. static int
  147. intel_dp_link_required(int pixel_clock, int bpp)
  148. {
  149. return (pixel_clock * bpp + 9) / 10;
  150. }
  151. static int
  152. intel_dp_max_data_rate(int max_link_clock, int max_lanes)
  153. {
  154. return (max_link_clock * max_lanes * 8) / 10;
  155. }
  156. static bool
  157. intel_dp_adjust_dithering(struct intel_dp *intel_dp,
  158. struct drm_display_mode *mode,
  159. bool adjust_mode)
  160. {
  161. int max_link_clock =
  162. drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
  163. int max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
  164. int max_rate, mode_rate;
  165. mode_rate = intel_dp_link_required(mode->clock, 24);
  166. max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
  167. if (mode_rate > max_rate) {
  168. mode_rate = intel_dp_link_required(mode->clock, 18);
  169. if (mode_rate > max_rate)
  170. return false;
  171. if (adjust_mode)
  172. mode->private_flags
  173. |= INTEL_MODE_DP_FORCE_6BPC;
  174. return true;
  175. }
  176. return true;
  177. }
  178. static int
  179. intel_dp_mode_valid(struct drm_connector *connector,
  180. struct drm_display_mode *mode)
  181. {
  182. struct intel_dp *intel_dp = intel_attached_dp(connector);
  183. struct intel_connector *intel_connector = to_intel_connector(connector);
  184. struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
  185. if (is_edp(intel_dp) && fixed_mode) {
  186. if (mode->hdisplay > fixed_mode->hdisplay)
  187. return MODE_PANEL;
  188. if (mode->vdisplay > fixed_mode->vdisplay)
  189. return MODE_PANEL;
  190. }
  191. if (!intel_dp_adjust_dithering(intel_dp, mode, false))
  192. return MODE_CLOCK_HIGH;
  193. if (mode->clock < 10000)
  194. return MODE_CLOCK_LOW;
  195. if (mode->flags & DRM_MODE_FLAG_DBLCLK)
  196. return MODE_H_ILLEGAL;
  197. return MODE_OK;
  198. }
  199. static uint32_t
  200. pack_aux(uint8_t *src, int src_bytes)
  201. {
  202. int i;
  203. uint32_t v = 0;
  204. if (src_bytes > 4)
  205. src_bytes = 4;
  206. for (i = 0; i < src_bytes; i++)
  207. v |= ((uint32_t) src[i]) << ((3-i) * 8);
  208. return v;
  209. }
  210. static void
  211. unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
  212. {
  213. int i;
  214. if (dst_bytes > 4)
  215. dst_bytes = 4;
  216. for (i = 0; i < dst_bytes; i++)
  217. dst[i] = src >> ((3-i) * 8);
  218. }
  219. /* hrawclock is 1/4 the FSB frequency */
  220. static int
  221. intel_hrawclk(struct drm_device *dev)
  222. {
  223. struct drm_i915_private *dev_priv = dev->dev_private;
  224. uint32_t clkcfg;
  225. /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
  226. if (IS_VALLEYVIEW(dev))
  227. return 200;
  228. clkcfg = I915_READ(CLKCFG);
  229. switch (clkcfg & CLKCFG_FSB_MASK) {
  230. case CLKCFG_FSB_400:
  231. return 100;
  232. case CLKCFG_FSB_533:
  233. return 133;
  234. case CLKCFG_FSB_667:
  235. return 166;
  236. case CLKCFG_FSB_800:
  237. return 200;
  238. case CLKCFG_FSB_1067:
  239. return 266;
  240. case CLKCFG_FSB_1333:
  241. return 333;
  242. /* these two are just a guess; one of them might be right */
  243. case CLKCFG_FSB_1600:
  244. case CLKCFG_FSB_1600_ALT:
  245. return 400;
  246. default:
  247. return 133;
  248. }
  249. }
  250. static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
  251. {
  252. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  253. struct drm_i915_private *dev_priv = dev->dev_private;
  254. return (I915_READ(PCH_PP_STATUS) & PP_ON) != 0;
  255. }
  256. static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
  257. {
  258. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  259. struct drm_i915_private *dev_priv = dev->dev_private;
  260. return (I915_READ(PCH_PP_CONTROL) & EDP_FORCE_VDD) != 0;
  261. }
  262. static void
  263. intel_dp_check_edp(struct intel_dp *intel_dp)
  264. {
  265. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  266. struct drm_i915_private *dev_priv = dev->dev_private;
  267. if (!is_edp(intel_dp))
  268. return;
  269. if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
  270. WARN(1, "eDP powered off while attempting aux channel communication.\n");
  271. DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
  272. I915_READ(PCH_PP_STATUS),
  273. I915_READ(PCH_PP_CONTROL));
  274. }
  275. }
  276. static uint32_t
  277. intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
  278. {
  279. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  280. struct drm_device *dev = intel_dig_port->base.base.dev;
  281. struct drm_i915_private *dev_priv = dev->dev_private;
  282. uint32_t ch_ctl = intel_dp->output_reg + 0x10;
  283. uint32_t status;
  284. bool done;
  285. if (IS_HASWELL(dev)) {
  286. switch (intel_dig_port->port) {
  287. case PORT_A:
  288. ch_ctl = DPA_AUX_CH_CTL;
  289. break;
  290. case PORT_B:
  291. ch_ctl = PCH_DPB_AUX_CH_CTL;
  292. break;
  293. case PORT_C:
  294. ch_ctl = PCH_DPC_AUX_CH_CTL;
  295. break;
  296. case PORT_D:
  297. ch_ctl = PCH_DPD_AUX_CH_CTL;
  298. break;
  299. default:
  300. BUG();
  301. }
  302. }
  303. #define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
  304. if (has_aux_irq)
  305. done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
  306. msecs_to_jiffies(10));
  307. else
  308. done = wait_for_atomic(C, 10) == 0;
  309. if (!done)
  310. DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
  311. has_aux_irq);
  312. #undef C
  313. return status;
  314. }
  315. static int
  316. intel_dp_aux_ch(struct intel_dp *intel_dp,
  317. uint8_t *send, int send_bytes,
  318. uint8_t *recv, int recv_size)
  319. {
  320. uint32_t output_reg = intel_dp->output_reg;
  321. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  322. struct drm_device *dev = intel_dig_port->base.base.dev;
  323. struct drm_i915_private *dev_priv = dev->dev_private;
  324. uint32_t ch_ctl = output_reg + 0x10;
  325. uint32_t ch_data = ch_ctl + 4;
  326. int i, ret, recv_bytes;
  327. uint32_t status;
  328. uint32_t aux_clock_divider;
  329. int try, precharge;
  330. bool has_aux_irq = INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev);
  331. /* dp aux is extremely sensitive to irq latency, hence request the
  332. * lowest possible wakeup latency and so prevent the cpu from going into
  333. * deep sleep states.
  334. */
  335. pm_qos_update_request(&dev_priv->pm_qos, 0);
  336. if (IS_HASWELL(dev)) {
  337. switch (intel_dig_port->port) {
  338. case PORT_A:
  339. ch_ctl = DPA_AUX_CH_CTL;
  340. ch_data = DPA_AUX_CH_DATA1;
  341. break;
  342. case PORT_B:
  343. ch_ctl = PCH_DPB_AUX_CH_CTL;
  344. ch_data = PCH_DPB_AUX_CH_DATA1;
  345. break;
  346. case PORT_C:
  347. ch_ctl = PCH_DPC_AUX_CH_CTL;
  348. ch_data = PCH_DPC_AUX_CH_DATA1;
  349. break;
  350. case PORT_D:
  351. ch_ctl = PCH_DPD_AUX_CH_CTL;
  352. ch_data = PCH_DPD_AUX_CH_DATA1;
  353. break;
  354. default:
  355. BUG();
  356. }
  357. }
  358. intel_dp_check_edp(intel_dp);
  359. /* The clock divider is based off the hrawclk,
  360. * and would like to run at 2MHz. So, take the
  361. * hrawclk value and divide by 2 and use that
  362. *
  363. * Note that PCH attached eDP panels should use a 125MHz input
  364. * clock divider.
  365. */
  366. if (is_cpu_edp(intel_dp)) {
  367. if (HAS_DDI(dev))
  368. aux_clock_divider = intel_ddi_get_cdclk_freq(dev_priv) >> 1;
  369. else if (IS_VALLEYVIEW(dev))
  370. aux_clock_divider = 100;
  371. else if (IS_GEN6(dev) || IS_GEN7(dev))
  372. aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
  373. else
  374. aux_clock_divider = 225; /* eDP input clock at 450Mhz */
  375. } else if (HAS_PCH_SPLIT(dev))
  376. aux_clock_divider = DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
  377. else
  378. aux_clock_divider = intel_hrawclk(dev) / 2;
  379. if (IS_GEN6(dev))
  380. precharge = 3;
  381. else
  382. precharge = 5;
  383. /* Try to wait for any previous AUX channel activity */
  384. for (try = 0; try < 3; try++) {
  385. status = I915_READ_NOTRACE(ch_ctl);
  386. if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
  387. break;
  388. msleep(1);
  389. }
  390. if (try == 3) {
  391. WARN(1, "dp_aux_ch not started status 0x%08x\n",
  392. I915_READ(ch_ctl));
  393. ret = -EBUSY;
  394. goto out;
  395. }
  396. /* Must try at least 3 times according to DP spec */
  397. for (try = 0; try < 5; try++) {
  398. /* Load the send data into the aux channel data registers */
  399. for (i = 0; i < send_bytes; i += 4)
  400. I915_WRITE(ch_data + i,
  401. pack_aux(send + i, send_bytes - i));
  402. /* Send the command and wait for it to complete */
  403. I915_WRITE(ch_ctl,
  404. DP_AUX_CH_CTL_SEND_BUSY |
  405. (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
  406. DP_AUX_CH_CTL_TIME_OUT_400us |
  407. (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
  408. (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
  409. (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
  410. DP_AUX_CH_CTL_DONE |
  411. DP_AUX_CH_CTL_TIME_OUT_ERROR |
  412. DP_AUX_CH_CTL_RECEIVE_ERROR);
  413. status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
  414. /* Clear done status and any errors */
  415. I915_WRITE(ch_ctl,
  416. status |
  417. DP_AUX_CH_CTL_DONE |
  418. DP_AUX_CH_CTL_TIME_OUT_ERROR |
  419. DP_AUX_CH_CTL_RECEIVE_ERROR);
  420. if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
  421. DP_AUX_CH_CTL_RECEIVE_ERROR))
  422. continue;
  423. if (status & DP_AUX_CH_CTL_DONE)
  424. break;
  425. }
  426. if ((status & DP_AUX_CH_CTL_DONE) == 0) {
  427. DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
  428. ret = -EBUSY;
  429. goto out;
  430. }
  431. /* Check for timeout or receive error.
  432. * Timeouts occur when the sink is not connected
  433. */
  434. if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
  435. DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
  436. ret = -EIO;
  437. goto out;
  438. }
  439. /* Timeouts occur when the device isn't connected, so they're
  440. * "normal" -- don't fill the kernel log with these */
  441. if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
  442. DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
  443. ret = -ETIMEDOUT;
  444. goto out;
  445. }
  446. /* Unload any bytes sent back from the other side */
  447. recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
  448. DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
  449. if (recv_bytes > recv_size)
  450. recv_bytes = recv_size;
  451. for (i = 0; i < recv_bytes; i += 4)
  452. unpack_aux(I915_READ(ch_data + i),
  453. recv + i, recv_bytes - i);
  454. ret = recv_bytes;
  455. out:
  456. pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
  457. return ret;
  458. }
  459. /* Write data to the aux channel in native mode */
  460. static int
  461. intel_dp_aux_native_write(struct intel_dp *intel_dp,
  462. uint16_t address, uint8_t *send, int send_bytes)
  463. {
  464. int ret;
  465. uint8_t msg[20];
  466. int msg_bytes;
  467. uint8_t ack;
  468. intel_dp_check_edp(intel_dp);
  469. if (send_bytes > 16)
  470. return -1;
  471. msg[0] = AUX_NATIVE_WRITE << 4;
  472. msg[1] = address >> 8;
  473. msg[2] = address & 0xff;
  474. msg[3] = send_bytes - 1;
  475. memcpy(&msg[4], send, send_bytes);
  476. msg_bytes = send_bytes + 4;
  477. for (;;) {
  478. ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
  479. if (ret < 0)
  480. return ret;
  481. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
  482. break;
  483. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  484. udelay(100);
  485. else
  486. return -EIO;
  487. }
  488. return send_bytes;
  489. }
  490. /* Write a single byte to the aux channel in native mode */
  491. static int
  492. intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
  493. uint16_t address, uint8_t byte)
  494. {
  495. return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
  496. }
  497. /* read bytes from a native aux channel */
  498. static int
  499. intel_dp_aux_native_read(struct intel_dp *intel_dp,
  500. uint16_t address, uint8_t *recv, int recv_bytes)
  501. {
  502. uint8_t msg[4];
  503. int msg_bytes;
  504. uint8_t reply[20];
  505. int reply_bytes;
  506. uint8_t ack;
  507. int ret;
  508. intel_dp_check_edp(intel_dp);
  509. msg[0] = AUX_NATIVE_READ << 4;
  510. msg[1] = address >> 8;
  511. msg[2] = address & 0xff;
  512. msg[3] = recv_bytes - 1;
  513. msg_bytes = 4;
  514. reply_bytes = recv_bytes + 1;
  515. for (;;) {
  516. ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
  517. reply, reply_bytes);
  518. if (ret == 0)
  519. return -EPROTO;
  520. if (ret < 0)
  521. return ret;
  522. ack = reply[0];
  523. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
  524. memcpy(recv, reply + 1, ret - 1);
  525. return ret - 1;
  526. }
  527. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  528. udelay(100);
  529. else
  530. return -EIO;
  531. }
  532. }
  533. static int
  534. intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
  535. uint8_t write_byte, uint8_t *read_byte)
  536. {
  537. struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
  538. struct intel_dp *intel_dp = container_of(adapter,
  539. struct intel_dp,
  540. adapter);
  541. uint16_t address = algo_data->address;
  542. uint8_t msg[5];
  543. uint8_t reply[2];
  544. unsigned retry;
  545. int msg_bytes;
  546. int reply_bytes;
  547. int ret;
  548. intel_dp_check_edp(intel_dp);
  549. /* Set up the command byte */
  550. if (mode & MODE_I2C_READ)
  551. msg[0] = AUX_I2C_READ << 4;
  552. else
  553. msg[0] = AUX_I2C_WRITE << 4;
  554. if (!(mode & MODE_I2C_STOP))
  555. msg[0] |= AUX_I2C_MOT << 4;
  556. msg[1] = address >> 8;
  557. msg[2] = address;
  558. switch (mode) {
  559. case MODE_I2C_WRITE:
  560. msg[3] = 0;
  561. msg[4] = write_byte;
  562. msg_bytes = 5;
  563. reply_bytes = 1;
  564. break;
  565. case MODE_I2C_READ:
  566. msg[3] = 0;
  567. msg_bytes = 4;
  568. reply_bytes = 2;
  569. break;
  570. default:
  571. msg_bytes = 3;
  572. reply_bytes = 1;
  573. break;
  574. }
  575. for (retry = 0; retry < 5; retry++) {
  576. ret = intel_dp_aux_ch(intel_dp,
  577. msg, msg_bytes,
  578. reply, reply_bytes);
  579. if (ret < 0) {
  580. DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
  581. return ret;
  582. }
  583. switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
  584. case AUX_NATIVE_REPLY_ACK:
  585. /* I2C-over-AUX Reply field is only valid
  586. * when paired with AUX ACK.
  587. */
  588. break;
  589. case AUX_NATIVE_REPLY_NACK:
  590. DRM_DEBUG_KMS("aux_ch native nack\n");
  591. return -EREMOTEIO;
  592. case AUX_NATIVE_REPLY_DEFER:
  593. udelay(100);
  594. continue;
  595. default:
  596. DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
  597. reply[0]);
  598. return -EREMOTEIO;
  599. }
  600. switch (reply[0] & AUX_I2C_REPLY_MASK) {
  601. case AUX_I2C_REPLY_ACK:
  602. if (mode == MODE_I2C_READ) {
  603. *read_byte = reply[1];
  604. }
  605. return reply_bytes - 1;
  606. case AUX_I2C_REPLY_NACK:
  607. DRM_DEBUG_KMS("aux_i2c nack\n");
  608. return -EREMOTEIO;
  609. case AUX_I2C_REPLY_DEFER:
  610. DRM_DEBUG_KMS("aux_i2c defer\n");
  611. udelay(100);
  612. break;
  613. default:
  614. DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
  615. return -EREMOTEIO;
  616. }
  617. }
  618. DRM_ERROR("too many retries, giving up\n");
  619. return -EREMOTEIO;
  620. }
  621. static int
  622. intel_dp_i2c_init(struct intel_dp *intel_dp,
  623. struct intel_connector *intel_connector, const char *name)
  624. {
  625. int ret;
  626. DRM_DEBUG_KMS("i2c_init %s\n", name);
  627. intel_dp->algo.running = false;
  628. intel_dp->algo.address = 0;
  629. intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
  630. memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
  631. intel_dp->adapter.owner = THIS_MODULE;
  632. intel_dp->adapter.class = I2C_CLASS_DDC;
  633. strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
  634. intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
  635. intel_dp->adapter.algo_data = &intel_dp->algo;
  636. intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
  637. ironlake_edp_panel_vdd_on(intel_dp);
  638. ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
  639. ironlake_edp_panel_vdd_off(intel_dp, false);
  640. return ret;
  641. }
  642. bool
  643. intel_dp_mode_fixup(struct drm_encoder *encoder,
  644. const struct drm_display_mode *mode,
  645. struct drm_display_mode *adjusted_mode)
  646. {
  647. struct drm_device *dev = encoder->dev;
  648. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  649. struct intel_connector *intel_connector = intel_dp->attached_connector;
  650. int lane_count, clock;
  651. int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
  652. int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
  653. int bpp, mode_rate;
  654. static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
  655. if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
  656. intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
  657. adjusted_mode);
  658. intel_pch_panel_fitting(dev,
  659. intel_connector->panel.fitting_mode,
  660. mode, adjusted_mode);
  661. }
  662. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
  663. return false;
  664. DRM_DEBUG_KMS("DP link computation with max lane count %i "
  665. "max bw %02x pixel clock %iKHz\n",
  666. max_lane_count, bws[max_clock], adjusted_mode->clock);
  667. if (!intel_dp_adjust_dithering(intel_dp, adjusted_mode, true))
  668. return false;
  669. bpp = adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC ? 18 : 24;
  670. if (intel_dp->color_range_auto) {
  671. /*
  672. * See:
  673. * CEA-861-E - 5.1 Default Encoding Parameters
  674. * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
  675. */
  676. if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
  677. intel_dp->color_range = DP_COLOR_RANGE_16_235;
  678. else
  679. intel_dp->color_range = 0;
  680. }
  681. if (intel_dp->color_range)
  682. adjusted_mode->private_flags |= INTEL_MODE_LIMITED_COLOR_RANGE;
  683. mode_rate = intel_dp_link_required(adjusted_mode->clock, bpp);
  684. for (clock = 0; clock <= max_clock; clock++) {
  685. for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
  686. int link_bw_clock =
  687. drm_dp_bw_code_to_link_rate(bws[clock]);
  688. int link_avail = intel_dp_max_data_rate(link_bw_clock,
  689. lane_count);
  690. if (mode_rate <= link_avail) {
  691. intel_dp->link_bw = bws[clock];
  692. intel_dp->lane_count = lane_count;
  693. adjusted_mode->clock = link_bw_clock;
  694. DRM_DEBUG_KMS("DP link bw %02x lane "
  695. "count %d clock %d bpp %d\n",
  696. intel_dp->link_bw, intel_dp->lane_count,
  697. adjusted_mode->clock, bpp);
  698. DRM_DEBUG_KMS("DP link bw required %i available %i\n",
  699. mode_rate, link_avail);
  700. return true;
  701. }
  702. }
  703. }
  704. return false;
  705. }
  706. void
  707. intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
  708. struct drm_display_mode *adjusted_mode)
  709. {
  710. struct drm_device *dev = crtc->dev;
  711. struct intel_encoder *intel_encoder;
  712. struct intel_dp *intel_dp;
  713. struct drm_i915_private *dev_priv = dev->dev_private;
  714. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  715. int lane_count = 4;
  716. struct intel_link_m_n m_n;
  717. int pipe = intel_crtc->pipe;
  718. enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
  719. int target_clock;
  720. /*
  721. * Find the lane count in the intel_encoder private
  722. */
  723. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  724. intel_dp = enc_to_intel_dp(&intel_encoder->base);
  725. if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
  726. intel_encoder->type == INTEL_OUTPUT_EDP)
  727. {
  728. lane_count = intel_dp->lane_count;
  729. break;
  730. }
  731. }
  732. target_clock = mode->clock;
  733. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  734. if (intel_encoder->type == INTEL_OUTPUT_EDP) {
  735. target_clock = intel_edp_target_clock(intel_encoder,
  736. mode);
  737. break;
  738. }
  739. }
  740. /*
  741. * Compute the GMCH and Link ratios. The '3' here is
  742. * the number of bytes_per_pixel post-LUT, which we always
  743. * set up for 8-bits of R/G/B, or 3 bytes total.
  744. */
  745. intel_link_compute_m_n(intel_crtc->bpp, lane_count,
  746. target_clock, adjusted_mode->clock, &m_n);
  747. if (IS_HASWELL(dev)) {
  748. I915_WRITE(PIPE_DATA_M1(cpu_transcoder),
  749. TU_SIZE(m_n.tu) | m_n.gmch_m);
  750. I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
  751. I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
  752. I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
  753. } else if (HAS_PCH_SPLIT(dev)) {
  754. I915_WRITE(TRANSDATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
  755. I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
  756. I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
  757. I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
  758. } else if (IS_VALLEYVIEW(dev)) {
  759. I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
  760. I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
  761. I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
  762. I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
  763. } else {
  764. I915_WRITE(PIPE_GMCH_DATA_M(pipe),
  765. TU_SIZE(m_n.tu) | m_n.gmch_m);
  766. I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
  767. I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
  768. I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
  769. }
  770. }
  771. void intel_dp_init_link_config(struct intel_dp *intel_dp)
  772. {
  773. memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
  774. intel_dp->link_configuration[0] = intel_dp->link_bw;
  775. intel_dp->link_configuration[1] = intel_dp->lane_count;
  776. intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
  777. /*
  778. * Check for DPCD version > 1.1 and enhanced framing support
  779. */
  780. if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
  781. (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
  782. intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  783. }
  784. }
  785. static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
  786. {
  787. struct drm_device *dev = crtc->dev;
  788. struct drm_i915_private *dev_priv = dev->dev_private;
  789. u32 dpa_ctl;
  790. DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
  791. dpa_ctl = I915_READ(DP_A);
  792. dpa_ctl &= ~DP_PLL_FREQ_MASK;
  793. if (clock < 200000) {
  794. /* For a long time we've carried around a ILK-DevA w/a for the
  795. * 160MHz clock. If we're really unlucky, it's still required.
  796. */
  797. DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
  798. dpa_ctl |= DP_PLL_FREQ_160MHZ;
  799. } else {
  800. dpa_ctl |= DP_PLL_FREQ_270MHZ;
  801. }
  802. I915_WRITE(DP_A, dpa_ctl);
  803. POSTING_READ(DP_A);
  804. udelay(500);
  805. }
  806. static void
  807. intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
  808. struct drm_display_mode *adjusted_mode)
  809. {
  810. struct drm_device *dev = encoder->dev;
  811. struct drm_i915_private *dev_priv = dev->dev_private;
  812. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  813. struct drm_crtc *crtc = encoder->crtc;
  814. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  815. /*
  816. * There are four kinds of DP registers:
  817. *
  818. * IBX PCH
  819. * SNB CPU
  820. * IVB CPU
  821. * CPT PCH
  822. *
  823. * IBX PCH and CPU are the same for almost everything,
  824. * except that the CPU DP PLL is configured in this
  825. * register
  826. *
  827. * CPT PCH is quite different, having many bits moved
  828. * to the TRANS_DP_CTL register instead. That
  829. * configuration happens (oddly) in ironlake_pch_enable
  830. */
  831. /* Preserve the BIOS-computed detected bit. This is
  832. * supposed to be read-only.
  833. */
  834. intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
  835. /* Handle DP bits in common between all three register formats */
  836. intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
  837. switch (intel_dp->lane_count) {
  838. case 1:
  839. intel_dp->DP |= DP_PORT_WIDTH_1;
  840. break;
  841. case 2:
  842. intel_dp->DP |= DP_PORT_WIDTH_2;
  843. break;
  844. case 4:
  845. intel_dp->DP |= DP_PORT_WIDTH_4;
  846. break;
  847. }
  848. if (intel_dp->has_audio) {
  849. DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
  850. pipe_name(intel_crtc->pipe));
  851. intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
  852. intel_write_eld(encoder, adjusted_mode);
  853. }
  854. intel_dp_init_link_config(intel_dp);
  855. /* Split out the IBX/CPU vs CPT settings */
  856. if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
  857. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  858. intel_dp->DP |= DP_SYNC_HS_HIGH;
  859. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  860. intel_dp->DP |= DP_SYNC_VS_HIGH;
  861. intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
  862. if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
  863. intel_dp->DP |= DP_ENHANCED_FRAMING;
  864. intel_dp->DP |= intel_crtc->pipe << 29;
  865. /* don't miss out required setting for eDP */
  866. if (adjusted_mode->clock < 200000)
  867. intel_dp->DP |= DP_PLL_FREQ_160MHZ;
  868. else
  869. intel_dp->DP |= DP_PLL_FREQ_270MHZ;
  870. } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
  871. if (!HAS_PCH_SPLIT(dev))
  872. intel_dp->DP |= intel_dp->color_range;
  873. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  874. intel_dp->DP |= DP_SYNC_HS_HIGH;
  875. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  876. intel_dp->DP |= DP_SYNC_VS_HIGH;
  877. intel_dp->DP |= DP_LINK_TRAIN_OFF;
  878. if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
  879. intel_dp->DP |= DP_ENHANCED_FRAMING;
  880. if (intel_crtc->pipe == 1)
  881. intel_dp->DP |= DP_PIPEB_SELECT;
  882. if (is_cpu_edp(intel_dp)) {
  883. /* don't miss out required setting for eDP */
  884. if (adjusted_mode->clock < 200000)
  885. intel_dp->DP |= DP_PLL_FREQ_160MHZ;
  886. else
  887. intel_dp->DP |= DP_PLL_FREQ_270MHZ;
  888. }
  889. } else {
  890. intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
  891. }
  892. if (is_cpu_edp(intel_dp))
  893. ironlake_set_pll_edp(crtc, adjusted_mode->clock);
  894. }
  895. #define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
  896. #define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
  897. #define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
  898. #define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
  899. #define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
  900. #define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
  901. static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
  902. u32 mask,
  903. u32 value)
  904. {
  905. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  906. struct drm_i915_private *dev_priv = dev->dev_private;
  907. DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
  908. mask, value,
  909. I915_READ(PCH_PP_STATUS),
  910. I915_READ(PCH_PP_CONTROL));
  911. if (_wait_for((I915_READ(PCH_PP_STATUS) & mask) == value, 5000, 10)) {
  912. DRM_ERROR("Panel status timeout: status %08x control %08x\n",
  913. I915_READ(PCH_PP_STATUS),
  914. I915_READ(PCH_PP_CONTROL));
  915. }
  916. }
  917. static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
  918. {
  919. DRM_DEBUG_KMS("Wait for panel power on\n");
  920. ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
  921. }
  922. static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
  923. {
  924. DRM_DEBUG_KMS("Wait for panel power off time\n");
  925. ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
  926. }
  927. static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
  928. {
  929. DRM_DEBUG_KMS("Wait for panel power cycle\n");
  930. ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
  931. }
  932. /* Read the current pp_control value, unlocking the register if it
  933. * is locked
  934. */
  935. static u32 ironlake_get_pp_control(struct drm_i915_private *dev_priv)
  936. {
  937. u32 control = I915_READ(PCH_PP_CONTROL);
  938. control &= ~PANEL_UNLOCK_MASK;
  939. control |= PANEL_UNLOCK_REGS;
  940. return control;
  941. }
  942. void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
  943. {
  944. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  945. struct drm_i915_private *dev_priv = dev->dev_private;
  946. u32 pp;
  947. if (!is_edp(intel_dp))
  948. return;
  949. DRM_DEBUG_KMS("Turn eDP VDD on\n");
  950. WARN(intel_dp->want_panel_vdd,
  951. "eDP VDD already requested on\n");
  952. intel_dp->want_panel_vdd = true;
  953. if (ironlake_edp_have_panel_vdd(intel_dp)) {
  954. DRM_DEBUG_KMS("eDP VDD already on\n");
  955. return;
  956. }
  957. if (!ironlake_edp_have_panel_power(intel_dp))
  958. ironlake_wait_panel_power_cycle(intel_dp);
  959. pp = ironlake_get_pp_control(dev_priv);
  960. pp |= EDP_FORCE_VDD;
  961. I915_WRITE(PCH_PP_CONTROL, pp);
  962. POSTING_READ(PCH_PP_CONTROL);
  963. DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
  964. I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
  965. /*
  966. * If the panel wasn't on, delay before accessing aux channel
  967. */
  968. if (!ironlake_edp_have_panel_power(intel_dp)) {
  969. DRM_DEBUG_KMS("eDP was not running\n");
  970. msleep(intel_dp->panel_power_up_delay);
  971. }
  972. }
  973. static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
  974. {
  975. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  976. struct drm_i915_private *dev_priv = dev->dev_private;
  977. u32 pp;
  978. WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
  979. if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
  980. pp = ironlake_get_pp_control(dev_priv);
  981. pp &= ~EDP_FORCE_VDD;
  982. I915_WRITE(PCH_PP_CONTROL, pp);
  983. POSTING_READ(PCH_PP_CONTROL);
  984. /* Make sure sequencer is idle before allowing subsequent activity */
  985. DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
  986. I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
  987. msleep(intel_dp->panel_power_down_delay);
  988. }
  989. }
  990. static void ironlake_panel_vdd_work(struct work_struct *__work)
  991. {
  992. struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
  993. struct intel_dp, panel_vdd_work);
  994. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  995. mutex_lock(&dev->mode_config.mutex);
  996. ironlake_panel_vdd_off_sync(intel_dp);
  997. mutex_unlock(&dev->mode_config.mutex);
  998. }
  999. void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
  1000. {
  1001. if (!is_edp(intel_dp))
  1002. return;
  1003. DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
  1004. WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
  1005. intel_dp->want_panel_vdd = false;
  1006. if (sync) {
  1007. ironlake_panel_vdd_off_sync(intel_dp);
  1008. } else {
  1009. /*
  1010. * Queue the timer to fire a long
  1011. * time from now (relative to the power down delay)
  1012. * to keep the panel power up across a sequence of operations
  1013. */
  1014. schedule_delayed_work(&intel_dp->panel_vdd_work,
  1015. msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
  1016. }
  1017. }
  1018. void ironlake_edp_panel_on(struct intel_dp *intel_dp)
  1019. {
  1020. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1021. struct drm_i915_private *dev_priv = dev->dev_private;
  1022. u32 pp;
  1023. if (!is_edp(intel_dp))
  1024. return;
  1025. DRM_DEBUG_KMS("Turn eDP power on\n");
  1026. if (ironlake_edp_have_panel_power(intel_dp)) {
  1027. DRM_DEBUG_KMS("eDP power already on\n");
  1028. return;
  1029. }
  1030. ironlake_wait_panel_power_cycle(intel_dp);
  1031. pp = ironlake_get_pp_control(dev_priv);
  1032. if (IS_GEN5(dev)) {
  1033. /* ILK workaround: disable reset around power sequence */
  1034. pp &= ~PANEL_POWER_RESET;
  1035. I915_WRITE(PCH_PP_CONTROL, pp);
  1036. POSTING_READ(PCH_PP_CONTROL);
  1037. }
  1038. pp |= POWER_TARGET_ON;
  1039. if (!IS_GEN5(dev))
  1040. pp |= PANEL_POWER_RESET;
  1041. I915_WRITE(PCH_PP_CONTROL, pp);
  1042. POSTING_READ(PCH_PP_CONTROL);
  1043. ironlake_wait_panel_on(intel_dp);
  1044. if (IS_GEN5(dev)) {
  1045. pp |= PANEL_POWER_RESET; /* restore panel reset bit */
  1046. I915_WRITE(PCH_PP_CONTROL, pp);
  1047. POSTING_READ(PCH_PP_CONTROL);
  1048. }
  1049. }
  1050. void ironlake_edp_panel_off(struct intel_dp *intel_dp)
  1051. {
  1052. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1053. struct drm_i915_private *dev_priv = dev->dev_private;
  1054. u32 pp;
  1055. if (!is_edp(intel_dp))
  1056. return;
  1057. DRM_DEBUG_KMS("Turn eDP power off\n");
  1058. WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
  1059. pp = ironlake_get_pp_control(dev_priv);
  1060. /* We need to switch off panel power _and_ force vdd, for otherwise some
  1061. * panels get very unhappy and cease to work. */
  1062. pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
  1063. I915_WRITE(PCH_PP_CONTROL, pp);
  1064. POSTING_READ(PCH_PP_CONTROL);
  1065. intel_dp->want_panel_vdd = false;
  1066. ironlake_wait_panel_off(intel_dp);
  1067. }
  1068. void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
  1069. {
  1070. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  1071. struct drm_device *dev = intel_dig_port->base.base.dev;
  1072. struct drm_i915_private *dev_priv = dev->dev_private;
  1073. int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe;
  1074. u32 pp;
  1075. if (!is_edp(intel_dp))
  1076. return;
  1077. DRM_DEBUG_KMS("\n");
  1078. /*
  1079. * If we enable the backlight right away following a panel power
  1080. * on, we may see slight flicker as the panel syncs with the eDP
  1081. * link. So delay a bit to make sure the image is solid before
  1082. * allowing it to appear.
  1083. */
  1084. msleep(intel_dp->backlight_on_delay);
  1085. pp = ironlake_get_pp_control(dev_priv);
  1086. pp |= EDP_BLC_ENABLE;
  1087. I915_WRITE(PCH_PP_CONTROL, pp);
  1088. POSTING_READ(PCH_PP_CONTROL);
  1089. intel_panel_enable_backlight(dev, pipe);
  1090. }
  1091. void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
  1092. {
  1093. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1094. struct drm_i915_private *dev_priv = dev->dev_private;
  1095. u32 pp;
  1096. if (!is_edp(intel_dp))
  1097. return;
  1098. intel_panel_disable_backlight(dev);
  1099. DRM_DEBUG_KMS("\n");
  1100. pp = ironlake_get_pp_control(dev_priv);
  1101. pp &= ~EDP_BLC_ENABLE;
  1102. I915_WRITE(PCH_PP_CONTROL, pp);
  1103. POSTING_READ(PCH_PP_CONTROL);
  1104. msleep(intel_dp->backlight_off_delay);
  1105. }
  1106. static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
  1107. {
  1108. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  1109. struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
  1110. struct drm_device *dev = crtc->dev;
  1111. struct drm_i915_private *dev_priv = dev->dev_private;
  1112. u32 dpa_ctl;
  1113. assert_pipe_disabled(dev_priv,
  1114. to_intel_crtc(crtc)->pipe);
  1115. DRM_DEBUG_KMS("\n");
  1116. dpa_ctl = I915_READ(DP_A);
  1117. WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
  1118. WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
  1119. /* We don't adjust intel_dp->DP while tearing down the link, to
  1120. * facilitate link retraining (e.g. after hotplug). Hence clear all
  1121. * enable bits here to ensure that we don't enable too much. */
  1122. intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
  1123. intel_dp->DP |= DP_PLL_ENABLE;
  1124. I915_WRITE(DP_A, intel_dp->DP);
  1125. POSTING_READ(DP_A);
  1126. udelay(200);
  1127. }
  1128. static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
  1129. {
  1130. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  1131. struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
  1132. struct drm_device *dev = crtc->dev;
  1133. struct drm_i915_private *dev_priv = dev->dev_private;
  1134. u32 dpa_ctl;
  1135. assert_pipe_disabled(dev_priv,
  1136. to_intel_crtc(crtc)->pipe);
  1137. dpa_ctl = I915_READ(DP_A);
  1138. WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
  1139. "dp pll off, should be on\n");
  1140. WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
  1141. /* We can't rely on the value tracked for the DP register in
  1142. * intel_dp->DP because link_down must not change that (otherwise link
  1143. * re-training will fail. */
  1144. dpa_ctl &= ~DP_PLL_ENABLE;
  1145. I915_WRITE(DP_A, dpa_ctl);
  1146. POSTING_READ(DP_A);
  1147. udelay(200);
  1148. }
  1149. /* If the sink supports it, try to set the power state appropriately */
  1150. void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
  1151. {
  1152. int ret, i;
  1153. /* Should have a valid DPCD by this point */
  1154. if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
  1155. return;
  1156. if (mode != DRM_MODE_DPMS_ON) {
  1157. ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
  1158. DP_SET_POWER_D3);
  1159. if (ret != 1)
  1160. DRM_DEBUG_DRIVER("failed to write sink power state\n");
  1161. } else {
  1162. /*
  1163. * When turning on, we need to retry for 1ms to give the sink
  1164. * time to wake up.
  1165. */
  1166. for (i = 0; i < 3; i++) {
  1167. ret = intel_dp_aux_native_write_1(intel_dp,
  1168. DP_SET_POWER,
  1169. DP_SET_POWER_D0);
  1170. if (ret == 1)
  1171. break;
  1172. msleep(1);
  1173. }
  1174. }
  1175. }
  1176. static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
  1177. enum pipe *pipe)
  1178. {
  1179. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  1180. struct drm_device *dev = encoder->base.dev;
  1181. struct drm_i915_private *dev_priv = dev->dev_private;
  1182. u32 tmp = I915_READ(intel_dp->output_reg);
  1183. if (!(tmp & DP_PORT_EN))
  1184. return false;
  1185. if (is_cpu_edp(intel_dp) && IS_GEN7(dev)) {
  1186. *pipe = PORT_TO_PIPE_CPT(tmp);
  1187. } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
  1188. *pipe = PORT_TO_PIPE(tmp);
  1189. } else {
  1190. u32 trans_sel;
  1191. u32 trans_dp;
  1192. int i;
  1193. switch (intel_dp->output_reg) {
  1194. case PCH_DP_B:
  1195. trans_sel = TRANS_DP_PORT_SEL_B;
  1196. break;
  1197. case PCH_DP_C:
  1198. trans_sel = TRANS_DP_PORT_SEL_C;
  1199. break;
  1200. case PCH_DP_D:
  1201. trans_sel = TRANS_DP_PORT_SEL_D;
  1202. break;
  1203. default:
  1204. return true;
  1205. }
  1206. for_each_pipe(i) {
  1207. trans_dp = I915_READ(TRANS_DP_CTL(i));
  1208. if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
  1209. *pipe = i;
  1210. return true;
  1211. }
  1212. }
  1213. DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
  1214. intel_dp->output_reg);
  1215. }
  1216. return true;
  1217. }
  1218. static void intel_disable_dp(struct intel_encoder *encoder)
  1219. {
  1220. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  1221. /* Make sure the panel is off before trying to change the mode. But also
  1222. * ensure that we have vdd while we switch off the panel. */
  1223. ironlake_edp_panel_vdd_on(intel_dp);
  1224. ironlake_edp_backlight_off(intel_dp);
  1225. intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
  1226. ironlake_edp_panel_off(intel_dp);
  1227. /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
  1228. if (!is_cpu_edp(intel_dp))
  1229. intel_dp_link_down(intel_dp);
  1230. }
  1231. static void intel_post_disable_dp(struct intel_encoder *encoder)
  1232. {
  1233. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  1234. if (is_cpu_edp(intel_dp)) {
  1235. intel_dp_link_down(intel_dp);
  1236. ironlake_edp_pll_off(intel_dp);
  1237. }
  1238. }
  1239. static void intel_enable_dp(struct intel_encoder *encoder)
  1240. {
  1241. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  1242. struct drm_device *dev = encoder->base.dev;
  1243. struct drm_i915_private *dev_priv = dev->dev_private;
  1244. uint32_t dp_reg = I915_READ(intel_dp->output_reg);
  1245. if (WARN_ON(dp_reg & DP_PORT_EN))
  1246. return;
  1247. ironlake_edp_panel_vdd_on(intel_dp);
  1248. intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
  1249. intel_dp_start_link_train(intel_dp);
  1250. ironlake_edp_panel_on(intel_dp);
  1251. ironlake_edp_panel_vdd_off(intel_dp, true);
  1252. intel_dp_complete_link_train(intel_dp);
  1253. ironlake_edp_backlight_on(intel_dp);
  1254. }
  1255. static void intel_pre_enable_dp(struct intel_encoder *encoder)
  1256. {
  1257. struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
  1258. if (is_cpu_edp(intel_dp))
  1259. ironlake_edp_pll_on(intel_dp);
  1260. }
  1261. /*
  1262. * Native read with retry for link status and receiver capability reads for
  1263. * cases where the sink may still be asleep.
  1264. */
  1265. static bool
  1266. intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
  1267. uint8_t *recv, int recv_bytes)
  1268. {
  1269. int ret, i;
  1270. /*
  1271. * Sinks are *supposed* to come up within 1ms from an off state,
  1272. * but we're also supposed to retry 3 times per the spec.
  1273. */
  1274. for (i = 0; i < 3; i++) {
  1275. ret = intel_dp_aux_native_read(intel_dp, address, recv,
  1276. recv_bytes);
  1277. if (ret == recv_bytes)
  1278. return true;
  1279. msleep(1);
  1280. }
  1281. return false;
  1282. }
  1283. /*
  1284. * Fetch AUX CH registers 0x202 - 0x207 which contain
  1285. * link status information
  1286. */
  1287. static bool
  1288. intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
  1289. {
  1290. return intel_dp_aux_native_read_retry(intel_dp,
  1291. DP_LANE0_1_STATUS,
  1292. link_status,
  1293. DP_LINK_STATUS_SIZE);
  1294. }
  1295. #if 0
  1296. static char *voltage_names[] = {
  1297. "0.4V", "0.6V", "0.8V", "1.2V"
  1298. };
  1299. static char *pre_emph_names[] = {
  1300. "0dB", "3.5dB", "6dB", "9.5dB"
  1301. };
  1302. static char *link_train_names[] = {
  1303. "pattern 1", "pattern 2", "idle", "off"
  1304. };
  1305. #endif
  1306. /*
  1307. * These are source-specific values; current Intel hardware supports
  1308. * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
  1309. */
  1310. static uint8_t
  1311. intel_dp_voltage_max(struct intel_dp *intel_dp)
  1312. {
  1313. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1314. if (IS_GEN7(dev) && is_cpu_edp(intel_dp))
  1315. return DP_TRAIN_VOLTAGE_SWING_800;
  1316. else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
  1317. return DP_TRAIN_VOLTAGE_SWING_1200;
  1318. else
  1319. return DP_TRAIN_VOLTAGE_SWING_800;
  1320. }
  1321. static uint8_t
  1322. intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
  1323. {
  1324. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1325. if (IS_HASWELL(dev)) {
  1326. switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
  1327. case DP_TRAIN_VOLTAGE_SWING_400:
  1328. return DP_TRAIN_PRE_EMPHASIS_9_5;
  1329. case DP_TRAIN_VOLTAGE_SWING_600:
  1330. return DP_TRAIN_PRE_EMPHASIS_6;
  1331. case DP_TRAIN_VOLTAGE_SWING_800:
  1332. return DP_TRAIN_PRE_EMPHASIS_3_5;
  1333. case DP_TRAIN_VOLTAGE_SWING_1200:
  1334. default:
  1335. return DP_TRAIN_PRE_EMPHASIS_0;
  1336. }
  1337. } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
  1338. switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
  1339. case DP_TRAIN_VOLTAGE_SWING_400:
  1340. return DP_TRAIN_PRE_EMPHASIS_6;
  1341. case DP_TRAIN_VOLTAGE_SWING_600:
  1342. case DP_TRAIN_VOLTAGE_SWING_800:
  1343. return DP_TRAIN_PRE_EMPHASIS_3_5;
  1344. default:
  1345. return DP_TRAIN_PRE_EMPHASIS_0;
  1346. }
  1347. } else {
  1348. switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
  1349. case DP_TRAIN_VOLTAGE_SWING_400:
  1350. return DP_TRAIN_PRE_EMPHASIS_6;
  1351. case DP_TRAIN_VOLTAGE_SWING_600:
  1352. return DP_TRAIN_PRE_EMPHASIS_6;
  1353. case DP_TRAIN_VOLTAGE_SWING_800:
  1354. return DP_TRAIN_PRE_EMPHASIS_3_5;
  1355. case DP_TRAIN_VOLTAGE_SWING_1200:
  1356. default:
  1357. return DP_TRAIN_PRE_EMPHASIS_0;
  1358. }
  1359. }
  1360. }
  1361. static void
  1362. intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
  1363. {
  1364. uint8_t v = 0;
  1365. uint8_t p = 0;
  1366. int lane;
  1367. uint8_t voltage_max;
  1368. uint8_t preemph_max;
  1369. for (lane = 0; lane < intel_dp->lane_count; lane++) {
  1370. uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
  1371. uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
  1372. if (this_v > v)
  1373. v = this_v;
  1374. if (this_p > p)
  1375. p = this_p;
  1376. }
  1377. voltage_max = intel_dp_voltage_max(intel_dp);
  1378. if (v >= voltage_max)
  1379. v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
  1380. preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
  1381. if (p >= preemph_max)
  1382. p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  1383. for (lane = 0; lane < 4; lane++)
  1384. intel_dp->train_set[lane] = v | p;
  1385. }
  1386. static uint32_t
  1387. intel_gen4_signal_levels(uint8_t train_set)
  1388. {
  1389. uint32_t signal_levels = 0;
  1390. switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
  1391. case DP_TRAIN_VOLTAGE_SWING_400:
  1392. default:
  1393. signal_levels |= DP_VOLTAGE_0_4;
  1394. break;
  1395. case DP_TRAIN_VOLTAGE_SWING_600:
  1396. signal_levels |= DP_VOLTAGE_0_6;
  1397. break;
  1398. case DP_TRAIN_VOLTAGE_SWING_800:
  1399. signal_levels |= DP_VOLTAGE_0_8;
  1400. break;
  1401. case DP_TRAIN_VOLTAGE_SWING_1200:
  1402. signal_levels |= DP_VOLTAGE_1_2;
  1403. break;
  1404. }
  1405. switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
  1406. case DP_TRAIN_PRE_EMPHASIS_0:
  1407. default:
  1408. signal_levels |= DP_PRE_EMPHASIS_0;
  1409. break;
  1410. case DP_TRAIN_PRE_EMPHASIS_3_5:
  1411. signal_levels |= DP_PRE_EMPHASIS_3_5;
  1412. break;
  1413. case DP_TRAIN_PRE_EMPHASIS_6:
  1414. signal_levels |= DP_PRE_EMPHASIS_6;
  1415. break;
  1416. case DP_TRAIN_PRE_EMPHASIS_9_5:
  1417. signal_levels |= DP_PRE_EMPHASIS_9_5;
  1418. break;
  1419. }
  1420. return signal_levels;
  1421. }
  1422. /* Gen6's DP voltage swing and pre-emphasis control */
  1423. static uint32_t
  1424. intel_gen6_edp_signal_levels(uint8_t train_set)
  1425. {
  1426. int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
  1427. DP_TRAIN_PRE_EMPHASIS_MASK);
  1428. switch (signal_levels) {
  1429. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
  1430. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
  1431. return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
  1432. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1433. return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
  1434. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
  1435. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
  1436. return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
  1437. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1438. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1439. return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
  1440. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
  1441. case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
  1442. return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
  1443. default:
  1444. DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
  1445. "0x%x\n", signal_levels);
  1446. return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
  1447. }
  1448. }
  1449. /* Gen7's DP voltage swing and pre-emphasis control */
  1450. static uint32_t
  1451. intel_gen7_edp_signal_levels(uint8_t train_set)
  1452. {
  1453. int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
  1454. DP_TRAIN_PRE_EMPHASIS_MASK);
  1455. switch (signal_levels) {
  1456. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
  1457. return EDP_LINK_TRAIN_400MV_0DB_IVB;
  1458. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1459. return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
  1460. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
  1461. return EDP_LINK_TRAIN_400MV_6DB_IVB;
  1462. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
  1463. return EDP_LINK_TRAIN_600MV_0DB_IVB;
  1464. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1465. return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
  1466. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
  1467. return EDP_LINK_TRAIN_800MV_0DB_IVB;
  1468. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1469. return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
  1470. default:
  1471. DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
  1472. "0x%x\n", signal_levels);
  1473. return EDP_LINK_TRAIN_500MV_0DB_IVB;
  1474. }
  1475. }
  1476. /* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
  1477. static uint32_t
  1478. intel_hsw_signal_levels(uint8_t train_set)
  1479. {
  1480. int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
  1481. DP_TRAIN_PRE_EMPHASIS_MASK);
  1482. switch (signal_levels) {
  1483. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
  1484. return DDI_BUF_EMP_400MV_0DB_HSW;
  1485. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1486. return DDI_BUF_EMP_400MV_3_5DB_HSW;
  1487. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
  1488. return DDI_BUF_EMP_400MV_6DB_HSW;
  1489. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
  1490. return DDI_BUF_EMP_400MV_9_5DB_HSW;
  1491. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
  1492. return DDI_BUF_EMP_600MV_0DB_HSW;
  1493. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1494. return DDI_BUF_EMP_600MV_3_5DB_HSW;
  1495. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
  1496. return DDI_BUF_EMP_600MV_6DB_HSW;
  1497. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
  1498. return DDI_BUF_EMP_800MV_0DB_HSW;
  1499. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1500. return DDI_BUF_EMP_800MV_3_5DB_HSW;
  1501. default:
  1502. DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
  1503. "0x%x\n", signal_levels);
  1504. return DDI_BUF_EMP_400MV_0DB_HSW;
  1505. }
  1506. }
  1507. /* Properly updates "DP" with the correct signal levels. */
  1508. static void
  1509. intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
  1510. {
  1511. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  1512. struct drm_device *dev = intel_dig_port->base.base.dev;
  1513. uint32_t signal_levels, mask;
  1514. uint8_t train_set = intel_dp->train_set[0];
  1515. if (IS_HASWELL(dev)) {
  1516. signal_levels = intel_hsw_signal_levels(train_set);
  1517. mask = DDI_BUF_EMP_MASK;
  1518. } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
  1519. signal_levels = intel_gen7_edp_signal_levels(train_set);
  1520. mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
  1521. } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
  1522. signal_levels = intel_gen6_edp_signal_levels(train_set);
  1523. mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
  1524. } else {
  1525. signal_levels = intel_gen4_signal_levels(train_set);
  1526. mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
  1527. }
  1528. DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
  1529. *DP = (*DP & ~mask) | signal_levels;
  1530. }
  1531. static bool
  1532. intel_dp_set_link_train(struct intel_dp *intel_dp,
  1533. uint32_t dp_reg_value,
  1534. uint8_t dp_train_pat)
  1535. {
  1536. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  1537. struct drm_device *dev = intel_dig_port->base.base.dev;
  1538. struct drm_i915_private *dev_priv = dev->dev_private;
  1539. enum port port = intel_dig_port->port;
  1540. int ret;
  1541. uint32_t temp;
  1542. if (IS_HASWELL(dev)) {
  1543. temp = I915_READ(DP_TP_CTL(port));
  1544. if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
  1545. temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
  1546. else
  1547. temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
  1548. temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
  1549. switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
  1550. case DP_TRAINING_PATTERN_DISABLE:
  1551. if (port != PORT_A) {
  1552. temp |= DP_TP_CTL_LINK_TRAIN_IDLE;
  1553. I915_WRITE(DP_TP_CTL(port), temp);
  1554. if (wait_for((I915_READ(DP_TP_STATUS(port)) &
  1555. DP_TP_STATUS_IDLE_DONE), 1))
  1556. DRM_ERROR("Timed out waiting for DP idle patterns\n");
  1557. temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
  1558. }
  1559. temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
  1560. break;
  1561. case DP_TRAINING_PATTERN_1:
  1562. temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
  1563. break;
  1564. case DP_TRAINING_PATTERN_2:
  1565. temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
  1566. break;
  1567. case DP_TRAINING_PATTERN_3:
  1568. temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
  1569. break;
  1570. }
  1571. I915_WRITE(DP_TP_CTL(port), temp);
  1572. } else if (HAS_PCH_CPT(dev) &&
  1573. (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
  1574. dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;
  1575. switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
  1576. case DP_TRAINING_PATTERN_DISABLE:
  1577. dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
  1578. break;
  1579. case DP_TRAINING_PATTERN_1:
  1580. dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
  1581. break;
  1582. case DP_TRAINING_PATTERN_2:
  1583. dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
  1584. break;
  1585. case DP_TRAINING_PATTERN_3:
  1586. DRM_ERROR("DP training pattern 3 not supported\n");
  1587. dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
  1588. break;
  1589. }
  1590. } else {
  1591. dp_reg_value &= ~DP_LINK_TRAIN_MASK;
  1592. switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
  1593. case DP_TRAINING_PATTERN_DISABLE:
  1594. dp_reg_value |= DP_LINK_TRAIN_OFF;
  1595. break;
  1596. case DP_TRAINING_PATTERN_1:
  1597. dp_reg_value |= DP_LINK_TRAIN_PAT_1;
  1598. break;
  1599. case DP_TRAINING_PATTERN_2:
  1600. dp_reg_value |= DP_LINK_TRAIN_PAT_2;
  1601. break;
  1602. case DP_TRAINING_PATTERN_3:
  1603. DRM_ERROR("DP training pattern 3 not supported\n");
  1604. dp_reg_value |= DP_LINK_TRAIN_PAT_2;
  1605. break;
  1606. }
  1607. }
  1608. I915_WRITE(intel_dp->output_reg, dp_reg_value);
  1609. POSTING_READ(intel_dp->output_reg);
  1610. intel_dp_aux_native_write_1(intel_dp,
  1611. DP_TRAINING_PATTERN_SET,
  1612. dp_train_pat);
  1613. if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
  1614. DP_TRAINING_PATTERN_DISABLE) {
  1615. ret = intel_dp_aux_native_write(intel_dp,
  1616. DP_TRAINING_LANE0_SET,
  1617. intel_dp->train_set,
  1618. intel_dp->lane_count);
  1619. if (ret != intel_dp->lane_count)
  1620. return false;
  1621. }
  1622. return true;
  1623. }
  1624. /* Enable corresponding port and start training pattern 1 */
  1625. void
  1626. intel_dp_start_link_train(struct intel_dp *intel_dp)
  1627. {
  1628. struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
  1629. struct drm_device *dev = encoder->dev;
  1630. int i;
  1631. uint8_t voltage;
  1632. bool clock_recovery = false;
  1633. int voltage_tries, loop_tries;
  1634. uint32_t DP = intel_dp->DP;
  1635. if (HAS_DDI(dev))
  1636. intel_ddi_prepare_link_retrain(encoder);
  1637. /* Write the link configuration data */
  1638. intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
  1639. intel_dp->link_configuration,
  1640. DP_LINK_CONFIGURATION_SIZE);
  1641. DP |= DP_PORT_EN;
  1642. memset(intel_dp->train_set, 0, 4);
  1643. voltage = 0xff;
  1644. voltage_tries = 0;
  1645. loop_tries = 0;
  1646. clock_recovery = false;
  1647. for (;;) {
  1648. /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
  1649. uint8_t link_status[DP_LINK_STATUS_SIZE];
  1650. intel_dp_set_signal_levels(intel_dp, &DP);
  1651. /* Set training pattern 1 */
  1652. if (!intel_dp_set_link_train(intel_dp, DP,
  1653. DP_TRAINING_PATTERN_1 |
  1654. DP_LINK_SCRAMBLING_DISABLE))
  1655. break;
  1656. drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
  1657. if (!intel_dp_get_link_status(intel_dp, link_status)) {
  1658. DRM_ERROR("failed to get link status\n");
  1659. break;
  1660. }
  1661. if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
  1662. DRM_DEBUG_KMS("clock recovery OK\n");
  1663. clock_recovery = true;
  1664. break;
  1665. }
  1666. /* Check to see if we've tried the max voltage */
  1667. for (i = 0; i < intel_dp->lane_count; i++)
  1668. if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
  1669. break;
  1670. if (i == intel_dp->lane_count) {
  1671. ++loop_tries;
  1672. if (loop_tries == 5) {
  1673. DRM_DEBUG_KMS("too many full retries, give up\n");
  1674. break;
  1675. }
  1676. memset(intel_dp->train_set, 0, 4);
  1677. voltage_tries = 0;
  1678. continue;
  1679. }
  1680. /* Check to see if we've tried the same voltage 5 times */
  1681. if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
  1682. ++voltage_tries;
  1683. if (voltage_tries == 5) {
  1684. DRM_DEBUG_KMS("too many voltage retries, give up\n");
  1685. break;
  1686. }
  1687. } else
  1688. voltage_tries = 0;
  1689. voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  1690. /* Compute new intel_dp->train_set as requested by target */
  1691. intel_get_adjust_train(intel_dp, link_status);
  1692. }
  1693. intel_dp->DP = DP;
  1694. }
  1695. void
  1696. intel_dp_complete_link_train(struct intel_dp *intel_dp)
  1697. {
  1698. bool channel_eq = false;
  1699. int tries, cr_tries;
  1700. uint32_t DP = intel_dp->DP;
  1701. /* channel equalization */
  1702. tries = 0;
  1703. cr_tries = 0;
  1704. channel_eq = false;
  1705. for (;;) {
  1706. uint8_t link_status[DP_LINK_STATUS_SIZE];
  1707. if (cr_tries > 5) {
  1708. DRM_ERROR("failed to train DP, aborting\n");
  1709. intel_dp_link_down(intel_dp);
  1710. break;
  1711. }
  1712. intel_dp_set_signal_levels(intel_dp, &DP);
  1713. /* channel eq pattern */
  1714. if (!intel_dp_set_link_train(intel_dp, DP,
  1715. DP_TRAINING_PATTERN_2 |
  1716. DP_LINK_SCRAMBLING_DISABLE))
  1717. break;
  1718. drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
  1719. if (!intel_dp_get_link_status(intel_dp, link_status))
  1720. break;
  1721. /* Make sure clock is still ok */
  1722. if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
  1723. intel_dp_start_link_train(intel_dp);
  1724. cr_tries++;
  1725. continue;
  1726. }
  1727. if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
  1728. channel_eq = true;
  1729. break;
  1730. }
  1731. /* Try 5 times, then try clock recovery if that fails */
  1732. if (tries > 5) {
  1733. intel_dp_link_down(intel_dp);
  1734. intel_dp_start_link_train(intel_dp);
  1735. tries = 0;
  1736. cr_tries++;
  1737. continue;
  1738. }
  1739. /* Compute new intel_dp->train_set as requested by target */
  1740. intel_get_adjust_train(intel_dp, link_status);
  1741. ++tries;
  1742. }
  1743. if (channel_eq)
  1744. DRM_DEBUG_KMS("Channel EQ done. DP Training successfull\n");
  1745. intel_dp_set_link_train(intel_dp, DP, DP_TRAINING_PATTERN_DISABLE);
  1746. }
  1747. static void
  1748. intel_dp_link_down(struct intel_dp *intel_dp)
  1749. {
  1750. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  1751. struct drm_device *dev = intel_dig_port->base.base.dev;
  1752. struct drm_i915_private *dev_priv = dev->dev_private;
  1753. struct intel_crtc *intel_crtc =
  1754. to_intel_crtc(intel_dig_port->base.base.crtc);
  1755. uint32_t DP = intel_dp->DP;
  1756. /*
  1757. * DDI code has a strict mode set sequence and we should try to respect
  1758. * it, otherwise we might hang the machine in many different ways. So we
  1759. * really should be disabling the port only on a complete crtc_disable
  1760. * sequence. This function is just called under two conditions on DDI
  1761. * code:
  1762. * - Link train failed while doing crtc_enable, and on this case we
  1763. * really should respect the mode set sequence and wait for a
  1764. * crtc_disable.
  1765. * - Someone turned the monitor off and intel_dp_check_link_status
  1766. * called us. We don't need to disable the whole port on this case, so
  1767. * when someone turns the monitor on again,
  1768. * intel_ddi_prepare_link_retrain will take care of redoing the link
  1769. * train.
  1770. */
  1771. if (HAS_DDI(dev))
  1772. return;
  1773. if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
  1774. return;
  1775. DRM_DEBUG_KMS("\n");
  1776. if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
  1777. DP &= ~DP_LINK_TRAIN_MASK_CPT;
  1778. I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
  1779. } else {
  1780. DP &= ~DP_LINK_TRAIN_MASK;
  1781. I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
  1782. }
  1783. POSTING_READ(intel_dp->output_reg);
  1784. /* We don't really know why we're doing this */
  1785. intel_wait_for_vblank(dev, intel_crtc->pipe);
  1786. if (HAS_PCH_IBX(dev) &&
  1787. I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
  1788. struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
  1789. /* Hardware workaround: leaving our transcoder select
  1790. * set to transcoder B while it's off will prevent the
  1791. * corresponding HDMI output on transcoder A.
  1792. *
  1793. * Combine this with another hardware workaround:
  1794. * transcoder select bit can only be cleared while the
  1795. * port is enabled.
  1796. */
  1797. DP &= ~DP_PIPEB_SELECT;
  1798. I915_WRITE(intel_dp->output_reg, DP);
  1799. /* Changes to enable or select take place the vblank
  1800. * after being written.
  1801. */
  1802. if (WARN_ON(crtc == NULL)) {
  1803. /* We should never try to disable a port without a crtc
  1804. * attached. For paranoia keep the code around for a
  1805. * bit. */
  1806. POSTING_READ(intel_dp->output_reg);
  1807. msleep(50);
  1808. } else
  1809. intel_wait_for_vblank(dev, intel_crtc->pipe);
  1810. }
  1811. DP &= ~DP_AUDIO_OUTPUT_ENABLE;
  1812. I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
  1813. POSTING_READ(intel_dp->output_reg);
  1814. msleep(intel_dp->panel_power_down_delay);
  1815. }
  1816. static bool
  1817. intel_dp_get_dpcd(struct intel_dp *intel_dp)
  1818. {
  1819. char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
  1820. if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
  1821. sizeof(intel_dp->dpcd)) == 0)
  1822. return false; /* aux transfer failed */
  1823. hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
  1824. 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
  1825. DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
  1826. if (intel_dp->dpcd[DP_DPCD_REV] == 0)
  1827. return false; /* DPCD not present */
  1828. if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
  1829. DP_DWN_STRM_PORT_PRESENT))
  1830. return true; /* native DP sink */
  1831. if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
  1832. return true; /* no per-port downstream info */
  1833. if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
  1834. intel_dp->downstream_ports,
  1835. DP_MAX_DOWNSTREAM_PORTS) == 0)
  1836. return false; /* downstream port status fetch failed */
  1837. return true;
  1838. }
  1839. static void
  1840. intel_dp_probe_oui(struct intel_dp *intel_dp)
  1841. {
  1842. u8 buf[3];
  1843. if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
  1844. return;
  1845. ironlake_edp_panel_vdd_on(intel_dp);
  1846. if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
  1847. DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
  1848. buf[0], buf[1], buf[2]);
  1849. if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
  1850. DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
  1851. buf[0], buf[1], buf[2]);
  1852. ironlake_edp_panel_vdd_off(intel_dp, false);
  1853. }
  1854. static bool
  1855. intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
  1856. {
  1857. int ret;
  1858. ret = intel_dp_aux_native_read_retry(intel_dp,
  1859. DP_DEVICE_SERVICE_IRQ_VECTOR,
  1860. sink_irq_vector, 1);
  1861. if (!ret)
  1862. return false;
  1863. return true;
  1864. }
  1865. static void
  1866. intel_dp_handle_test_request(struct intel_dp *intel_dp)
  1867. {
  1868. /* NAK by default */
  1869. intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
  1870. }
  1871. /*
  1872. * According to DP spec
  1873. * 5.1.2:
  1874. * 1. Read DPCD
  1875. * 2. Configure link according to Receiver Capabilities
  1876. * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
  1877. * 4. Check link status on receipt of hot-plug interrupt
  1878. */
  1879. void
  1880. intel_dp_check_link_status(struct intel_dp *intel_dp)
  1881. {
  1882. struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
  1883. u8 sink_irq_vector;
  1884. u8 link_status[DP_LINK_STATUS_SIZE];
  1885. if (!intel_encoder->connectors_active)
  1886. return;
  1887. if (WARN_ON(!intel_encoder->base.crtc))
  1888. return;
  1889. /* Try to read receiver status if the link appears to be up */
  1890. if (!intel_dp_get_link_status(intel_dp, link_status)) {
  1891. intel_dp_link_down(intel_dp);
  1892. return;
  1893. }
  1894. /* Now read the DPCD to see if it's actually running */
  1895. if (!intel_dp_get_dpcd(intel_dp)) {
  1896. intel_dp_link_down(intel_dp);
  1897. return;
  1898. }
  1899. /* Try to read the source of the interrupt */
  1900. if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
  1901. intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
  1902. /* Clear interrupt source */
  1903. intel_dp_aux_native_write_1(intel_dp,
  1904. DP_DEVICE_SERVICE_IRQ_VECTOR,
  1905. sink_irq_vector);
  1906. if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
  1907. intel_dp_handle_test_request(intel_dp);
  1908. if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
  1909. DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
  1910. }
  1911. if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
  1912. DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
  1913. drm_get_encoder_name(&intel_encoder->base));
  1914. intel_dp_start_link_train(intel_dp);
  1915. intel_dp_complete_link_train(intel_dp);
  1916. }
  1917. }
  1918. /* XXX this is probably wrong for multiple downstream ports */
  1919. static enum drm_connector_status
  1920. intel_dp_detect_dpcd(struct intel_dp *intel_dp)
  1921. {
  1922. uint8_t *dpcd = intel_dp->dpcd;
  1923. bool hpd;
  1924. uint8_t type;
  1925. if (!intel_dp_get_dpcd(intel_dp))
  1926. return connector_status_disconnected;
  1927. /* if there's no downstream port, we're done */
  1928. if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
  1929. return connector_status_connected;
  1930. /* If we're HPD-aware, SINK_COUNT changes dynamically */
  1931. hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
  1932. if (hpd) {
  1933. uint8_t reg;
  1934. if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
  1935. &reg, 1))
  1936. return connector_status_unknown;
  1937. return DP_GET_SINK_COUNT(reg) ? connector_status_connected
  1938. : connector_status_disconnected;
  1939. }
  1940. /* If no HPD, poke DDC gently */
  1941. if (drm_probe_ddc(&intel_dp->adapter))
  1942. return connector_status_connected;
  1943. /* Well we tried, say unknown for unreliable port types */
  1944. type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
  1945. if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
  1946. return connector_status_unknown;
  1947. /* Anything else is out of spec, warn and ignore */
  1948. DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
  1949. return connector_status_disconnected;
  1950. }
  1951. static enum drm_connector_status
  1952. ironlake_dp_detect(struct intel_dp *intel_dp)
  1953. {
  1954. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1955. struct drm_i915_private *dev_priv = dev->dev_private;
  1956. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  1957. enum drm_connector_status status;
  1958. /* Can't disconnect eDP, but you can close the lid... */
  1959. if (is_edp(intel_dp)) {
  1960. status = intel_panel_detect(dev);
  1961. if (status == connector_status_unknown)
  1962. status = connector_status_connected;
  1963. return status;
  1964. }
  1965. if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
  1966. return connector_status_disconnected;
  1967. return intel_dp_detect_dpcd(intel_dp);
  1968. }
  1969. static enum drm_connector_status
  1970. g4x_dp_detect(struct intel_dp *intel_dp)
  1971. {
  1972. struct drm_device *dev = intel_dp_to_dev(intel_dp);
  1973. struct drm_i915_private *dev_priv = dev->dev_private;
  1974. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  1975. uint32_t bit;
  1976. switch (intel_dig_port->port) {
  1977. case PORT_B:
  1978. bit = PORTB_HOTPLUG_LIVE_STATUS;
  1979. break;
  1980. case PORT_C:
  1981. bit = PORTC_HOTPLUG_LIVE_STATUS;
  1982. break;
  1983. case PORT_D:
  1984. bit = PORTD_HOTPLUG_LIVE_STATUS;
  1985. break;
  1986. default:
  1987. return connector_status_unknown;
  1988. }
  1989. if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
  1990. return connector_status_disconnected;
  1991. return intel_dp_detect_dpcd(intel_dp);
  1992. }
  1993. static struct edid *
  1994. intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
  1995. {
  1996. struct intel_connector *intel_connector = to_intel_connector(connector);
  1997. /* use cached edid if we have one */
  1998. if (intel_connector->edid) {
  1999. struct edid *edid;
  2000. int size;
  2001. /* invalid edid */
  2002. if (IS_ERR(intel_connector->edid))
  2003. return NULL;
  2004. size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
  2005. edid = kmalloc(size, GFP_KERNEL);
  2006. if (!edid)
  2007. return NULL;
  2008. memcpy(edid, intel_connector->edid, size);
  2009. return edid;
  2010. }
  2011. return drm_get_edid(connector, adapter);
  2012. }
  2013. static int
  2014. intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
  2015. {
  2016. struct intel_connector *intel_connector = to_intel_connector(connector);
  2017. /* use cached edid if we have one */
  2018. if (intel_connector->edid) {
  2019. /* invalid edid */
  2020. if (IS_ERR(intel_connector->edid))
  2021. return 0;
  2022. return intel_connector_update_modes(connector,
  2023. intel_connector->edid);
  2024. }
  2025. return intel_ddc_get_modes(connector, adapter);
  2026. }
  2027. static enum drm_connector_status
  2028. intel_dp_detect(struct drm_connector *connector, bool force)
  2029. {
  2030. struct intel_dp *intel_dp = intel_attached_dp(connector);
  2031. struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
  2032. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  2033. struct drm_device *dev = connector->dev;
  2034. enum drm_connector_status status;
  2035. struct edid *edid = NULL;
  2036. intel_dp->has_audio = false;
  2037. if (HAS_PCH_SPLIT(dev))
  2038. status = ironlake_dp_detect(intel_dp);
  2039. else
  2040. status = g4x_dp_detect(intel_dp);
  2041. if (status != connector_status_connected)
  2042. return status;
  2043. intel_dp_probe_oui(intel_dp);
  2044. if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
  2045. intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
  2046. } else {
  2047. edid = intel_dp_get_edid(connector, &intel_dp->adapter);
  2048. if (edid) {
  2049. intel_dp->has_audio = drm_detect_monitor_audio(edid);
  2050. kfree(edid);
  2051. }
  2052. }
  2053. if (intel_encoder->type != INTEL_OUTPUT_EDP)
  2054. intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
  2055. return connector_status_connected;
  2056. }
  2057. static int intel_dp_get_modes(struct drm_connector *connector)
  2058. {
  2059. struct intel_dp *intel_dp = intel_attached_dp(connector);
  2060. struct intel_connector *intel_connector = to_intel_connector(connector);
  2061. struct drm_device *dev = connector->dev;
  2062. int ret;
  2063. /* We should parse the EDID data and find out if it has an audio sink
  2064. */
  2065. ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
  2066. if (ret)
  2067. return ret;
  2068. /* if eDP has no EDID, fall back to fixed mode */
  2069. if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
  2070. struct drm_display_mode *mode;
  2071. mode = drm_mode_duplicate(dev,
  2072. intel_connector->panel.fixed_mode);
  2073. if (mode) {
  2074. drm_mode_probed_add(connector, mode);
  2075. return 1;
  2076. }
  2077. }
  2078. return 0;
  2079. }
  2080. static bool
  2081. intel_dp_detect_audio(struct drm_connector *connector)
  2082. {
  2083. struct intel_dp *intel_dp = intel_attached_dp(connector);
  2084. struct edid *edid;
  2085. bool has_audio = false;
  2086. edid = intel_dp_get_edid(connector, &intel_dp->adapter);
  2087. if (edid) {
  2088. has_audio = drm_detect_monitor_audio(edid);
  2089. kfree(edid);
  2090. }
  2091. return has_audio;
  2092. }
  2093. static int
  2094. intel_dp_set_property(struct drm_connector *connector,
  2095. struct drm_property *property,
  2096. uint64_t val)
  2097. {
  2098. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  2099. struct intel_connector *intel_connector = to_intel_connector(connector);
  2100. struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
  2101. struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
  2102. int ret;
  2103. ret = drm_object_property_set_value(&connector->base, property, val);
  2104. if (ret)
  2105. return ret;
  2106. if (property == dev_priv->force_audio_property) {
  2107. int i = val;
  2108. bool has_audio;
  2109. if (i == intel_dp->force_audio)
  2110. return 0;
  2111. intel_dp->force_audio = i;
  2112. if (i == HDMI_AUDIO_AUTO)
  2113. has_audio = intel_dp_detect_audio(connector);
  2114. else
  2115. has_audio = (i == HDMI_AUDIO_ON);
  2116. if (has_audio == intel_dp->has_audio)
  2117. return 0;
  2118. intel_dp->has_audio = has_audio;
  2119. goto done;
  2120. }
  2121. if (property == dev_priv->broadcast_rgb_property) {
  2122. switch (val) {
  2123. case INTEL_BROADCAST_RGB_AUTO:
  2124. intel_dp->color_range_auto = true;
  2125. break;
  2126. case INTEL_BROADCAST_RGB_FULL:
  2127. intel_dp->color_range_auto = false;
  2128. intel_dp->color_range = 0;
  2129. break;
  2130. case INTEL_BROADCAST_RGB_LIMITED:
  2131. intel_dp->color_range_auto = false;
  2132. intel_dp->color_range = DP_COLOR_RANGE_16_235;
  2133. break;
  2134. default:
  2135. return -EINVAL;
  2136. }
  2137. goto done;
  2138. }
  2139. if (is_edp(intel_dp) &&
  2140. property == connector->dev->mode_config.scaling_mode_property) {
  2141. if (val == DRM_MODE_SCALE_NONE) {
  2142. DRM_DEBUG_KMS("no scaling not supported\n");
  2143. return -EINVAL;
  2144. }
  2145. if (intel_connector->panel.fitting_mode == val) {
  2146. /* the eDP scaling property is not changed */
  2147. return 0;
  2148. }
  2149. intel_connector->panel.fitting_mode = val;
  2150. goto done;
  2151. }
  2152. return -EINVAL;
  2153. done:
  2154. if (intel_encoder->base.crtc)
  2155. intel_crtc_restore_mode(intel_encoder->base.crtc);
  2156. return 0;
  2157. }
  2158. static void
  2159. intel_dp_destroy(struct drm_connector *connector)
  2160. {
  2161. struct drm_device *dev = connector->dev;
  2162. struct intel_dp *intel_dp = intel_attached_dp(connector);
  2163. struct intel_connector *intel_connector = to_intel_connector(connector);
  2164. if (!IS_ERR_OR_NULL(intel_connector->edid))
  2165. kfree(intel_connector->edid);
  2166. if (is_edp(intel_dp)) {
  2167. intel_panel_destroy_backlight(dev);
  2168. intel_panel_fini(&intel_connector->panel);
  2169. }
  2170. drm_sysfs_connector_remove(connector);
  2171. drm_connector_cleanup(connector);
  2172. kfree(connector);
  2173. }
  2174. void intel_dp_encoder_destroy(struct drm_encoder *encoder)
  2175. {
  2176. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  2177. struct intel_dp *intel_dp = &intel_dig_port->dp;
  2178. i2c_del_adapter(&intel_dp->adapter);
  2179. drm_encoder_cleanup(encoder);
  2180. if (is_edp(intel_dp)) {
  2181. cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
  2182. ironlake_panel_vdd_off_sync(intel_dp);
  2183. }
  2184. kfree(intel_dig_port);
  2185. }
  2186. static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
  2187. .mode_fixup = intel_dp_mode_fixup,
  2188. .mode_set = intel_dp_mode_set,
  2189. };
  2190. static const struct drm_connector_funcs intel_dp_connector_funcs = {
  2191. .dpms = intel_connector_dpms,
  2192. .detect = intel_dp_detect,
  2193. .fill_modes = drm_helper_probe_single_connector_modes,
  2194. .set_property = intel_dp_set_property,
  2195. .destroy = intel_dp_destroy,
  2196. };
  2197. static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
  2198. .get_modes = intel_dp_get_modes,
  2199. .mode_valid = intel_dp_mode_valid,
  2200. .best_encoder = intel_best_encoder,
  2201. };
  2202. static const struct drm_encoder_funcs intel_dp_enc_funcs = {
  2203. .destroy = intel_dp_encoder_destroy,
  2204. };
  2205. static void
  2206. intel_dp_hot_plug(struct intel_encoder *intel_encoder)
  2207. {
  2208. struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
  2209. intel_dp_check_link_status(intel_dp);
  2210. }
  2211. /* Return which DP Port should be selected for Transcoder DP control */
  2212. int
  2213. intel_trans_dp_port_sel(struct drm_crtc *crtc)
  2214. {
  2215. struct drm_device *dev = crtc->dev;
  2216. struct intel_encoder *intel_encoder;
  2217. struct intel_dp *intel_dp;
  2218. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  2219. intel_dp = enc_to_intel_dp(&intel_encoder->base);
  2220. if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
  2221. intel_encoder->type == INTEL_OUTPUT_EDP)
  2222. return intel_dp->output_reg;
  2223. }
  2224. return -1;
  2225. }
  2226. /* check the VBT to see whether the eDP is on DP-D port */
  2227. bool intel_dpd_is_edp(struct drm_device *dev)
  2228. {
  2229. struct drm_i915_private *dev_priv = dev->dev_private;
  2230. struct child_device_config *p_child;
  2231. int i;
  2232. if (!dev_priv->child_dev_num)
  2233. return false;
  2234. for (i = 0; i < dev_priv->child_dev_num; i++) {
  2235. p_child = dev_priv->child_dev + i;
  2236. if (p_child->dvo_port == PORT_IDPD &&
  2237. p_child->device_type == DEVICE_TYPE_eDP)
  2238. return true;
  2239. }
  2240. return false;
  2241. }
  2242. static void
  2243. intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
  2244. {
  2245. struct intel_connector *intel_connector = to_intel_connector(connector);
  2246. intel_attach_force_audio_property(connector);
  2247. intel_attach_broadcast_rgb_property(connector);
  2248. intel_dp->color_range_auto = true;
  2249. if (is_edp(intel_dp)) {
  2250. drm_mode_create_scaling_mode_property(connector->dev);
  2251. drm_object_attach_property(
  2252. &connector->base,
  2253. connector->dev->mode_config.scaling_mode_property,
  2254. DRM_MODE_SCALE_ASPECT);
  2255. intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
  2256. }
  2257. }
  2258. static void
  2259. intel_dp_init_panel_power_sequencer(struct drm_device *dev,
  2260. struct intel_dp *intel_dp,
  2261. struct edp_power_seq *out)
  2262. {
  2263. struct drm_i915_private *dev_priv = dev->dev_private;
  2264. struct edp_power_seq cur, vbt, spec, final;
  2265. u32 pp_on, pp_off, pp_div, pp;
  2266. /* Workaround: Need to write PP_CONTROL with the unlock key as
  2267. * the very first thing. */
  2268. pp = ironlake_get_pp_control(dev_priv);
  2269. I915_WRITE(PCH_PP_CONTROL, pp);
  2270. pp_on = I915_READ(PCH_PP_ON_DELAYS);
  2271. pp_off = I915_READ(PCH_PP_OFF_DELAYS);
  2272. pp_div = I915_READ(PCH_PP_DIVISOR);
  2273. /* Pull timing values out of registers */
  2274. cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
  2275. PANEL_POWER_UP_DELAY_SHIFT;
  2276. cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
  2277. PANEL_LIGHT_ON_DELAY_SHIFT;
  2278. cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
  2279. PANEL_LIGHT_OFF_DELAY_SHIFT;
  2280. cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
  2281. PANEL_POWER_DOWN_DELAY_SHIFT;
  2282. cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
  2283. PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
  2284. DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
  2285. cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
  2286. vbt = dev_priv->edp.pps;
  2287. /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
  2288. * our hw here, which are all in 100usec. */
  2289. spec.t1_t3 = 210 * 10;
  2290. spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
  2291. spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
  2292. spec.t10 = 500 * 10;
  2293. /* This one is special and actually in units of 100ms, but zero
  2294. * based in the hw (so we need to add 100 ms). But the sw vbt
  2295. * table multiplies it with 1000 to make it in units of 100usec,
  2296. * too. */
  2297. spec.t11_t12 = (510 + 100) * 10;
  2298. DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
  2299. vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
  2300. /* Use the max of the register settings and vbt. If both are
  2301. * unset, fall back to the spec limits. */
  2302. #define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
  2303. spec.field : \
  2304. max(cur.field, vbt.field))
  2305. assign_final(t1_t3);
  2306. assign_final(t8);
  2307. assign_final(t9);
  2308. assign_final(t10);
  2309. assign_final(t11_t12);
  2310. #undef assign_final
  2311. #define get_delay(field) (DIV_ROUND_UP(final.field, 10))
  2312. intel_dp->panel_power_up_delay = get_delay(t1_t3);
  2313. intel_dp->backlight_on_delay = get_delay(t8);
  2314. intel_dp->backlight_off_delay = get_delay(t9);
  2315. intel_dp->panel_power_down_delay = get_delay(t10);
  2316. intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
  2317. #undef get_delay
  2318. DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
  2319. intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
  2320. intel_dp->panel_power_cycle_delay);
  2321. DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
  2322. intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
  2323. if (out)
  2324. *out = final;
  2325. }
  2326. static void
  2327. intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
  2328. struct intel_dp *intel_dp,
  2329. struct edp_power_seq *seq)
  2330. {
  2331. struct drm_i915_private *dev_priv = dev->dev_private;
  2332. u32 pp_on, pp_off, pp_div;
  2333. /* And finally store the new values in the power sequencer. */
  2334. pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
  2335. (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
  2336. pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
  2337. (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
  2338. /* Compute the divisor for the pp clock, simply match the Bspec
  2339. * formula. */
  2340. pp_div = ((100 * intel_pch_rawclk(dev))/2 - 1)
  2341. << PP_REFERENCE_DIVIDER_SHIFT;
  2342. pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
  2343. << PANEL_POWER_CYCLE_DELAY_SHIFT);
  2344. /* Haswell doesn't have any port selection bits for the panel
  2345. * power sequencer any more. */
  2346. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
  2347. if (is_cpu_edp(intel_dp))
  2348. pp_on |= PANEL_POWER_PORT_DP_A;
  2349. else
  2350. pp_on |= PANEL_POWER_PORT_DP_D;
  2351. }
  2352. I915_WRITE(PCH_PP_ON_DELAYS, pp_on);
  2353. I915_WRITE(PCH_PP_OFF_DELAYS, pp_off);
  2354. I915_WRITE(PCH_PP_DIVISOR, pp_div);
  2355. DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
  2356. I915_READ(PCH_PP_ON_DELAYS),
  2357. I915_READ(PCH_PP_OFF_DELAYS),
  2358. I915_READ(PCH_PP_DIVISOR));
  2359. }
  2360. void
  2361. intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
  2362. struct intel_connector *intel_connector)
  2363. {
  2364. struct drm_connector *connector = &intel_connector->base;
  2365. struct intel_dp *intel_dp = &intel_dig_port->dp;
  2366. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  2367. struct drm_device *dev = intel_encoder->base.dev;
  2368. struct drm_i915_private *dev_priv = dev->dev_private;
  2369. struct drm_display_mode *fixed_mode = NULL;
  2370. struct edp_power_seq power_seq = { 0 };
  2371. enum port port = intel_dig_port->port;
  2372. const char *name = NULL;
  2373. int type;
  2374. /* Preserve the current hw state. */
  2375. intel_dp->DP = I915_READ(intel_dp->output_reg);
  2376. intel_dp->attached_connector = intel_connector;
  2377. if (HAS_PCH_SPLIT(dev) && port == PORT_D)
  2378. if (intel_dpd_is_edp(dev))
  2379. intel_dp->is_pch_edp = true;
  2380. /*
  2381. * FIXME : We need to initialize built-in panels before external panels.
  2382. * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
  2383. */
  2384. if (IS_VALLEYVIEW(dev) && port == PORT_C) {
  2385. type = DRM_MODE_CONNECTOR_eDP;
  2386. intel_encoder->type = INTEL_OUTPUT_EDP;
  2387. } else if (port == PORT_A || is_pch_edp(intel_dp)) {
  2388. type = DRM_MODE_CONNECTOR_eDP;
  2389. intel_encoder->type = INTEL_OUTPUT_EDP;
  2390. } else {
  2391. /* The intel_encoder->type value may be INTEL_OUTPUT_UNKNOWN for
  2392. * DDI or INTEL_OUTPUT_DISPLAYPORT for the older gens, so don't
  2393. * rewrite it.
  2394. */
  2395. type = DRM_MODE_CONNECTOR_DisplayPort;
  2396. }
  2397. drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
  2398. drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
  2399. connector->polled = DRM_CONNECTOR_POLL_HPD;
  2400. connector->interlace_allowed = true;
  2401. connector->doublescan_allowed = 0;
  2402. INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
  2403. ironlake_panel_vdd_work);
  2404. intel_connector_attach_encoder(intel_connector, intel_encoder);
  2405. drm_sysfs_connector_add(connector);
  2406. if (HAS_DDI(dev))
  2407. intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
  2408. else
  2409. intel_connector->get_hw_state = intel_connector_get_hw_state;
  2410. /* Set up the DDC bus. */
  2411. switch (port) {
  2412. case PORT_A:
  2413. name = "DPDDC-A";
  2414. break;
  2415. case PORT_B:
  2416. dev_priv->hotplug_supported_mask |= PORTB_HOTPLUG_INT_STATUS;
  2417. name = "DPDDC-B";
  2418. break;
  2419. case PORT_C:
  2420. dev_priv->hotplug_supported_mask |= PORTC_HOTPLUG_INT_STATUS;
  2421. name = "DPDDC-C";
  2422. break;
  2423. case PORT_D:
  2424. dev_priv->hotplug_supported_mask |= PORTD_HOTPLUG_INT_STATUS;
  2425. name = "DPDDC-D";
  2426. break;
  2427. default:
  2428. WARN(1, "Invalid port %c\n", port_name(port));
  2429. break;
  2430. }
  2431. if (is_edp(intel_dp))
  2432. intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
  2433. intel_dp_i2c_init(intel_dp, intel_connector, name);
  2434. /* Cache DPCD and EDID for edp. */
  2435. if (is_edp(intel_dp)) {
  2436. bool ret;
  2437. struct drm_display_mode *scan;
  2438. struct edid *edid;
  2439. ironlake_edp_panel_vdd_on(intel_dp);
  2440. ret = intel_dp_get_dpcd(intel_dp);
  2441. ironlake_edp_panel_vdd_off(intel_dp, false);
  2442. if (ret) {
  2443. if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
  2444. dev_priv->no_aux_handshake =
  2445. intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
  2446. DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
  2447. } else {
  2448. /* if this fails, presume the device is a ghost */
  2449. DRM_INFO("failed to retrieve link info, disabling eDP\n");
  2450. intel_dp_encoder_destroy(&intel_encoder->base);
  2451. intel_dp_destroy(connector);
  2452. return;
  2453. }
  2454. /* We now know it's not a ghost, init power sequence regs. */
  2455. intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
  2456. &power_seq);
  2457. ironlake_edp_panel_vdd_on(intel_dp);
  2458. edid = drm_get_edid(connector, &intel_dp->adapter);
  2459. if (edid) {
  2460. if (drm_add_edid_modes(connector, edid)) {
  2461. drm_mode_connector_update_edid_property(connector, edid);
  2462. drm_edid_to_eld(connector, edid);
  2463. } else {
  2464. kfree(edid);
  2465. edid = ERR_PTR(-EINVAL);
  2466. }
  2467. } else {
  2468. edid = ERR_PTR(-ENOENT);
  2469. }
  2470. intel_connector->edid = edid;
  2471. /* prefer fixed mode from EDID if available */
  2472. list_for_each_entry(scan, &connector->probed_modes, head) {
  2473. if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
  2474. fixed_mode = drm_mode_duplicate(dev, scan);
  2475. break;
  2476. }
  2477. }
  2478. /* fallback to VBT if available for eDP */
  2479. if (!fixed_mode && dev_priv->lfp_lvds_vbt_mode) {
  2480. fixed_mode = drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
  2481. if (fixed_mode)
  2482. fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
  2483. }
  2484. ironlake_edp_panel_vdd_off(intel_dp, false);
  2485. }
  2486. if (is_edp(intel_dp)) {
  2487. intel_panel_init(&intel_connector->panel, fixed_mode);
  2488. intel_panel_setup_backlight(connector);
  2489. }
  2490. intel_dp_add_properties(intel_dp, connector);
  2491. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  2492. * 0xd. Failure to do so will result in spurious interrupts being
  2493. * generated on the port when a cable is not attached.
  2494. */
  2495. if (IS_G4X(dev) && !IS_GM45(dev)) {
  2496. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  2497. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  2498. }
  2499. }
  2500. void
  2501. intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
  2502. {
  2503. struct intel_digital_port *intel_dig_port;
  2504. struct intel_encoder *intel_encoder;
  2505. struct drm_encoder *encoder;
  2506. struct intel_connector *intel_connector;
  2507. intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
  2508. if (!intel_dig_port)
  2509. return;
  2510. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  2511. if (!intel_connector) {
  2512. kfree(intel_dig_port);
  2513. return;
  2514. }
  2515. intel_encoder = &intel_dig_port->base;
  2516. encoder = &intel_encoder->base;
  2517. drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
  2518. DRM_MODE_ENCODER_TMDS);
  2519. drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
  2520. intel_encoder->enable = intel_enable_dp;
  2521. intel_encoder->pre_enable = intel_pre_enable_dp;
  2522. intel_encoder->disable = intel_disable_dp;
  2523. intel_encoder->post_disable = intel_post_disable_dp;
  2524. intel_encoder->get_hw_state = intel_dp_get_hw_state;
  2525. intel_dig_port->port = port;
  2526. intel_dig_port->dp.output_reg = output_reg;
  2527. intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
  2528. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  2529. intel_encoder->cloneable = false;
  2530. intel_encoder->hot_plug = intel_dp_hot_plug;
  2531. intel_dp_init_connector(intel_dig_port, intel_connector);
  2532. }