intel_crt.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/dmi.h>
  27. #include <linux/i2c.h>
  28. #include <linux/slab.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc.h>
  31. #include <drm/drm_crtc_helper.h>
  32. #include <drm/drm_edid.h>
  33. #include "intel_drv.h"
  34. #include <drm/i915_drm.h>
  35. #include "i915_drv.h"
  36. /* Here's the desired hotplug mode */
  37. #define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
  38. ADPA_CRT_HOTPLUG_WARMUP_10MS | \
  39. ADPA_CRT_HOTPLUG_SAMPLE_4S | \
  40. ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
  41. ADPA_CRT_HOTPLUG_VOLREF_325MV | \
  42. ADPA_CRT_HOTPLUG_ENABLE)
  43. struct intel_crt {
  44. struct intel_encoder base;
  45. bool force_hotplug_required;
  46. u32 adpa_reg;
  47. };
  48. static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
  49. {
  50. return container_of(intel_attached_encoder(connector),
  51. struct intel_crt, base);
  52. }
  53. static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
  54. {
  55. return container_of(encoder, struct intel_crt, base);
  56. }
  57. static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
  58. enum pipe *pipe)
  59. {
  60. struct drm_device *dev = encoder->base.dev;
  61. struct drm_i915_private *dev_priv = dev->dev_private;
  62. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  63. u32 tmp;
  64. tmp = I915_READ(crt->adpa_reg);
  65. if (!(tmp & ADPA_DAC_ENABLE))
  66. return false;
  67. if (HAS_PCH_CPT(dev))
  68. *pipe = PORT_TO_PIPE_CPT(tmp);
  69. else
  70. *pipe = PORT_TO_PIPE(tmp);
  71. return true;
  72. }
  73. static void intel_disable_crt(struct intel_encoder *encoder)
  74. {
  75. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  76. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  77. u32 temp;
  78. temp = I915_READ(crt->adpa_reg);
  79. temp |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
  80. temp &= ~ADPA_DAC_ENABLE;
  81. I915_WRITE(crt->adpa_reg, temp);
  82. }
  83. static void intel_enable_crt(struct intel_encoder *encoder)
  84. {
  85. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  86. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  87. u32 temp;
  88. temp = I915_READ(crt->adpa_reg);
  89. temp |= ADPA_DAC_ENABLE;
  90. I915_WRITE(crt->adpa_reg, temp);
  91. }
  92. /* Note: The caller is required to filter out dpms modes not supported by the
  93. * platform. */
  94. static void intel_crt_set_dpms(struct intel_encoder *encoder, int mode)
  95. {
  96. struct drm_device *dev = encoder->base.dev;
  97. struct drm_i915_private *dev_priv = dev->dev_private;
  98. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  99. u32 temp;
  100. temp = I915_READ(crt->adpa_reg);
  101. temp &= ~(ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
  102. temp &= ~ADPA_DAC_ENABLE;
  103. switch (mode) {
  104. case DRM_MODE_DPMS_ON:
  105. temp |= ADPA_DAC_ENABLE;
  106. break;
  107. case DRM_MODE_DPMS_STANDBY:
  108. temp |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
  109. break;
  110. case DRM_MODE_DPMS_SUSPEND:
  111. temp |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
  112. break;
  113. case DRM_MODE_DPMS_OFF:
  114. temp |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
  115. break;
  116. }
  117. I915_WRITE(crt->adpa_reg, temp);
  118. }
  119. static void intel_crt_dpms(struct drm_connector *connector, int mode)
  120. {
  121. struct drm_device *dev = connector->dev;
  122. struct intel_encoder *encoder = intel_attached_encoder(connector);
  123. struct drm_crtc *crtc;
  124. int old_dpms;
  125. /* PCH platforms and VLV only support on/off. */
  126. if (INTEL_INFO(dev)->gen >= 5 && mode != DRM_MODE_DPMS_ON)
  127. mode = DRM_MODE_DPMS_OFF;
  128. if (mode == connector->dpms)
  129. return;
  130. old_dpms = connector->dpms;
  131. connector->dpms = mode;
  132. /* Only need to change hw state when actually enabled */
  133. crtc = encoder->base.crtc;
  134. if (!crtc) {
  135. encoder->connectors_active = false;
  136. return;
  137. }
  138. /* We need the pipe to run for anything but OFF. */
  139. if (mode == DRM_MODE_DPMS_OFF)
  140. encoder->connectors_active = false;
  141. else
  142. encoder->connectors_active = true;
  143. if (mode < old_dpms) {
  144. /* From off to on, enable the pipe first. */
  145. intel_crtc_update_dpms(crtc);
  146. intel_crt_set_dpms(encoder, mode);
  147. } else {
  148. intel_crt_set_dpms(encoder, mode);
  149. intel_crtc_update_dpms(crtc);
  150. }
  151. intel_modeset_check_state(connector->dev);
  152. }
  153. static int intel_crt_mode_valid(struct drm_connector *connector,
  154. struct drm_display_mode *mode)
  155. {
  156. struct drm_device *dev = connector->dev;
  157. int max_clock = 0;
  158. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  159. return MODE_NO_DBLESCAN;
  160. if (mode->clock < 25000)
  161. return MODE_CLOCK_LOW;
  162. if (IS_GEN2(dev))
  163. max_clock = 350000;
  164. else
  165. max_clock = 400000;
  166. if (mode->clock > max_clock)
  167. return MODE_CLOCK_HIGH;
  168. /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
  169. if (HAS_PCH_LPT(dev) &&
  170. (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
  171. return MODE_CLOCK_HIGH;
  172. return MODE_OK;
  173. }
  174. static bool intel_crt_mode_fixup(struct drm_encoder *encoder,
  175. const struct drm_display_mode *mode,
  176. struct drm_display_mode *adjusted_mode)
  177. {
  178. return true;
  179. }
  180. static void intel_crt_mode_set(struct drm_encoder *encoder,
  181. struct drm_display_mode *mode,
  182. struct drm_display_mode *adjusted_mode)
  183. {
  184. struct drm_device *dev = encoder->dev;
  185. struct drm_crtc *crtc = encoder->crtc;
  186. struct intel_crt *crt =
  187. intel_encoder_to_crt(to_intel_encoder(encoder));
  188. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  189. struct drm_i915_private *dev_priv = dev->dev_private;
  190. u32 adpa;
  191. if (HAS_PCH_SPLIT(dev))
  192. adpa = ADPA_HOTPLUG_BITS;
  193. else
  194. adpa = 0;
  195. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  196. adpa |= ADPA_HSYNC_ACTIVE_HIGH;
  197. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  198. adpa |= ADPA_VSYNC_ACTIVE_HIGH;
  199. /* For CPT allow 3 pipe config, for others just use A or B */
  200. if (HAS_PCH_LPT(dev))
  201. ; /* Those bits don't exist here */
  202. else if (HAS_PCH_CPT(dev))
  203. adpa |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
  204. else if (intel_crtc->pipe == 0)
  205. adpa |= ADPA_PIPE_A_SELECT;
  206. else
  207. adpa |= ADPA_PIPE_B_SELECT;
  208. if (!HAS_PCH_SPLIT(dev))
  209. I915_WRITE(BCLRPAT(intel_crtc->pipe), 0);
  210. I915_WRITE(crt->adpa_reg, adpa);
  211. }
  212. static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
  213. {
  214. struct drm_device *dev = connector->dev;
  215. struct intel_crt *crt = intel_attached_crt(connector);
  216. struct drm_i915_private *dev_priv = dev->dev_private;
  217. u32 adpa;
  218. bool ret;
  219. /* The first time through, trigger an explicit detection cycle */
  220. if (crt->force_hotplug_required) {
  221. bool turn_off_dac = HAS_PCH_SPLIT(dev);
  222. u32 save_adpa;
  223. crt->force_hotplug_required = 0;
  224. save_adpa = adpa = I915_READ(crt->adpa_reg);
  225. DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
  226. adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
  227. if (turn_off_dac)
  228. adpa &= ~ADPA_DAC_ENABLE;
  229. I915_WRITE(crt->adpa_reg, adpa);
  230. if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
  231. 1000))
  232. DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
  233. if (turn_off_dac) {
  234. I915_WRITE(crt->adpa_reg, save_adpa);
  235. POSTING_READ(crt->adpa_reg);
  236. }
  237. }
  238. /* Check the status to see if both blue and green are on now */
  239. adpa = I915_READ(crt->adpa_reg);
  240. if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
  241. ret = true;
  242. else
  243. ret = false;
  244. DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
  245. return ret;
  246. }
  247. static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
  248. {
  249. struct drm_device *dev = connector->dev;
  250. struct intel_crt *crt = intel_attached_crt(connector);
  251. struct drm_i915_private *dev_priv = dev->dev_private;
  252. u32 adpa;
  253. bool ret;
  254. u32 save_adpa;
  255. save_adpa = adpa = I915_READ(crt->adpa_reg);
  256. DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
  257. adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
  258. I915_WRITE(crt->adpa_reg, adpa);
  259. if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
  260. 1000)) {
  261. DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
  262. I915_WRITE(crt->adpa_reg, save_adpa);
  263. }
  264. /* Check the status to see if both blue and green are on now */
  265. adpa = I915_READ(crt->adpa_reg);
  266. if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
  267. ret = true;
  268. else
  269. ret = false;
  270. DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
  271. /* FIXME: debug force function and remove */
  272. ret = true;
  273. return ret;
  274. }
  275. /**
  276. * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
  277. *
  278. * Not for i915G/i915GM
  279. *
  280. * \return true if CRT is connected.
  281. * \return false if CRT is disconnected.
  282. */
  283. static bool intel_crt_detect_hotplug(struct drm_connector *connector)
  284. {
  285. struct drm_device *dev = connector->dev;
  286. struct drm_i915_private *dev_priv = dev->dev_private;
  287. u32 hotplug_en, orig, stat;
  288. bool ret = false;
  289. int i, tries = 0;
  290. if (HAS_PCH_SPLIT(dev))
  291. return intel_ironlake_crt_detect_hotplug(connector);
  292. if (IS_VALLEYVIEW(dev))
  293. return valleyview_crt_detect_hotplug(connector);
  294. /*
  295. * On 4 series desktop, CRT detect sequence need to be done twice
  296. * to get a reliable result.
  297. */
  298. if (IS_G4X(dev) && !IS_GM45(dev))
  299. tries = 2;
  300. else
  301. tries = 1;
  302. hotplug_en = orig = I915_READ(PORT_HOTPLUG_EN);
  303. hotplug_en |= CRT_HOTPLUG_FORCE_DETECT;
  304. for (i = 0; i < tries ; i++) {
  305. /* turn on the FORCE_DETECT */
  306. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  307. /* wait for FORCE_DETECT to go off */
  308. if (wait_for((I915_READ(PORT_HOTPLUG_EN) &
  309. CRT_HOTPLUG_FORCE_DETECT) == 0,
  310. 1000))
  311. DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
  312. }
  313. stat = I915_READ(PORT_HOTPLUG_STAT);
  314. if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
  315. ret = true;
  316. /* clear the interrupt we just generated, if any */
  317. I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
  318. /* and put the bits back */
  319. I915_WRITE(PORT_HOTPLUG_EN, orig);
  320. return ret;
  321. }
  322. static struct edid *intel_crt_get_edid(struct drm_connector *connector,
  323. struct i2c_adapter *i2c)
  324. {
  325. struct edid *edid;
  326. edid = drm_get_edid(connector, i2c);
  327. if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
  328. DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
  329. intel_gmbus_force_bit(i2c, true);
  330. edid = drm_get_edid(connector, i2c);
  331. intel_gmbus_force_bit(i2c, false);
  332. }
  333. return edid;
  334. }
  335. /* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
  336. static int intel_crt_ddc_get_modes(struct drm_connector *connector,
  337. struct i2c_adapter *adapter)
  338. {
  339. struct edid *edid;
  340. int ret;
  341. edid = intel_crt_get_edid(connector, adapter);
  342. if (!edid)
  343. return 0;
  344. ret = intel_connector_update_modes(connector, edid);
  345. kfree(edid);
  346. return ret;
  347. }
  348. static bool intel_crt_detect_ddc(struct drm_connector *connector)
  349. {
  350. struct intel_crt *crt = intel_attached_crt(connector);
  351. struct drm_i915_private *dev_priv = crt->base.base.dev->dev_private;
  352. struct edid *edid;
  353. struct i2c_adapter *i2c;
  354. BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
  355. i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->crt_ddc_pin);
  356. edid = intel_crt_get_edid(connector, i2c);
  357. if (edid) {
  358. bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
  359. /*
  360. * This may be a DVI-I connector with a shared DDC
  361. * link between analog and digital outputs, so we
  362. * have to check the EDID input spec of the attached device.
  363. */
  364. if (!is_digital) {
  365. DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
  366. return true;
  367. }
  368. DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
  369. } else {
  370. DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
  371. }
  372. kfree(edid);
  373. return false;
  374. }
  375. static enum drm_connector_status
  376. intel_crt_load_detect(struct intel_crt *crt)
  377. {
  378. struct drm_device *dev = crt->base.base.dev;
  379. struct drm_i915_private *dev_priv = dev->dev_private;
  380. uint32_t pipe = to_intel_crtc(crt->base.base.crtc)->pipe;
  381. uint32_t save_bclrpat;
  382. uint32_t save_vtotal;
  383. uint32_t vtotal, vactive;
  384. uint32_t vsample;
  385. uint32_t vblank, vblank_start, vblank_end;
  386. uint32_t dsl;
  387. uint32_t bclrpat_reg;
  388. uint32_t vtotal_reg;
  389. uint32_t vblank_reg;
  390. uint32_t vsync_reg;
  391. uint32_t pipeconf_reg;
  392. uint32_t pipe_dsl_reg;
  393. uint8_t st00;
  394. enum drm_connector_status status;
  395. DRM_DEBUG_KMS("starting load-detect on CRT\n");
  396. bclrpat_reg = BCLRPAT(pipe);
  397. vtotal_reg = VTOTAL(pipe);
  398. vblank_reg = VBLANK(pipe);
  399. vsync_reg = VSYNC(pipe);
  400. pipeconf_reg = PIPECONF(pipe);
  401. pipe_dsl_reg = PIPEDSL(pipe);
  402. save_bclrpat = I915_READ(bclrpat_reg);
  403. save_vtotal = I915_READ(vtotal_reg);
  404. vblank = I915_READ(vblank_reg);
  405. vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
  406. vactive = (save_vtotal & 0x7ff) + 1;
  407. vblank_start = (vblank & 0xfff) + 1;
  408. vblank_end = ((vblank >> 16) & 0xfff) + 1;
  409. /* Set the border color to purple. */
  410. I915_WRITE(bclrpat_reg, 0x500050);
  411. if (!IS_GEN2(dev)) {
  412. uint32_t pipeconf = I915_READ(pipeconf_reg);
  413. I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
  414. POSTING_READ(pipeconf_reg);
  415. /* Wait for next Vblank to substitue
  416. * border color for Color info */
  417. intel_wait_for_vblank(dev, pipe);
  418. st00 = I915_READ8(VGA_MSR_WRITE);
  419. status = ((st00 & (1 << 4)) != 0) ?
  420. connector_status_connected :
  421. connector_status_disconnected;
  422. I915_WRITE(pipeconf_reg, pipeconf);
  423. } else {
  424. bool restore_vblank = false;
  425. int count, detect;
  426. /*
  427. * If there isn't any border, add some.
  428. * Yes, this will flicker
  429. */
  430. if (vblank_start <= vactive && vblank_end >= vtotal) {
  431. uint32_t vsync = I915_READ(vsync_reg);
  432. uint32_t vsync_start = (vsync & 0xffff) + 1;
  433. vblank_start = vsync_start;
  434. I915_WRITE(vblank_reg,
  435. (vblank_start - 1) |
  436. ((vblank_end - 1) << 16));
  437. restore_vblank = true;
  438. }
  439. /* sample in the vertical border, selecting the larger one */
  440. if (vblank_start - vactive >= vtotal - vblank_end)
  441. vsample = (vblank_start + vactive) >> 1;
  442. else
  443. vsample = (vtotal + vblank_end) >> 1;
  444. /*
  445. * Wait for the border to be displayed
  446. */
  447. while (I915_READ(pipe_dsl_reg) >= vactive)
  448. ;
  449. while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
  450. ;
  451. /*
  452. * Watch ST00 for an entire scanline
  453. */
  454. detect = 0;
  455. count = 0;
  456. do {
  457. count++;
  458. /* Read the ST00 VGA status register */
  459. st00 = I915_READ8(VGA_MSR_WRITE);
  460. if (st00 & (1 << 4))
  461. detect++;
  462. } while ((I915_READ(pipe_dsl_reg) == dsl));
  463. /* restore vblank if necessary */
  464. if (restore_vblank)
  465. I915_WRITE(vblank_reg, vblank);
  466. /*
  467. * If more than 3/4 of the scanline detected a monitor,
  468. * then it is assumed to be present. This works even on i830,
  469. * where there isn't any way to force the border color across
  470. * the screen
  471. */
  472. status = detect * 4 > count * 3 ?
  473. connector_status_connected :
  474. connector_status_disconnected;
  475. }
  476. /* Restore previous settings */
  477. I915_WRITE(bclrpat_reg, save_bclrpat);
  478. return status;
  479. }
  480. static enum drm_connector_status
  481. intel_crt_detect(struct drm_connector *connector, bool force)
  482. {
  483. struct drm_device *dev = connector->dev;
  484. struct intel_crt *crt = intel_attached_crt(connector);
  485. enum drm_connector_status status;
  486. struct intel_load_detect_pipe tmp;
  487. if (I915_HAS_HOTPLUG(dev)) {
  488. /* We can not rely on the HPD pin always being correctly wired
  489. * up, for example many KVM do not pass it through, and so
  490. * only trust an assertion that the monitor is connected.
  491. */
  492. if (intel_crt_detect_hotplug(connector)) {
  493. DRM_DEBUG_KMS("CRT detected via hotplug\n");
  494. return connector_status_connected;
  495. } else
  496. DRM_DEBUG_KMS("CRT not detected via hotplug\n");
  497. }
  498. if (intel_crt_detect_ddc(connector))
  499. return connector_status_connected;
  500. /* Load detection is broken on HPD capable machines. Whoever wants a
  501. * broken monitor (without edid) to work behind a broken kvm (that fails
  502. * to have the right resistors for HP detection) needs to fix this up.
  503. * For now just bail out. */
  504. if (I915_HAS_HOTPLUG(dev))
  505. return connector_status_disconnected;
  506. if (!force)
  507. return connector->status;
  508. /* for pre-945g platforms use load detect */
  509. if (intel_get_load_detect_pipe(connector, NULL, &tmp)) {
  510. if (intel_crt_detect_ddc(connector))
  511. status = connector_status_connected;
  512. else
  513. status = intel_crt_load_detect(crt);
  514. intel_release_load_detect_pipe(connector, &tmp);
  515. } else
  516. status = connector_status_unknown;
  517. return status;
  518. }
  519. static void intel_crt_destroy(struct drm_connector *connector)
  520. {
  521. drm_sysfs_connector_remove(connector);
  522. drm_connector_cleanup(connector);
  523. kfree(connector);
  524. }
  525. static int intel_crt_get_modes(struct drm_connector *connector)
  526. {
  527. struct drm_device *dev = connector->dev;
  528. struct drm_i915_private *dev_priv = dev->dev_private;
  529. int ret;
  530. struct i2c_adapter *i2c;
  531. i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->crt_ddc_pin);
  532. ret = intel_crt_ddc_get_modes(connector, i2c);
  533. if (ret || !IS_G4X(dev))
  534. return ret;
  535. /* Try to probe digital port for output in DVI-I -> VGA mode. */
  536. i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PORT_DPB);
  537. return intel_crt_ddc_get_modes(connector, i2c);
  538. }
  539. static int intel_crt_set_property(struct drm_connector *connector,
  540. struct drm_property *property,
  541. uint64_t value)
  542. {
  543. return 0;
  544. }
  545. static void intel_crt_reset(struct drm_connector *connector)
  546. {
  547. struct drm_device *dev = connector->dev;
  548. struct drm_i915_private *dev_priv = dev->dev_private;
  549. struct intel_crt *crt = intel_attached_crt(connector);
  550. if (HAS_PCH_SPLIT(dev)) {
  551. u32 adpa;
  552. adpa = I915_READ(crt->adpa_reg);
  553. adpa &= ~ADPA_CRT_HOTPLUG_MASK;
  554. adpa |= ADPA_HOTPLUG_BITS;
  555. I915_WRITE(crt->adpa_reg, adpa);
  556. POSTING_READ(crt->adpa_reg);
  557. DRM_DEBUG_KMS("pch crt adpa set to 0x%x\n", adpa);
  558. crt->force_hotplug_required = 1;
  559. }
  560. }
  561. /*
  562. * Routines for controlling stuff on the analog port
  563. */
  564. static const struct drm_encoder_helper_funcs crt_encoder_funcs = {
  565. .mode_fixup = intel_crt_mode_fixup,
  566. .mode_set = intel_crt_mode_set,
  567. };
  568. static const struct drm_connector_funcs intel_crt_connector_funcs = {
  569. .reset = intel_crt_reset,
  570. .dpms = intel_crt_dpms,
  571. .detect = intel_crt_detect,
  572. .fill_modes = drm_helper_probe_single_connector_modes,
  573. .destroy = intel_crt_destroy,
  574. .set_property = intel_crt_set_property,
  575. };
  576. static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
  577. .mode_valid = intel_crt_mode_valid,
  578. .get_modes = intel_crt_get_modes,
  579. .best_encoder = intel_best_encoder,
  580. };
  581. static const struct drm_encoder_funcs intel_crt_enc_funcs = {
  582. .destroy = intel_encoder_destroy,
  583. };
  584. static int __init intel_no_crt_dmi_callback(const struct dmi_system_id *id)
  585. {
  586. DRM_INFO("Skipping CRT initialization for %s\n", id->ident);
  587. return 1;
  588. }
  589. static const struct dmi_system_id intel_no_crt[] = {
  590. {
  591. .callback = intel_no_crt_dmi_callback,
  592. .ident = "ACER ZGB",
  593. .matches = {
  594. DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
  595. DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
  596. },
  597. },
  598. { }
  599. };
  600. void intel_crt_init(struct drm_device *dev)
  601. {
  602. struct drm_connector *connector;
  603. struct intel_crt *crt;
  604. struct intel_connector *intel_connector;
  605. struct drm_i915_private *dev_priv = dev->dev_private;
  606. /* Skip machines without VGA that falsely report hotplug events */
  607. if (dmi_check_system(intel_no_crt))
  608. return;
  609. crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
  610. if (!crt)
  611. return;
  612. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  613. if (!intel_connector) {
  614. kfree(crt);
  615. return;
  616. }
  617. connector = &intel_connector->base;
  618. drm_connector_init(dev, &intel_connector->base,
  619. &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
  620. drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
  621. DRM_MODE_ENCODER_DAC);
  622. intel_connector_attach_encoder(intel_connector, &crt->base);
  623. crt->base.type = INTEL_OUTPUT_ANALOG;
  624. crt->base.cloneable = true;
  625. if (IS_I830(dev))
  626. crt->base.crtc_mask = (1 << 0);
  627. else
  628. crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  629. if (IS_GEN2(dev))
  630. connector->interlace_allowed = 0;
  631. else
  632. connector->interlace_allowed = 1;
  633. connector->doublescan_allowed = 0;
  634. if (HAS_PCH_SPLIT(dev))
  635. crt->adpa_reg = PCH_ADPA;
  636. else if (IS_VALLEYVIEW(dev))
  637. crt->adpa_reg = VLV_ADPA;
  638. else
  639. crt->adpa_reg = ADPA;
  640. crt->base.disable = intel_disable_crt;
  641. crt->base.enable = intel_enable_crt;
  642. if (HAS_DDI(dev))
  643. crt->base.get_hw_state = intel_ddi_get_hw_state;
  644. else
  645. crt->base.get_hw_state = intel_crt_get_hw_state;
  646. intel_connector->get_hw_state = intel_connector_get_hw_state;
  647. drm_encoder_helper_add(&crt->base.base, &crt_encoder_funcs);
  648. drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
  649. drm_sysfs_connector_add(connector);
  650. if (I915_HAS_HOTPLUG(dev))
  651. connector->polled = DRM_CONNECTOR_POLL_HPD;
  652. else
  653. connector->polled = DRM_CONNECTOR_POLL_CONNECT;
  654. /*
  655. * Configure the automatic hotplug detection stuff
  656. */
  657. crt->force_hotplug_required = 0;
  658. dev_priv->hotplug_supported_mask |= CRT_HOTPLUG_INT_STATUS;
  659. /*
  660. * TODO: find a proper way to discover whether we need to set the the
  661. * polarity and link reversal bits or not, instead of relying on the
  662. * BIOS.
  663. */
  664. if (HAS_PCH_LPT(dev)) {
  665. u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
  666. FDI_RX_LINK_REVERSAL_OVERRIDE;
  667. dev_priv->fdi_rx_config = I915_READ(_FDI_RXA_CTL) & fdi_config;
  668. }
  669. }