i915_ums.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503
  1. /*
  2. *
  3. * Copyright 2008 (c) Intel Corporation
  4. * Jesse Barnes <jbarnes@virtuousgeek.org>
  5. * Copyright 2013 (c) Intel Corporation
  6. * Daniel Vetter <daniel.vetter@ffwll.ch>
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. */
  28. #include <drm/drmP.h>
  29. #include <drm/i915_drm.h>
  30. #include "intel_drv.h"
  31. #include "i915_reg.h"
  32. static bool i915_pipe_enabled(struct drm_device *dev, enum pipe pipe)
  33. {
  34. struct drm_i915_private *dev_priv = dev->dev_private;
  35. u32 dpll_reg;
  36. /* On IVB, 3rd pipe shares PLL with another one */
  37. if (pipe > 1)
  38. return false;
  39. if (HAS_PCH_SPLIT(dev))
  40. dpll_reg = _PCH_DPLL(pipe);
  41. else
  42. dpll_reg = (pipe == PIPE_A) ? _DPLL_A : _DPLL_B;
  43. return (I915_READ(dpll_reg) & DPLL_VCO_ENABLE);
  44. }
  45. static void i915_save_palette(struct drm_device *dev, enum pipe pipe)
  46. {
  47. struct drm_i915_private *dev_priv = dev->dev_private;
  48. unsigned long reg = (pipe == PIPE_A ? _PALETTE_A : _PALETTE_B);
  49. u32 *array;
  50. int i;
  51. if (!i915_pipe_enabled(dev, pipe))
  52. return;
  53. if (HAS_PCH_SPLIT(dev))
  54. reg = (pipe == PIPE_A) ? _LGC_PALETTE_A : _LGC_PALETTE_B;
  55. if (pipe == PIPE_A)
  56. array = dev_priv->regfile.save_palette_a;
  57. else
  58. array = dev_priv->regfile.save_palette_b;
  59. for (i = 0; i < 256; i++)
  60. array[i] = I915_READ(reg + (i << 2));
  61. }
  62. static void i915_restore_palette(struct drm_device *dev, enum pipe pipe)
  63. {
  64. struct drm_i915_private *dev_priv = dev->dev_private;
  65. unsigned long reg = (pipe == PIPE_A ? _PALETTE_A : _PALETTE_B);
  66. u32 *array;
  67. int i;
  68. if (!i915_pipe_enabled(dev, pipe))
  69. return;
  70. if (HAS_PCH_SPLIT(dev))
  71. reg = (pipe == PIPE_A) ? _LGC_PALETTE_A : _LGC_PALETTE_B;
  72. if (pipe == PIPE_A)
  73. array = dev_priv->regfile.save_palette_a;
  74. else
  75. array = dev_priv->regfile.save_palette_b;
  76. for (i = 0; i < 256; i++)
  77. I915_WRITE(reg + (i << 2), array[i]);
  78. }
  79. void i915_save_display_reg(struct drm_device *dev)
  80. {
  81. struct drm_i915_private *dev_priv = dev->dev_private;
  82. int i;
  83. /* Cursor state */
  84. dev_priv->regfile.saveCURACNTR = I915_READ(_CURACNTR);
  85. dev_priv->regfile.saveCURAPOS = I915_READ(_CURAPOS);
  86. dev_priv->regfile.saveCURABASE = I915_READ(_CURABASE);
  87. dev_priv->regfile.saveCURBCNTR = I915_READ(_CURBCNTR);
  88. dev_priv->regfile.saveCURBPOS = I915_READ(_CURBPOS);
  89. dev_priv->regfile.saveCURBBASE = I915_READ(_CURBBASE);
  90. if (IS_GEN2(dev))
  91. dev_priv->regfile.saveCURSIZE = I915_READ(CURSIZE);
  92. if (HAS_PCH_SPLIT(dev)) {
  93. dev_priv->regfile.savePCH_DREF_CONTROL = I915_READ(PCH_DREF_CONTROL);
  94. dev_priv->regfile.saveDISP_ARB_CTL = I915_READ(DISP_ARB_CTL);
  95. }
  96. /* Pipe & plane A info */
  97. dev_priv->regfile.savePIPEACONF = I915_READ(_PIPEACONF);
  98. dev_priv->regfile.savePIPEASRC = I915_READ(_PIPEASRC);
  99. if (HAS_PCH_SPLIT(dev)) {
  100. dev_priv->regfile.saveFPA0 = I915_READ(_PCH_FPA0);
  101. dev_priv->regfile.saveFPA1 = I915_READ(_PCH_FPA1);
  102. dev_priv->regfile.saveDPLL_A = I915_READ(_PCH_DPLL_A);
  103. } else {
  104. dev_priv->regfile.saveFPA0 = I915_READ(_FPA0);
  105. dev_priv->regfile.saveFPA1 = I915_READ(_FPA1);
  106. dev_priv->regfile.saveDPLL_A = I915_READ(_DPLL_A);
  107. }
  108. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
  109. dev_priv->regfile.saveDPLL_A_MD = I915_READ(_DPLL_A_MD);
  110. dev_priv->regfile.saveHTOTAL_A = I915_READ(_HTOTAL_A);
  111. dev_priv->regfile.saveHBLANK_A = I915_READ(_HBLANK_A);
  112. dev_priv->regfile.saveHSYNC_A = I915_READ(_HSYNC_A);
  113. dev_priv->regfile.saveVTOTAL_A = I915_READ(_VTOTAL_A);
  114. dev_priv->regfile.saveVBLANK_A = I915_READ(_VBLANK_A);
  115. dev_priv->regfile.saveVSYNC_A = I915_READ(_VSYNC_A);
  116. if (!HAS_PCH_SPLIT(dev))
  117. dev_priv->regfile.saveBCLRPAT_A = I915_READ(_BCLRPAT_A);
  118. if (HAS_PCH_SPLIT(dev)) {
  119. dev_priv->regfile.savePIPEA_DATA_M1 = I915_READ(_PIPEA_DATA_M1);
  120. dev_priv->regfile.savePIPEA_DATA_N1 = I915_READ(_PIPEA_DATA_N1);
  121. dev_priv->regfile.savePIPEA_LINK_M1 = I915_READ(_PIPEA_LINK_M1);
  122. dev_priv->regfile.savePIPEA_LINK_N1 = I915_READ(_PIPEA_LINK_N1);
  123. dev_priv->regfile.saveFDI_TXA_CTL = I915_READ(_FDI_TXA_CTL);
  124. dev_priv->regfile.saveFDI_RXA_CTL = I915_READ(_FDI_RXA_CTL);
  125. dev_priv->regfile.savePFA_CTL_1 = I915_READ(_PFA_CTL_1);
  126. dev_priv->regfile.savePFA_WIN_SZ = I915_READ(_PFA_WIN_SZ);
  127. dev_priv->regfile.savePFA_WIN_POS = I915_READ(_PFA_WIN_POS);
  128. dev_priv->regfile.saveTRANSACONF = I915_READ(_TRANSACONF);
  129. dev_priv->regfile.saveTRANS_HTOTAL_A = I915_READ(_TRANS_HTOTAL_A);
  130. dev_priv->regfile.saveTRANS_HBLANK_A = I915_READ(_TRANS_HBLANK_A);
  131. dev_priv->regfile.saveTRANS_HSYNC_A = I915_READ(_TRANS_HSYNC_A);
  132. dev_priv->regfile.saveTRANS_VTOTAL_A = I915_READ(_TRANS_VTOTAL_A);
  133. dev_priv->regfile.saveTRANS_VBLANK_A = I915_READ(_TRANS_VBLANK_A);
  134. dev_priv->regfile.saveTRANS_VSYNC_A = I915_READ(_TRANS_VSYNC_A);
  135. }
  136. dev_priv->regfile.saveDSPACNTR = I915_READ(_DSPACNTR);
  137. dev_priv->regfile.saveDSPASTRIDE = I915_READ(_DSPASTRIDE);
  138. dev_priv->regfile.saveDSPASIZE = I915_READ(_DSPASIZE);
  139. dev_priv->regfile.saveDSPAPOS = I915_READ(_DSPAPOS);
  140. dev_priv->regfile.saveDSPAADDR = I915_READ(_DSPAADDR);
  141. if (INTEL_INFO(dev)->gen >= 4) {
  142. dev_priv->regfile.saveDSPASURF = I915_READ(_DSPASURF);
  143. dev_priv->regfile.saveDSPATILEOFF = I915_READ(_DSPATILEOFF);
  144. }
  145. i915_save_palette(dev, PIPE_A);
  146. dev_priv->regfile.savePIPEASTAT = I915_READ(_PIPEASTAT);
  147. /* Pipe & plane B info */
  148. dev_priv->regfile.savePIPEBCONF = I915_READ(_PIPEBCONF);
  149. dev_priv->regfile.savePIPEBSRC = I915_READ(_PIPEBSRC);
  150. if (HAS_PCH_SPLIT(dev)) {
  151. dev_priv->regfile.saveFPB0 = I915_READ(_PCH_FPB0);
  152. dev_priv->regfile.saveFPB1 = I915_READ(_PCH_FPB1);
  153. dev_priv->regfile.saveDPLL_B = I915_READ(_PCH_DPLL_B);
  154. } else {
  155. dev_priv->regfile.saveFPB0 = I915_READ(_FPB0);
  156. dev_priv->regfile.saveFPB1 = I915_READ(_FPB1);
  157. dev_priv->regfile.saveDPLL_B = I915_READ(_DPLL_B);
  158. }
  159. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
  160. dev_priv->regfile.saveDPLL_B_MD = I915_READ(_DPLL_B_MD);
  161. dev_priv->regfile.saveHTOTAL_B = I915_READ(_HTOTAL_B);
  162. dev_priv->regfile.saveHBLANK_B = I915_READ(_HBLANK_B);
  163. dev_priv->regfile.saveHSYNC_B = I915_READ(_HSYNC_B);
  164. dev_priv->regfile.saveVTOTAL_B = I915_READ(_VTOTAL_B);
  165. dev_priv->regfile.saveVBLANK_B = I915_READ(_VBLANK_B);
  166. dev_priv->regfile.saveVSYNC_B = I915_READ(_VSYNC_B);
  167. if (!HAS_PCH_SPLIT(dev))
  168. dev_priv->regfile.saveBCLRPAT_B = I915_READ(_BCLRPAT_B);
  169. if (HAS_PCH_SPLIT(dev)) {
  170. dev_priv->regfile.savePIPEB_DATA_M1 = I915_READ(_PIPEB_DATA_M1);
  171. dev_priv->regfile.savePIPEB_DATA_N1 = I915_READ(_PIPEB_DATA_N1);
  172. dev_priv->regfile.savePIPEB_LINK_M1 = I915_READ(_PIPEB_LINK_M1);
  173. dev_priv->regfile.savePIPEB_LINK_N1 = I915_READ(_PIPEB_LINK_N1);
  174. dev_priv->regfile.saveFDI_TXB_CTL = I915_READ(_FDI_TXB_CTL);
  175. dev_priv->regfile.saveFDI_RXB_CTL = I915_READ(_FDI_RXB_CTL);
  176. dev_priv->regfile.savePFB_CTL_1 = I915_READ(_PFB_CTL_1);
  177. dev_priv->regfile.savePFB_WIN_SZ = I915_READ(_PFB_WIN_SZ);
  178. dev_priv->regfile.savePFB_WIN_POS = I915_READ(_PFB_WIN_POS);
  179. dev_priv->regfile.saveTRANSBCONF = I915_READ(_TRANSBCONF);
  180. dev_priv->regfile.saveTRANS_HTOTAL_B = I915_READ(_TRANS_HTOTAL_B);
  181. dev_priv->regfile.saveTRANS_HBLANK_B = I915_READ(_TRANS_HBLANK_B);
  182. dev_priv->regfile.saveTRANS_HSYNC_B = I915_READ(_TRANS_HSYNC_B);
  183. dev_priv->regfile.saveTRANS_VTOTAL_B = I915_READ(_TRANS_VTOTAL_B);
  184. dev_priv->regfile.saveTRANS_VBLANK_B = I915_READ(_TRANS_VBLANK_B);
  185. dev_priv->regfile.saveTRANS_VSYNC_B = I915_READ(_TRANS_VSYNC_B);
  186. }
  187. dev_priv->regfile.saveDSPBCNTR = I915_READ(_DSPBCNTR);
  188. dev_priv->regfile.saveDSPBSTRIDE = I915_READ(_DSPBSTRIDE);
  189. dev_priv->regfile.saveDSPBSIZE = I915_READ(_DSPBSIZE);
  190. dev_priv->regfile.saveDSPBPOS = I915_READ(_DSPBPOS);
  191. dev_priv->regfile.saveDSPBADDR = I915_READ(_DSPBADDR);
  192. if (INTEL_INFO(dev)->gen >= 4) {
  193. dev_priv->regfile.saveDSPBSURF = I915_READ(_DSPBSURF);
  194. dev_priv->regfile.saveDSPBTILEOFF = I915_READ(_DSPBTILEOFF);
  195. }
  196. i915_save_palette(dev, PIPE_B);
  197. dev_priv->regfile.savePIPEBSTAT = I915_READ(_PIPEBSTAT);
  198. /* Fences */
  199. switch (INTEL_INFO(dev)->gen) {
  200. case 7:
  201. case 6:
  202. for (i = 0; i < 16; i++)
  203. dev_priv->regfile.saveFENCE[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  204. break;
  205. case 5:
  206. case 4:
  207. for (i = 0; i < 16; i++)
  208. dev_priv->regfile.saveFENCE[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  209. break;
  210. case 3:
  211. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  212. for (i = 0; i < 8; i++)
  213. dev_priv->regfile.saveFENCE[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  214. case 2:
  215. for (i = 0; i < 8; i++)
  216. dev_priv->regfile.saveFENCE[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  217. break;
  218. }
  219. /* CRT state */
  220. if (HAS_PCH_SPLIT(dev))
  221. dev_priv->regfile.saveADPA = I915_READ(PCH_ADPA);
  222. else
  223. dev_priv->regfile.saveADPA = I915_READ(ADPA);
  224. /* Display Port state */
  225. if (SUPPORTS_INTEGRATED_DP(dev)) {
  226. dev_priv->regfile.saveDP_B = I915_READ(DP_B);
  227. dev_priv->regfile.saveDP_C = I915_READ(DP_C);
  228. dev_priv->regfile.saveDP_D = I915_READ(DP_D);
  229. dev_priv->regfile.savePIPEA_GMCH_DATA_M = I915_READ(_PIPEA_GMCH_DATA_M);
  230. dev_priv->regfile.savePIPEB_GMCH_DATA_M = I915_READ(_PIPEB_GMCH_DATA_M);
  231. dev_priv->regfile.savePIPEA_GMCH_DATA_N = I915_READ(_PIPEA_GMCH_DATA_N);
  232. dev_priv->regfile.savePIPEB_GMCH_DATA_N = I915_READ(_PIPEB_GMCH_DATA_N);
  233. dev_priv->regfile.savePIPEA_DP_LINK_M = I915_READ(_PIPEA_DP_LINK_M);
  234. dev_priv->regfile.savePIPEB_DP_LINK_M = I915_READ(_PIPEB_DP_LINK_M);
  235. dev_priv->regfile.savePIPEA_DP_LINK_N = I915_READ(_PIPEA_DP_LINK_N);
  236. dev_priv->regfile.savePIPEB_DP_LINK_N = I915_READ(_PIPEB_DP_LINK_N);
  237. }
  238. /* FIXME: regfile.save TV & SDVO state */
  239. return;
  240. }
  241. void i915_restore_display_reg(struct drm_device *dev)
  242. {
  243. struct drm_i915_private *dev_priv = dev->dev_private;
  244. int dpll_a_reg, fpa0_reg, fpa1_reg;
  245. int dpll_b_reg, fpb0_reg, fpb1_reg;
  246. int i;
  247. /* Display port ratios (must be done before clock is set) */
  248. if (SUPPORTS_INTEGRATED_DP(dev)) {
  249. I915_WRITE(_PIPEA_GMCH_DATA_M, dev_priv->regfile.savePIPEA_GMCH_DATA_M);
  250. I915_WRITE(_PIPEB_GMCH_DATA_M, dev_priv->regfile.savePIPEB_GMCH_DATA_M);
  251. I915_WRITE(_PIPEA_GMCH_DATA_N, dev_priv->regfile.savePIPEA_GMCH_DATA_N);
  252. I915_WRITE(_PIPEB_GMCH_DATA_N, dev_priv->regfile.savePIPEB_GMCH_DATA_N);
  253. I915_WRITE(_PIPEA_DP_LINK_M, dev_priv->regfile.savePIPEA_DP_LINK_M);
  254. I915_WRITE(_PIPEB_DP_LINK_M, dev_priv->regfile.savePIPEB_DP_LINK_M);
  255. I915_WRITE(_PIPEA_DP_LINK_N, dev_priv->regfile.savePIPEA_DP_LINK_N);
  256. I915_WRITE(_PIPEB_DP_LINK_N, dev_priv->regfile.savePIPEB_DP_LINK_N);
  257. }
  258. /* Fences */
  259. switch (INTEL_INFO(dev)->gen) {
  260. case 7:
  261. case 6:
  262. for (i = 0; i < 16; i++)
  263. I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), dev_priv->regfile.saveFENCE[i]);
  264. break;
  265. case 5:
  266. case 4:
  267. for (i = 0; i < 16; i++)
  268. I915_WRITE64(FENCE_REG_965_0 + (i * 8), dev_priv->regfile.saveFENCE[i]);
  269. break;
  270. case 3:
  271. case 2:
  272. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  273. for (i = 0; i < 8; i++)
  274. I915_WRITE(FENCE_REG_945_8 + (i * 4), dev_priv->regfile.saveFENCE[i+8]);
  275. for (i = 0; i < 8; i++)
  276. I915_WRITE(FENCE_REG_830_0 + (i * 4), dev_priv->regfile.saveFENCE[i]);
  277. break;
  278. }
  279. if (HAS_PCH_SPLIT(dev)) {
  280. dpll_a_reg = _PCH_DPLL_A;
  281. dpll_b_reg = _PCH_DPLL_B;
  282. fpa0_reg = _PCH_FPA0;
  283. fpb0_reg = _PCH_FPB0;
  284. fpa1_reg = _PCH_FPA1;
  285. fpb1_reg = _PCH_FPB1;
  286. } else {
  287. dpll_a_reg = _DPLL_A;
  288. dpll_b_reg = _DPLL_B;
  289. fpa0_reg = _FPA0;
  290. fpb0_reg = _FPB0;
  291. fpa1_reg = _FPA1;
  292. fpb1_reg = _FPB1;
  293. }
  294. if (HAS_PCH_SPLIT(dev)) {
  295. I915_WRITE(PCH_DREF_CONTROL, dev_priv->regfile.savePCH_DREF_CONTROL);
  296. I915_WRITE(DISP_ARB_CTL, dev_priv->regfile.saveDISP_ARB_CTL);
  297. }
  298. /* Pipe & plane A info */
  299. /* Prime the clock */
  300. if (dev_priv->regfile.saveDPLL_A & DPLL_VCO_ENABLE) {
  301. I915_WRITE(dpll_a_reg, dev_priv->regfile.saveDPLL_A &
  302. ~DPLL_VCO_ENABLE);
  303. POSTING_READ(dpll_a_reg);
  304. udelay(150);
  305. }
  306. I915_WRITE(fpa0_reg, dev_priv->regfile.saveFPA0);
  307. I915_WRITE(fpa1_reg, dev_priv->regfile.saveFPA1);
  308. /* Actually enable it */
  309. I915_WRITE(dpll_a_reg, dev_priv->regfile.saveDPLL_A);
  310. POSTING_READ(dpll_a_reg);
  311. udelay(150);
  312. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
  313. I915_WRITE(_DPLL_A_MD, dev_priv->regfile.saveDPLL_A_MD);
  314. POSTING_READ(_DPLL_A_MD);
  315. }
  316. udelay(150);
  317. /* Restore mode */
  318. I915_WRITE(_HTOTAL_A, dev_priv->regfile.saveHTOTAL_A);
  319. I915_WRITE(_HBLANK_A, dev_priv->regfile.saveHBLANK_A);
  320. I915_WRITE(_HSYNC_A, dev_priv->regfile.saveHSYNC_A);
  321. I915_WRITE(_VTOTAL_A, dev_priv->regfile.saveVTOTAL_A);
  322. I915_WRITE(_VBLANK_A, dev_priv->regfile.saveVBLANK_A);
  323. I915_WRITE(_VSYNC_A, dev_priv->regfile.saveVSYNC_A);
  324. if (!HAS_PCH_SPLIT(dev))
  325. I915_WRITE(_BCLRPAT_A, dev_priv->regfile.saveBCLRPAT_A);
  326. if (HAS_PCH_SPLIT(dev)) {
  327. I915_WRITE(_PIPEA_DATA_M1, dev_priv->regfile.savePIPEA_DATA_M1);
  328. I915_WRITE(_PIPEA_DATA_N1, dev_priv->regfile.savePIPEA_DATA_N1);
  329. I915_WRITE(_PIPEA_LINK_M1, dev_priv->regfile.savePIPEA_LINK_M1);
  330. I915_WRITE(_PIPEA_LINK_N1, dev_priv->regfile.savePIPEA_LINK_N1);
  331. I915_WRITE(_FDI_RXA_CTL, dev_priv->regfile.saveFDI_RXA_CTL);
  332. I915_WRITE(_FDI_TXA_CTL, dev_priv->regfile.saveFDI_TXA_CTL);
  333. I915_WRITE(_PFA_CTL_1, dev_priv->regfile.savePFA_CTL_1);
  334. I915_WRITE(_PFA_WIN_SZ, dev_priv->regfile.savePFA_WIN_SZ);
  335. I915_WRITE(_PFA_WIN_POS, dev_priv->regfile.savePFA_WIN_POS);
  336. I915_WRITE(_TRANSACONF, dev_priv->regfile.saveTRANSACONF);
  337. I915_WRITE(_TRANS_HTOTAL_A, dev_priv->regfile.saveTRANS_HTOTAL_A);
  338. I915_WRITE(_TRANS_HBLANK_A, dev_priv->regfile.saveTRANS_HBLANK_A);
  339. I915_WRITE(_TRANS_HSYNC_A, dev_priv->regfile.saveTRANS_HSYNC_A);
  340. I915_WRITE(_TRANS_VTOTAL_A, dev_priv->regfile.saveTRANS_VTOTAL_A);
  341. I915_WRITE(_TRANS_VBLANK_A, dev_priv->regfile.saveTRANS_VBLANK_A);
  342. I915_WRITE(_TRANS_VSYNC_A, dev_priv->regfile.saveTRANS_VSYNC_A);
  343. }
  344. /* Restore plane info */
  345. I915_WRITE(_DSPASIZE, dev_priv->regfile.saveDSPASIZE);
  346. I915_WRITE(_DSPAPOS, dev_priv->regfile.saveDSPAPOS);
  347. I915_WRITE(_PIPEASRC, dev_priv->regfile.savePIPEASRC);
  348. I915_WRITE(_DSPAADDR, dev_priv->regfile.saveDSPAADDR);
  349. I915_WRITE(_DSPASTRIDE, dev_priv->regfile.saveDSPASTRIDE);
  350. if (INTEL_INFO(dev)->gen >= 4) {
  351. I915_WRITE(_DSPASURF, dev_priv->regfile.saveDSPASURF);
  352. I915_WRITE(_DSPATILEOFF, dev_priv->regfile.saveDSPATILEOFF);
  353. }
  354. I915_WRITE(_PIPEACONF, dev_priv->regfile.savePIPEACONF);
  355. i915_restore_palette(dev, PIPE_A);
  356. /* Enable the plane */
  357. I915_WRITE(_DSPACNTR, dev_priv->regfile.saveDSPACNTR);
  358. I915_WRITE(_DSPAADDR, I915_READ(_DSPAADDR));
  359. /* Pipe & plane B info */
  360. if (dev_priv->regfile.saveDPLL_B & DPLL_VCO_ENABLE) {
  361. I915_WRITE(dpll_b_reg, dev_priv->regfile.saveDPLL_B &
  362. ~DPLL_VCO_ENABLE);
  363. POSTING_READ(dpll_b_reg);
  364. udelay(150);
  365. }
  366. I915_WRITE(fpb0_reg, dev_priv->regfile.saveFPB0);
  367. I915_WRITE(fpb1_reg, dev_priv->regfile.saveFPB1);
  368. /* Actually enable it */
  369. I915_WRITE(dpll_b_reg, dev_priv->regfile.saveDPLL_B);
  370. POSTING_READ(dpll_b_reg);
  371. udelay(150);
  372. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
  373. I915_WRITE(_DPLL_B_MD, dev_priv->regfile.saveDPLL_B_MD);
  374. POSTING_READ(_DPLL_B_MD);
  375. }
  376. udelay(150);
  377. /* Restore mode */
  378. I915_WRITE(_HTOTAL_B, dev_priv->regfile.saveHTOTAL_B);
  379. I915_WRITE(_HBLANK_B, dev_priv->regfile.saveHBLANK_B);
  380. I915_WRITE(_HSYNC_B, dev_priv->regfile.saveHSYNC_B);
  381. I915_WRITE(_VTOTAL_B, dev_priv->regfile.saveVTOTAL_B);
  382. I915_WRITE(_VBLANK_B, dev_priv->regfile.saveVBLANK_B);
  383. I915_WRITE(_VSYNC_B, dev_priv->regfile.saveVSYNC_B);
  384. if (!HAS_PCH_SPLIT(dev))
  385. I915_WRITE(_BCLRPAT_B, dev_priv->regfile.saveBCLRPAT_B);
  386. if (HAS_PCH_SPLIT(dev)) {
  387. I915_WRITE(_PIPEB_DATA_M1, dev_priv->regfile.savePIPEB_DATA_M1);
  388. I915_WRITE(_PIPEB_DATA_N1, dev_priv->regfile.savePIPEB_DATA_N1);
  389. I915_WRITE(_PIPEB_LINK_M1, dev_priv->regfile.savePIPEB_LINK_M1);
  390. I915_WRITE(_PIPEB_LINK_N1, dev_priv->regfile.savePIPEB_LINK_N1);
  391. I915_WRITE(_FDI_RXB_CTL, dev_priv->regfile.saveFDI_RXB_CTL);
  392. I915_WRITE(_FDI_TXB_CTL, dev_priv->regfile.saveFDI_TXB_CTL);
  393. I915_WRITE(_PFB_CTL_1, dev_priv->regfile.savePFB_CTL_1);
  394. I915_WRITE(_PFB_WIN_SZ, dev_priv->regfile.savePFB_WIN_SZ);
  395. I915_WRITE(_PFB_WIN_POS, dev_priv->regfile.savePFB_WIN_POS);
  396. I915_WRITE(_TRANSBCONF, dev_priv->regfile.saveTRANSBCONF);
  397. I915_WRITE(_TRANS_HTOTAL_B, dev_priv->regfile.saveTRANS_HTOTAL_B);
  398. I915_WRITE(_TRANS_HBLANK_B, dev_priv->regfile.saveTRANS_HBLANK_B);
  399. I915_WRITE(_TRANS_HSYNC_B, dev_priv->regfile.saveTRANS_HSYNC_B);
  400. I915_WRITE(_TRANS_VTOTAL_B, dev_priv->regfile.saveTRANS_VTOTAL_B);
  401. I915_WRITE(_TRANS_VBLANK_B, dev_priv->regfile.saveTRANS_VBLANK_B);
  402. I915_WRITE(_TRANS_VSYNC_B, dev_priv->regfile.saveTRANS_VSYNC_B);
  403. }
  404. /* Restore plane info */
  405. I915_WRITE(_DSPBSIZE, dev_priv->regfile.saveDSPBSIZE);
  406. I915_WRITE(_DSPBPOS, dev_priv->regfile.saveDSPBPOS);
  407. I915_WRITE(_PIPEBSRC, dev_priv->regfile.savePIPEBSRC);
  408. I915_WRITE(_DSPBADDR, dev_priv->regfile.saveDSPBADDR);
  409. I915_WRITE(_DSPBSTRIDE, dev_priv->regfile.saveDSPBSTRIDE);
  410. if (INTEL_INFO(dev)->gen >= 4) {
  411. I915_WRITE(_DSPBSURF, dev_priv->regfile.saveDSPBSURF);
  412. I915_WRITE(_DSPBTILEOFF, dev_priv->regfile.saveDSPBTILEOFF);
  413. }
  414. I915_WRITE(_PIPEBCONF, dev_priv->regfile.savePIPEBCONF);
  415. i915_restore_palette(dev, PIPE_B);
  416. /* Enable the plane */
  417. I915_WRITE(_DSPBCNTR, dev_priv->regfile.saveDSPBCNTR);
  418. I915_WRITE(_DSPBADDR, I915_READ(_DSPBADDR));
  419. /* Cursor state */
  420. I915_WRITE(_CURAPOS, dev_priv->regfile.saveCURAPOS);
  421. I915_WRITE(_CURACNTR, dev_priv->regfile.saveCURACNTR);
  422. I915_WRITE(_CURABASE, dev_priv->regfile.saveCURABASE);
  423. I915_WRITE(_CURBPOS, dev_priv->regfile.saveCURBPOS);
  424. I915_WRITE(_CURBCNTR, dev_priv->regfile.saveCURBCNTR);
  425. I915_WRITE(_CURBBASE, dev_priv->regfile.saveCURBBASE);
  426. if (IS_GEN2(dev))
  427. I915_WRITE(CURSIZE, dev_priv->regfile.saveCURSIZE);
  428. /* CRT state */
  429. if (HAS_PCH_SPLIT(dev))
  430. I915_WRITE(PCH_ADPA, dev_priv->regfile.saveADPA);
  431. else
  432. I915_WRITE(ADPA, dev_priv->regfile.saveADPA);
  433. /* Display Port state */
  434. if (SUPPORTS_INTEGRATED_DP(dev)) {
  435. I915_WRITE(DP_B, dev_priv->regfile.saveDP_B);
  436. I915_WRITE(DP_C, dev_priv->regfile.saveDP_C);
  437. I915_WRITE(DP_D, dev_priv->regfile.saveDP_D);
  438. }
  439. /* FIXME: restore TV & SDVO state */
  440. return;
  441. }