i915_suspend.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418
  1. /*
  2. *
  3. * Copyright 2008 (c) Intel Corporation
  4. * Jesse Barnes <jbarnes@virtuousgeek.org>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  19. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  20. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  21. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  22. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  23. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  24. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/i915_drm.h>
  28. #include "intel_drv.h"
  29. #include "i915_reg.h"
  30. static u8 i915_read_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg)
  31. {
  32. struct drm_i915_private *dev_priv = dev->dev_private;
  33. I915_WRITE8(index_port, reg);
  34. return I915_READ8(data_port);
  35. }
  36. static u8 i915_read_ar(struct drm_device *dev, u16 st01, u8 reg, u16 palette_enable)
  37. {
  38. struct drm_i915_private *dev_priv = dev->dev_private;
  39. I915_READ8(st01);
  40. I915_WRITE8(VGA_AR_INDEX, palette_enable | reg);
  41. return I915_READ8(VGA_AR_DATA_READ);
  42. }
  43. static void i915_write_ar(struct drm_device *dev, u16 st01, u8 reg, u8 val, u16 palette_enable)
  44. {
  45. struct drm_i915_private *dev_priv = dev->dev_private;
  46. I915_READ8(st01);
  47. I915_WRITE8(VGA_AR_INDEX, palette_enable | reg);
  48. I915_WRITE8(VGA_AR_DATA_WRITE, val);
  49. }
  50. static void i915_write_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg, u8 val)
  51. {
  52. struct drm_i915_private *dev_priv = dev->dev_private;
  53. I915_WRITE8(index_port, reg);
  54. I915_WRITE8(data_port, val);
  55. }
  56. static void i915_save_vga(struct drm_device *dev)
  57. {
  58. struct drm_i915_private *dev_priv = dev->dev_private;
  59. int i;
  60. u16 cr_index, cr_data, st01;
  61. /* VGA state */
  62. dev_priv->regfile.saveVGA0 = I915_READ(VGA0);
  63. dev_priv->regfile.saveVGA1 = I915_READ(VGA1);
  64. dev_priv->regfile.saveVGA_PD = I915_READ(VGA_PD);
  65. dev_priv->regfile.saveVGACNTRL = I915_READ(i915_vgacntrl_reg(dev));
  66. /* VGA color palette registers */
  67. dev_priv->regfile.saveDACMASK = I915_READ8(VGA_DACMASK);
  68. /* MSR bits */
  69. dev_priv->regfile.saveMSR = I915_READ8(VGA_MSR_READ);
  70. if (dev_priv->regfile.saveMSR & VGA_MSR_CGA_MODE) {
  71. cr_index = VGA_CR_INDEX_CGA;
  72. cr_data = VGA_CR_DATA_CGA;
  73. st01 = VGA_ST01_CGA;
  74. } else {
  75. cr_index = VGA_CR_INDEX_MDA;
  76. cr_data = VGA_CR_DATA_MDA;
  77. st01 = VGA_ST01_MDA;
  78. }
  79. /* CRT controller regs */
  80. i915_write_indexed(dev, cr_index, cr_data, 0x11,
  81. i915_read_indexed(dev, cr_index, cr_data, 0x11) &
  82. (~0x80));
  83. for (i = 0; i <= 0x24; i++)
  84. dev_priv->regfile.saveCR[i] =
  85. i915_read_indexed(dev, cr_index, cr_data, i);
  86. /* Make sure we don't turn off CR group 0 writes */
  87. dev_priv->regfile.saveCR[0x11] &= ~0x80;
  88. /* Attribute controller registers */
  89. I915_READ8(st01);
  90. dev_priv->regfile.saveAR_INDEX = I915_READ8(VGA_AR_INDEX);
  91. for (i = 0; i <= 0x14; i++)
  92. dev_priv->regfile.saveAR[i] = i915_read_ar(dev, st01, i, 0);
  93. I915_READ8(st01);
  94. I915_WRITE8(VGA_AR_INDEX, dev_priv->regfile.saveAR_INDEX);
  95. I915_READ8(st01);
  96. /* Graphics controller registers */
  97. for (i = 0; i < 9; i++)
  98. dev_priv->regfile.saveGR[i] =
  99. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i);
  100. dev_priv->regfile.saveGR[0x10] =
  101. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10);
  102. dev_priv->regfile.saveGR[0x11] =
  103. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11);
  104. dev_priv->regfile.saveGR[0x18] =
  105. i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18);
  106. /* Sequencer registers */
  107. for (i = 0; i < 8; i++)
  108. dev_priv->regfile.saveSR[i] =
  109. i915_read_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i);
  110. }
  111. static void i915_restore_vga(struct drm_device *dev)
  112. {
  113. struct drm_i915_private *dev_priv = dev->dev_private;
  114. int i;
  115. u16 cr_index, cr_data, st01;
  116. /* VGA state */
  117. I915_WRITE(i915_vgacntrl_reg(dev), dev_priv->regfile.saveVGACNTRL);
  118. I915_WRITE(VGA0, dev_priv->regfile.saveVGA0);
  119. I915_WRITE(VGA1, dev_priv->regfile.saveVGA1);
  120. I915_WRITE(VGA_PD, dev_priv->regfile.saveVGA_PD);
  121. POSTING_READ(VGA_PD);
  122. udelay(150);
  123. /* MSR bits */
  124. I915_WRITE8(VGA_MSR_WRITE, dev_priv->regfile.saveMSR);
  125. if (dev_priv->regfile.saveMSR & VGA_MSR_CGA_MODE) {
  126. cr_index = VGA_CR_INDEX_CGA;
  127. cr_data = VGA_CR_DATA_CGA;
  128. st01 = VGA_ST01_CGA;
  129. } else {
  130. cr_index = VGA_CR_INDEX_MDA;
  131. cr_data = VGA_CR_DATA_MDA;
  132. st01 = VGA_ST01_MDA;
  133. }
  134. /* Sequencer registers, don't write SR07 */
  135. for (i = 0; i < 7; i++)
  136. i915_write_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i,
  137. dev_priv->regfile.saveSR[i]);
  138. /* CRT controller regs */
  139. /* Enable CR group 0 writes */
  140. i915_write_indexed(dev, cr_index, cr_data, 0x11, dev_priv->regfile.saveCR[0x11]);
  141. for (i = 0; i <= 0x24; i++)
  142. i915_write_indexed(dev, cr_index, cr_data, i, dev_priv->regfile.saveCR[i]);
  143. /* Graphics controller regs */
  144. for (i = 0; i < 9; i++)
  145. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i,
  146. dev_priv->regfile.saveGR[i]);
  147. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10,
  148. dev_priv->regfile.saveGR[0x10]);
  149. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11,
  150. dev_priv->regfile.saveGR[0x11]);
  151. i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18,
  152. dev_priv->regfile.saveGR[0x18]);
  153. /* Attribute controller registers */
  154. I915_READ8(st01); /* switch back to index mode */
  155. for (i = 0; i <= 0x14; i++)
  156. i915_write_ar(dev, st01, i, dev_priv->regfile.saveAR[i], 0);
  157. I915_READ8(st01); /* switch back to index mode */
  158. I915_WRITE8(VGA_AR_INDEX, dev_priv->regfile.saveAR_INDEX | 0x20);
  159. I915_READ8(st01);
  160. /* VGA color palette registers */
  161. I915_WRITE8(VGA_DACMASK, dev_priv->regfile.saveDACMASK);
  162. }
  163. static void i915_save_display(struct drm_device *dev)
  164. {
  165. struct drm_i915_private *dev_priv = dev->dev_private;
  166. /* Display arbitration control */
  167. if (INTEL_INFO(dev)->gen <= 4)
  168. dev_priv->regfile.saveDSPARB = I915_READ(DSPARB);
  169. /* This is only meaningful in non-KMS mode */
  170. /* Don't regfile.save them in KMS mode */
  171. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  172. i915_save_display_reg(dev);
  173. /* LVDS state */
  174. if (HAS_PCH_SPLIT(dev)) {
  175. dev_priv->regfile.savePP_CONTROL = I915_READ(PCH_PP_CONTROL);
  176. dev_priv->regfile.saveBLC_PWM_CTL = I915_READ(BLC_PWM_PCH_CTL1);
  177. dev_priv->regfile.saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_PCH_CTL2);
  178. dev_priv->regfile.saveBLC_CPU_PWM_CTL = I915_READ(BLC_PWM_CPU_CTL);
  179. dev_priv->regfile.saveBLC_CPU_PWM_CTL2 = I915_READ(BLC_PWM_CPU_CTL2);
  180. dev_priv->regfile.saveLVDS = I915_READ(PCH_LVDS);
  181. } else {
  182. dev_priv->regfile.savePP_CONTROL = I915_READ(PP_CONTROL);
  183. dev_priv->regfile.savePFIT_PGM_RATIOS = I915_READ(PFIT_PGM_RATIOS);
  184. dev_priv->regfile.saveBLC_PWM_CTL = I915_READ(BLC_PWM_CTL);
  185. dev_priv->regfile.saveBLC_HIST_CTL = I915_READ(BLC_HIST_CTL);
  186. if (INTEL_INFO(dev)->gen >= 4)
  187. dev_priv->regfile.saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_CTL2);
  188. if (IS_MOBILE(dev) && !IS_I830(dev))
  189. dev_priv->regfile.saveLVDS = I915_READ(LVDS);
  190. }
  191. if (!IS_I830(dev) && !IS_845G(dev) && !HAS_PCH_SPLIT(dev))
  192. dev_priv->regfile.savePFIT_CONTROL = I915_READ(PFIT_CONTROL);
  193. if (HAS_PCH_SPLIT(dev)) {
  194. dev_priv->regfile.savePP_ON_DELAYS = I915_READ(PCH_PP_ON_DELAYS);
  195. dev_priv->regfile.savePP_OFF_DELAYS = I915_READ(PCH_PP_OFF_DELAYS);
  196. dev_priv->regfile.savePP_DIVISOR = I915_READ(PCH_PP_DIVISOR);
  197. } else {
  198. dev_priv->regfile.savePP_ON_DELAYS = I915_READ(PP_ON_DELAYS);
  199. dev_priv->regfile.savePP_OFF_DELAYS = I915_READ(PP_OFF_DELAYS);
  200. dev_priv->regfile.savePP_DIVISOR = I915_READ(PP_DIVISOR);
  201. }
  202. /* Only regfile.save FBC state on the platform that supports FBC */
  203. if (I915_HAS_FBC(dev)) {
  204. if (HAS_PCH_SPLIT(dev)) {
  205. dev_priv->regfile.saveDPFC_CB_BASE = I915_READ(ILK_DPFC_CB_BASE);
  206. } else if (IS_GM45(dev)) {
  207. dev_priv->regfile.saveDPFC_CB_BASE = I915_READ(DPFC_CB_BASE);
  208. } else {
  209. dev_priv->regfile.saveFBC_CFB_BASE = I915_READ(FBC_CFB_BASE);
  210. dev_priv->regfile.saveFBC_LL_BASE = I915_READ(FBC_LL_BASE);
  211. dev_priv->regfile.saveFBC_CONTROL2 = I915_READ(FBC_CONTROL2);
  212. dev_priv->regfile.saveFBC_CONTROL = I915_READ(FBC_CONTROL);
  213. }
  214. }
  215. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  216. i915_save_vga(dev);
  217. }
  218. static void i915_restore_display(struct drm_device *dev)
  219. {
  220. struct drm_i915_private *dev_priv = dev->dev_private;
  221. /* Display arbitration */
  222. if (INTEL_INFO(dev)->gen <= 4)
  223. I915_WRITE(DSPARB, dev_priv->regfile.saveDSPARB);
  224. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  225. i915_restore_display_reg(dev);
  226. /* LVDS state */
  227. if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
  228. I915_WRITE(BLC_PWM_CTL2, dev_priv->regfile.saveBLC_PWM_CTL2);
  229. if (HAS_PCH_SPLIT(dev)) {
  230. I915_WRITE(PCH_LVDS, dev_priv->regfile.saveLVDS);
  231. } else if (IS_MOBILE(dev) && !IS_I830(dev))
  232. I915_WRITE(LVDS, dev_priv->regfile.saveLVDS);
  233. if (!IS_I830(dev) && !IS_845G(dev) && !HAS_PCH_SPLIT(dev))
  234. I915_WRITE(PFIT_CONTROL, dev_priv->regfile.savePFIT_CONTROL);
  235. if (HAS_PCH_SPLIT(dev)) {
  236. I915_WRITE(BLC_PWM_PCH_CTL1, dev_priv->regfile.saveBLC_PWM_CTL);
  237. I915_WRITE(BLC_PWM_PCH_CTL2, dev_priv->regfile.saveBLC_PWM_CTL2);
  238. /* NOTE: BLC_PWM_CPU_CTL must be written after BLC_PWM_CPU_CTL2;
  239. * otherwise we get blank eDP screen after S3 on some machines
  240. */
  241. I915_WRITE(BLC_PWM_CPU_CTL2, dev_priv->regfile.saveBLC_CPU_PWM_CTL2);
  242. I915_WRITE(BLC_PWM_CPU_CTL, dev_priv->regfile.saveBLC_CPU_PWM_CTL);
  243. I915_WRITE(PCH_PP_ON_DELAYS, dev_priv->regfile.savePP_ON_DELAYS);
  244. I915_WRITE(PCH_PP_OFF_DELAYS, dev_priv->regfile.savePP_OFF_DELAYS);
  245. I915_WRITE(PCH_PP_DIVISOR, dev_priv->regfile.savePP_DIVISOR);
  246. I915_WRITE(PCH_PP_CONTROL, dev_priv->regfile.savePP_CONTROL);
  247. I915_WRITE(RSTDBYCTL,
  248. dev_priv->regfile.saveMCHBAR_RENDER_STANDBY);
  249. } else {
  250. I915_WRITE(PFIT_PGM_RATIOS, dev_priv->regfile.savePFIT_PGM_RATIOS);
  251. I915_WRITE(BLC_PWM_CTL, dev_priv->regfile.saveBLC_PWM_CTL);
  252. I915_WRITE(BLC_HIST_CTL, dev_priv->regfile.saveBLC_HIST_CTL);
  253. I915_WRITE(PP_ON_DELAYS, dev_priv->regfile.savePP_ON_DELAYS);
  254. I915_WRITE(PP_OFF_DELAYS, dev_priv->regfile.savePP_OFF_DELAYS);
  255. I915_WRITE(PP_DIVISOR, dev_priv->regfile.savePP_DIVISOR);
  256. I915_WRITE(PP_CONTROL, dev_priv->regfile.savePP_CONTROL);
  257. }
  258. /* only restore FBC info on the platform that supports FBC*/
  259. intel_disable_fbc(dev);
  260. if (I915_HAS_FBC(dev)) {
  261. if (HAS_PCH_SPLIT(dev)) {
  262. I915_WRITE(ILK_DPFC_CB_BASE, dev_priv->regfile.saveDPFC_CB_BASE);
  263. } else if (IS_GM45(dev)) {
  264. I915_WRITE(DPFC_CB_BASE, dev_priv->regfile.saveDPFC_CB_BASE);
  265. } else {
  266. I915_WRITE(FBC_CFB_BASE, dev_priv->regfile.saveFBC_CFB_BASE);
  267. I915_WRITE(FBC_LL_BASE, dev_priv->regfile.saveFBC_LL_BASE);
  268. I915_WRITE(FBC_CONTROL2, dev_priv->regfile.saveFBC_CONTROL2);
  269. I915_WRITE(FBC_CONTROL, dev_priv->regfile.saveFBC_CONTROL);
  270. }
  271. }
  272. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  273. i915_restore_vga(dev);
  274. else
  275. i915_redisable_vga(dev);
  276. }
  277. int i915_save_state(struct drm_device *dev)
  278. {
  279. struct drm_i915_private *dev_priv = dev->dev_private;
  280. int i;
  281. pci_read_config_byte(dev->pdev, LBB, &dev_priv->regfile.saveLBB);
  282. mutex_lock(&dev->struct_mutex);
  283. i915_save_display(dev);
  284. if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
  285. /* Interrupt state */
  286. if (HAS_PCH_SPLIT(dev)) {
  287. dev_priv->regfile.saveDEIER = I915_READ(DEIER);
  288. dev_priv->regfile.saveDEIMR = I915_READ(DEIMR);
  289. dev_priv->regfile.saveGTIER = I915_READ(GTIER);
  290. dev_priv->regfile.saveGTIMR = I915_READ(GTIMR);
  291. dev_priv->regfile.saveFDI_RXA_IMR = I915_READ(_FDI_RXA_IMR);
  292. dev_priv->regfile.saveFDI_RXB_IMR = I915_READ(_FDI_RXB_IMR);
  293. dev_priv->regfile.saveMCHBAR_RENDER_STANDBY =
  294. I915_READ(RSTDBYCTL);
  295. dev_priv->regfile.savePCH_PORT_HOTPLUG = I915_READ(PCH_PORT_HOTPLUG);
  296. } else {
  297. dev_priv->regfile.saveIER = I915_READ(IER);
  298. dev_priv->regfile.saveIMR = I915_READ(IMR);
  299. }
  300. }
  301. intel_disable_gt_powersave(dev);
  302. /* Cache mode state */
  303. dev_priv->regfile.saveCACHE_MODE_0 = I915_READ(CACHE_MODE_0);
  304. /* Memory Arbitration state */
  305. dev_priv->regfile.saveMI_ARB_STATE = I915_READ(MI_ARB_STATE);
  306. /* Scratch space */
  307. for (i = 0; i < 16; i++) {
  308. dev_priv->regfile.saveSWF0[i] = I915_READ(SWF00 + (i << 2));
  309. dev_priv->regfile.saveSWF1[i] = I915_READ(SWF10 + (i << 2));
  310. }
  311. for (i = 0; i < 3; i++)
  312. dev_priv->regfile.saveSWF2[i] = I915_READ(SWF30 + (i << 2));
  313. mutex_unlock(&dev->struct_mutex);
  314. return 0;
  315. }
  316. int i915_restore_state(struct drm_device *dev)
  317. {
  318. struct drm_i915_private *dev_priv = dev->dev_private;
  319. int i;
  320. pci_write_config_byte(dev->pdev, LBB, dev_priv->regfile.saveLBB);
  321. mutex_lock(&dev->struct_mutex);
  322. i915_restore_display(dev);
  323. if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
  324. /* Interrupt state */
  325. if (HAS_PCH_SPLIT(dev)) {
  326. I915_WRITE(DEIER, dev_priv->regfile.saveDEIER);
  327. I915_WRITE(DEIMR, dev_priv->regfile.saveDEIMR);
  328. I915_WRITE(GTIER, dev_priv->regfile.saveGTIER);
  329. I915_WRITE(GTIMR, dev_priv->regfile.saveGTIMR);
  330. I915_WRITE(_FDI_RXA_IMR, dev_priv->regfile.saveFDI_RXA_IMR);
  331. I915_WRITE(_FDI_RXB_IMR, dev_priv->regfile.saveFDI_RXB_IMR);
  332. I915_WRITE(PCH_PORT_HOTPLUG, dev_priv->regfile.savePCH_PORT_HOTPLUG);
  333. } else {
  334. I915_WRITE(IER, dev_priv->regfile.saveIER);
  335. I915_WRITE(IMR, dev_priv->regfile.saveIMR);
  336. }
  337. }
  338. /* Cache mode state */
  339. I915_WRITE(CACHE_MODE_0, dev_priv->regfile.saveCACHE_MODE_0 | 0xffff0000);
  340. /* Memory arbitration state */
  341. I915_WRITE(MI_ARB_STATE, dev_priv->regfile.saveMI_ARB_STATE | 0xffff0000);
  342. for (i = 0; i < 16; i++) {
  343. I915_WRITE(SWF00 + (i << 2), dev_priv->regfile.saveSWF0[i]);
  344. I915_WRITE(SWF10 + (i << 2), dev_priv->regfile.saveSWF1[i]);
  345. }
  346. for (i = 0; i < 3; i++)
  347. I915_WRITE(SWF30 + (i << 2), dev_priv->regfile.saveSWF2[i]);
  348. mutex_unlock(&dev->struct_mutex);
  349. intel_i2c_reset(dev);
  350. return 0;
  351. }