i915_irq.c 80 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include <drm/drmP.h>
  32. #include <drm/i915_drm.h>
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. /* For display hotplug interrupt */
  37. static void
  38. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  39. {
  40. if ((dev_priv->irq_mask & mask) != 0) {
  41. dev_priv->irq_mask &= ~mask;
  42. I915_WRITE(DEIMR, dev_priv->irq_mask);
  43. POSTING_READ(DEIMR);
  44. }
  45. }
  46. static inline void
  47. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  48. {
  49. if ((dev_priv->irq_mask & mask) != mask) {
  50. dev_priv->irq_mask |= mask;
  51. I915_WRITE(DEIMR, dev_priv->irq_mask);
  52. POSTING_READ(DEIMR);
  53. }
  54. }
  55. void
  56. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  57. {
  58. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  59. u32 reg = PIPESTAT(pipe);
  60. dev_priv->pipestat[pipe] |= mask;
  61. /* Enable the interrupt, clear any pending status */
  62. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  63. POSTING_READ(reg);
  64. }
  65. }
  66. void
  67. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  68. {
  69. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  70. u32 reg = PIPESTAT(pipe);
  71. dev_priv->pipestat[pipe] &= ~mask;
  72. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  73. POSTING_READ(reg);
  74. }
  75. }
  76. /**
  77. * intel_enable_asle - enable ASLE interrupt for OpRegion
  78. */
  79. void intel_enable_asle(struct drm_device *dev)
  80. {
  81. drm_i915_private_t *dev_priv = dev->dev_private;
  82. unsigned long irqflags;
  83. /* FIXME: opregion/asle for VLV */
  84. if (IS_VALLEYVIEW(dev))
  85. return;
  86. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  87. if (HAS_PCH_SPLIT(dev))
  88. ironlake_enable_display_irq(dev_priv, DE_GSE);
  89. else {
  90. i915_enable_pipestat(dev_priv, 1,
  91. PIPE_LEGACY_BLC_EVENT_ENABLE);
  92. if (INTEL_INFO(dev)->gen >= 4)
  93. i915_enable_pipestat(dev_priv, 0,
  94. PIPE_LEGACY_BLC_EVENT_ENABLE);
  95. }
  96. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  97. }
  98. /**
  99. * i915_pipe_enabled - check if a pipe is enabled
  100. * @dev: DRM device
  101. * @pipe: pipe to check
  102. *
  103. * Reading certain registers when the pipe is disabled can hang the chip.
  104. * Use this routine to make sure the PLL is running and the pipe is active
  105. * before reading such registers if unsure.
  106. */
  107. static int
  108. i915_pipe_enabled(struct drm_device *dev, int pipe)
  109. {
  110. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  111. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  112. pipe);
  113. return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
  114. }
  115. /* Called from drm generic code, passed a 'crtc', which
  116. * we use as a pipe index
  117. */
  118. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  119. {
  120. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  121. unsigned long high_frame;
  122. unsigned long low_frame;
  123. u32 high1, high2, low;
  124. if (!i915_pipe_enabled(dev, pipe)) {
  125. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  126. "pipe %c\n", pipe_name(pipe));
  127. return 0;
  128. }
  129. high_frame = PIPEFRAME(pipe);
  130. low_frame = PIPEFRAMEPIXEL(pipe);
  131. /*
  132. * High & low register fields aren't synchronized, so make sure
  133. * we get a low value that's stable across two reads of the high
  134. * register.
  135. */
  136. do {
  137. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  138. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  139. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  140. } while (high1 != high2);
  141. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  142. low >>= PIPE_FRAME_LOW_SHIFT;
  143. return (high1 << 8) | low;
  144. }
  145. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  146. {
  147. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  148. int reg = PIPE_FRMCOUNT_GM45(pipe);
  149. if (!i915_pipe_enabled(dev, pipe)) {
  150. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  151. "pipe %c\n", pipe_name(pipe));
  152. return 0;
  153. }
  154. return I915_READ(reg);
  155. }
  156. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  157. int *vpos, int *hpos)
  158. {
  159. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  160. u32 vbl = 0, position = 0;
  161. int vbl_start, vbl_end, htotal, vtotal;
  162. bool in_vbl = true;
  163. int ret = 0;
  164. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  165. pipe);
  166. if (!i915_pipe_enabled(dev, pipe)) {
  167. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  168. "pipe %c\n", pipe_name(pipe));
  169. return 0;
  170. }
  171. /* Get vtotal. */
  172. vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
  173. if (INTEL_INFO(dev)->gen >= 4) {
  174. /* No obvious pixelcount register. Only query vertical
  175. * scanout position from Display scan line register.
  176. */
  177. position = I915_READ(PIPEDSL(pipe));
  178. /* Decode into vertical scanout position. Don't have
  179. * horizontal scanout position.
  180. */
  181. *vpos = position & 0x1fff;
  182. *hpos = 0;
  183. } else {
  184. /* Have access to pixelcount since start of frame.
  185. * We can split this into vertical and horizontal
  186. * scanout position.
  187. */
  188. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  189. htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
  190. *vpos = position / htotal;
  191. *hpos = position - (*vpos * htotal);
  192. }
  193. /* Query vblank area. */
  194. vbl = I915_READ(VBLANK(cpu_transcoder));
  195. /* Test position against vblank region. */
  196. vbl_start = vbl & 0x1fff;
  197. vbl_end = (vbl >> 16) & 0x1fff;
  198. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  199. in_vbl = false;
  200. /* Inside "upper part" of vblank area? Apply corrective offset: */
  201. if (in_vbl && (*vpos >= vbl_start))
  202. *vpos = *vpos - vtotal;
  203. /* Readouts valid? */
  204. if (vbl > 0)
  205. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  206. /* In vblank? */
  207. if (in_vbl)
  208. ret |= DRM_SCANOUTPOS_INVBL;
  209. return ret;
  210. }
  211. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  212. int *max_error,
  213. struct timeval *vblank_time,
  214. unsigned flags)
  215. {
  216. struct drm_i915_private *dev_priv = dev->dev_private;
  217. struct drm_crtc *crtc;
  218. if (pipe < 0 || pipe >= dev_priv->num_pipe) {
  219. DRM_ERROR("Invalid crtc %d\n", pipe);
  220. return -EINVAL;
  221. }
  222. /* Get drm_crtc to timestamp: */
  223. crtc = intel_get_crtc_for_pipe(dev, pipe);
  224. if (crtc == NULL) {
  225. DRM_ERROR("Invalid crtc %d\n", pipe);
  226. return -EINVAL;
  227. }
  228. if (!crtc->enabled) {
  229. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  230. return -EBUSY;
  231. }
  232. /* Helper routine in DRM core does all the work: */
  233. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  234. vblank_time, flags,
  235. crtc);
  236. }
  237. /*
  238. * Handle hotplug events outside the interrupt handler proper.
  239. */
  240. static void i915_hotplug_work_func(struct work_struct *work)
  241. {
  242. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  243. hotplug_work);
  244. struct drm_device *dev = dev_priv->dev;
  245. struct drm_mode_config *mode_config = &dev->mode_config;
  246. struct intel_encoder *encoder;
  247. /* HPD irq before everything is fully set up. */
  248. if (!dev_priv->enable_hotplug_processing)
  249. return;
  250. mutex_lock(&mode_config->mutex);
  251. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  252. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  253. if (encoder->hot_plug)
  254. encoder->hot_plug(encoder);
  255. mutex_unlock(&mode_config->mutex);
  256. /* Just fire off a uevent and let userspace tell us what to do */
  257. drm_helper_hpd_irq_event(dev);
  258. }
  259. static void ironlake_handle_rps_change(struct drm_device *dev)
  260. {
  261. drm_i915_private_t *dev_priv = dev->dev_private;
  262. u32 busy_up, busy_down, max_avg, min_avg;
  263. u8 new_delay;
  264. unsigned long flags;
  265. spin_lock_irqsave(&mchdev_lock, flags);
  266. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  267. new_delay = dev_priv->ips.cur_delay;
  268. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  269. busy_up = I915_READ(RCPREVBSYTUPAVG);
  270. busy_down = I915_READ(RCPREVBSYTDNAVG);
  271. max_avg = I915_READ(RCBMAXAVG);
  272. min_avg = I915_READ(RCBMINAVG);
  273. /* Handle RCS change request from hw */
  274. if (busy_up > max_avg) {
  275. if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
  276. new_delay = dev_priv->ips.cur_delay - 1;
  277. if (new_delay < dev_priv->ips.max_delay)
  278. new_delay = dev_priv->ips.max_delay;
  279. } else if (busy_down < min_avg) {
  280. if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
  281. new_delay = dev_priv->ips.cur_delay + 1;
  282. if (new_delay > dev_priv->ips.min_delay)
  283. new_delay = dev_priv->ips.min_delay;
  284. }
  285. if (ironlake_set_drps(dev, new_delay))
  286. dev_priv->ips.cur_delay = new_delay;
  287. spin_unlock_irqrestore(&mchdev_lock, flags);
  288. return;
  289. }
  290. static void notify_ring(struct drm_device *dev,
  291. struct intel_ring_buffer *ring)
  292. {
  293. struct drm_i915_private *dev_priv = dev->dev_private;
  294. if (ring->obj == NULL)
  295. return;
  296. trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
  297. wake_up_all(&ring->irq_queue);
  298. if (i915_enable_hangcheck) {
  299. dev_priv->gpu_error.hangcheck_count = 0;
  300. mod_timer(&dev_priv->gpu_error.hangcheck_timer,
  301. round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
  302. }
  303. }
  304. static void gen6_pm_rps_work(struct work_struct *work)
  305. {
  306. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  307. rps.work);
  308. u32 pm_iir, pm_imr;
  309. u8 new_delay;
  310. spin_lock_irq(&dev_priv->rps.lock);
  311. pm_iir = dev_priv->rps.pm_iir;
  312. dev_priv->rps.pm_iir = 0;
  313. pm_imr = I915_READ(GEN6_PMIMR);
  314. I915_WRITE(GEN6_PMIMR, 0);
  315. spin_unlock_irq(&dev_priv->rps.lock);
  316. if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
  317. return;
  318. mutex_lock(&dev_priv->rps.hw_lock);
  319. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
  320. new_delay = dev_priv->rps.cur_delay + 1;
  321. else
  322. new_delay = dev_priv->rps.cur_delay - 1;
  323. /* sysfs frequency interfaces may have snuck in while servicing the
  324. * interrupt
  325. */
  326. if (!(new_delay > dev_priv->rps.max_delay ||
  327. new_delay < dev_priv->rps.min_delay)) {
  328. gen6_set_rps(dev_priv->dev, new_delay);
  329. }
  330. mutex_unlock(&dev_priv->rps.hw_lock);
  331. }
  332. /**
  333. * ivybridge_parity_work - Workqueue called when a parity error interrupt
  334. * occurred.
  335. * @work: workqueue struct
  336. *
  337. * Doesn't actually do anything except notify userspace. As a consequence of
  338. * this event, userspace should try to remap the bad rows since statistically
  339. * it is likely the same row is more likely to go bad again.
  340. */
  341. static void ivybridge_parity_work(struct work_struct *work)
  342. {
  343. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  344. l3_parity.error_work);
  345. u32 error_status, row, bank, subbank;
  346. char *parity_event[5];
  347. uint32_t misccpctl;
  348. unsigned long flags;
  349. /* We must turn off DOP level clock gating to access the L3 registers.
  350. * In order to prevent a get/put style interface, acquire struct mutex
  351. * any time we access those registers.
  352. */
  353. mutex_lock(&dev_priv->dev->struct_mutex);
  354. misccpctl = I915_READ(GEN7_MISCCPCTL);
  355. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  356. POSTING_READ(GEN7_MISCCPCTL);
  357. error_status = I915_READ(GEN7_L3CDERRST1);
  358. row = GEN7_PARITY_ERROR_ROW(error_status);
  359. bank = GEN7_PARITY_ERROR_BANK(error_status);
  360. subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
  361. I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
  362. GEN7_L3CDERRST1_ENABLE);
  363. POSTING_READ(GEN7_L3CDERRST1);
  364. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  365. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  366. dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  367. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  368. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  369. mutex_unlock(&dev_priv->dev->struct_mutex);
  370. parity_event[0] = "L3_PARITY_ERROR=1";
  371. parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
  372. parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
  373. parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
  374. parity_event[4] = NULL;
  375. kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
  376. KOBJ_CHANGE, parity_event);
  377. DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
  378. row, bank, subbank);
  379. kfree(parity_event[3]);
  380. kfree(parity_event[2]);
  381. kfree(parity_event[1]);
  382. }
  383. static void ivybridge_handle_parity_error(struct drm_device *dev)
  384. {
  385. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  386. unsigned long flags;
  387. if (!HAS_L3_GPU_CACHE(dev))
  388. return;
  389. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  390. dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  391. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  392. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  393. queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
  394. }
  395. static void snb_gt_irq_handler(struct drm_device *dev,
  396. struct drm_i915_private *dev_priv,
  397. u32 gt_iir)
  398. {
  399. if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
  400. GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
  401. notify_ring(dev, &dev_priv->ring[RCS]);
  402. if (gt_iir & GEN6_BSD_USER_INTERRUPT)
  403. notify_ring(dev, &dev_priv->ring[VCS]);
  404. if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
  405. notify_ring(dev, &dev_priv->ring[BCS]);
  406. if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  407. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  408. GT_RENDER_CS_ERROR_INTERRUPT)) {
  409. DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
  410. i915_handle_error(dev, false);
  411. }
  412. if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
  413. ivybridge_handle_parity_error(dev);
  414. }
  415. static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
  416. u32 pm_iir)
  417. {
  418. unsigned long flags;
  419. /*
  420. * IIR bits should never already be set because IMR should
  421. * prevent an interrupt from being shown in IIR. The warning
  422. * displays a case where we've unsafely cleared
  423. * dev_priv->rps.pm_iir. Although missing an interrupt of the same
  424. * type is not a problem, it displays a problem in the logic.
  425. *
  426. * The mask bit in IMR is cleared by dev_priv->rps.work.
  427. */
  428. spin_lock_irqsave(&dev_priv->rps.lock, flags);
  429. dev_priv->rps.pm_iir |= pm_iir;
  430. I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
  431. POSTING_READ(GEN6_PMIMR);
  432. spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
  433. queue_work(dev_priv->wq, &dev_priv->rps.work);
  434. }
  435. static void gmbus_irq_handler(struct drm_device *dev)
  436. {
  437. struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
  438. wake_up_all(&dev_priv->gmbus_wait_queue);
  439. }
  440. static void dp_aux_irq_handler(struct drm_device *dev)
  441. {
  442. struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
  443. wake_up_all(&dev_priv->gmbus_wait_queue);
  444. }
  445. static irqreturn_t valleyview_irq_handler(int irq, void *arg)
  446. {
  447. struct drm_device *dev = (struct drm_device *) arg;
  448. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  449. u32 iir, gt_iir, pm_iir;
  450. irqreturn_t ret = IRQ_NONE;
  451. unsigned long irqflags;
  452. int pipe;
  453. u32 pipe_stats[I915_MAX_PIPES];
  454. atomic_inc(&dev_priv->irq_received);
  455. while (true) {
  456. iir = I915_READ(VLV_IIR);
  457. gt_iir = I915_READ(GTIIR);
  458. pm_iir = I915_READ(GEN6_PMIIR);
  459. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  460. goto out;
  461. ret = IRQ_HANDLED;
  462. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  463. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  464. for_each_pipe(pipe) {
  465. int reg = PIPESTAT(pipe);
  466. pipe_stats[pipe] = I915_READ(reg);
  467. /*
  468. * Clear the PIPE*STAT regs before the IIR
  469. */
  470. if (pipe_stats[pipe] & 0x8000ffff) {
  471. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  472. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  473. pipe_name(pipe));
  474. I915_WRITE(reg, pipe_stats[pipe]);
  475. }
  476. }
  477. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  478. for_each_pipe(pipe) {
  479. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  480. drm_handle_vblank(dev, pipe);
  481. if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
  482. intel_prepare_page_flip(dev, pipe);
  483. intel_finish_page_flip(dev, pipe);
  484. }
  485. }
  486. /* Consume port. Then clear IIR or we'll miss events */
  487. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  488. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  489. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  490. hotplug_status);
  491. if (hotplug_status & dev_priv->hotplug_supported_mask)
  492. queue_work(dev_priv->wq,
  493. &dev_priv->hotplug_work);
  494. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  495. I915_READ(PORT_HOTPLUG_STAT);
  496. }
  497. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  498. gmbus_irq_handler(dev);
  499. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  500. gen6_queue_rps_work(dev_priv, pm_iir);
  501. I915_WRITE(GTIIR, gt_iir);
  502. I915_WRITE(GEN6_PMIIR, pm_iir);
  503. I915_WRITE(VLV_IIR, iir);
  504. }
  505. out:
  506. return ret;
  507. }
  508. static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
  509. {
  510. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  511. int pipe;
  512. if (pch_iir & SDE_HOTPLUG_MASK)
  513. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  514. if (pch_iir & SDE_AUDIO_POWER_MASK)
  515. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  516. (pch_iir & SDE_AUDIO_POWER_MASK) >>
  517. SDE_AUDIO_POWER_SHIFT);
  518. if (pch_iir & SDE_AUX_MASK)
  519. dp_aux_irq_handler(dev);
  520. if (pch_iir & SDE_GMBUS)
  521. gmbus_irq_handler(dev);
  522. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  523. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  524. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  525. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  526. if (pch_iir & SDE_POISON)
  527. DRM_ERROR("PCH poison interrupt\n");
  528. if (pch_iir & SDE_FDI_MASK)
  529. for_each_pipe(pipe)
  530. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  531. pipe_name(pipe),
  532. I915_READ(FDI_RX_IIR(pipe)));
  533. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  534. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  535. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  536. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  537. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  538. DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
  539. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  540. DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
  541. }
  542. static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
  543. {
  544. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  545. int pipe;
  546. if (pch_iir & SDE_HOTPLUG_MASK_CPT)
  547. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  548. if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
  549. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  550. (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
  551. SDE_AUDIO_POWER_SHIFT_CPT);
  552. if (pch_iir & SDE_AUX_MASK_CPT)
  553. dp_aux_irq_handler(dev);
  554. if (pch_iir & SDE_GMBUS_CPT)
  555. gmbus_irq_handler(dev);
  556. if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
  557. DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
  558. if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
  559. DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
  560. if (pch_iir & SDE_FDI_MASK_CPT)
  561. for_each_pipe(pipe)
  562. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  563. pipe_name(pipe),
  564. I915_READ(FDI_RX_IIR(pipe)));
  565. }
  566. static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
  567. {
  568. struct drm_device *dev = (struct drm_device *) arg;
  569. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  570. u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
  571. irqreturn_t ret = IRQ_NONE;
  572. int i;
  573. atomic_inc(&dev_priv->irq_received);
  574. /* disable master interrupt before clearing iir */
  575. de_ier = I915_READ(DEIER);
  576. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  577. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  578. * interrupts will will be stored on its back queue, and then we'll be
  579. * able to process them after we restore SDEIER (as soon as we restore
  580. * it, we'll get an interrupt if SDEIIR still has something to process
  581. * due to its back queue). */
  582. sde_ier = I915_READ(SDEIER);
  583. I915_WRITE(SDEIER, 0);
  584. POSTING_READ(SDEIER);
  585. gt_iir = I915_READ(GTIIR);
  586. if (gt_iir) {
  587. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  588. I915_WRITE(GTIIR, gt_iir);
  589. ret = IRQ_HANDLED;
  590. }
  591. de_iir = I915_READ(DEIIR);
  592. if (de_iir) {
  593. if (de_iir & DE_AUX_CHANNEL_A_IVB)
  594. dp_aux_irq_handler(dev);
  595. if (de_iir & DE_GSE_IVB)
  596. intel_opregion_gse_intr(dev);
  597. for (i = 0; i < 3; i++) {
  598. if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
  599. drm_handle_vblank(dev, i);
  600. if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
  601. intel_prepare_page_flip(dev, i);
  602. intel_finish_page_flip_plane(dev, i);
  603. }
  604. }
  605. /* check event from PCH */
  606. if (de_iir & DE_PCH_EVENT_IVB) {
  607. u32 pch_iir = I915_READ(SDEIIR);
  608. cpt_irq_handler(dev, pch_iir);
  609. /* clear PCH hotplug event before clear CPU irq */
  610. I915_WRITE(SDEIIR, pch_iir);
  611. }
  612. I915_WRITE(DEIIR, de_iir);
  613. ret = IRQ_HANDLED;
  614. }
  615. pm_iir = I915_READ(GEN6_PMIIR);
  616. if (pm_iir) {
  617. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  618. gen6_queue_rps_work(dev_priv, pm_iir);
  619. I915_WRITE(GEN6_PMIIR, pm_iir);
  620. ret = IRQ_HANDLED;
  621. }
  622. I915_WRITE(DEIER, de_ier);
  623. POSTING_READ(DEIER);
  624. I915_WRITE(SDEIER, sde_ier);
  625. POSTING_READ(SDEIER);
  626. return ret;
  627. }
  628. static void ilk_gt_irq_handler(struct drm_device *dev,
  629. struct drm_i915_private *dev_priv,
  630. u32 gt_iir)
  631. {
  632. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  633. notify_ring(dev, &dev_priv->ring[RCS]);
  634. if (gt_iir & GT_BSD_USER_INTERRUPT)
  635. notify_ring(dev, &dev_priv->ring[VCS]);
  636. }
  637. static irqreturn_t ironlake_irq_handler(int irq, void *arg)
  638. {
  639. struct drm_device *dev = (struct drm_device *) arg;
  640. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  641. int ret = IRQ_NONE;
  642. u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
  643. atomic_inc(&dev_priv->irq_received);
  644. /* disable master interrupt before clearing iir */
  645. de_ier = I915_READ(DEIER);
  646. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  647. POSTING_READ(DEIER);
  648. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  649. * interrupts will will be stored on its back queue, and then we'll be
  650. * able to process them after we restore SDEIER (as soon as we restore
  651. * it, we'll get an interrupt if SDEIIR still has something to process
  652. * due to its back queue). */
  653. sde_ier = I915_READ(SDEIER);
  654. I915_WRITE(SDEIER, 0);
  655. POSTING_READ(SDEIER);
  656. de_iir = I915_READ(DEIIR);
  657. gt_iir = I915_READ(GTIIR);
  658. pm_iir = I915_READ(GEN6_PMIIR);
  659. if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
  660. goto done;
  661. ret = IRQ_HANDLED;
  662. if (IS_GEN5(dev))
  663. ilk_gt_irq_handler(dev, dev_priv, gt_iir);
  664. else
  665. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  666. if (de_iir & DE_AUX_CHANNEL_A)
  667. dp_aux_irq_handler(dev);
  668. if (de_iir & DE_GSE)
  669. intel_opregion_gse_intr(dev);
  670. if (de_iir & DE_PIPEA_VBLANK)
  671. drm_handle_vblank(dev, 0);
  672. if (de_iir & DE_PIPEB_VBLANK)
  673. drm_handle_vblank(dev, 1);
  674. if (de_iir & DE_PLANEA_FLIP_DONE) {
  675. intel_prepare_page_flip(dev, 0);
  676. intel_finish_page_flip_plane(dev, 0);
  677. }
  678. if (de_iir & DE_PLANEB_FLIP_DONE) {
  679. intel_prepare_page_flip(dev, 1);
  680. intel_finish_page_flip_plane(dev, 1);
  681. }
  682. /* check event from PCH */
  683. if (de_iir & DE_PCH_EVENT) {
  684. u32 pch_iir = I915_READ(SDEIIR);
  685. if (HAS_PCH_CPT(dev))
  686. cpt_irq_handler(dev, pch_iir);
  687. else
  688. ibx_irq_handler(dev, pch_iir);
  689. /* should clear PCH hotplug event before clear CPU irq */
  690. I915_WRITE(SDEIIR, pch_iir);
  691. }
  692. if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
  693. ironlake_handle_rps_change(dev);
  694. if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
  695. gen6_queue_rps_work(dev_priv, pm_iir);
  696. I915_WRITE(GTIIR, gt_iir);
  697. I915_WRITE(DEIIR, de_iir);
  698. I915_WRITE(GEN6_PMIIR, pm_iir);
  699. done:
  700. I915_WRITE(DEIER, de_ier);
  701. POSTING_READ(DEIER);
  702. I915_WRITE(SDEIER, sde_ier);
  703. POSTING_READ(SDEIER);
  704. return ret;
  705. }
  706. /**
  707. * i915_error_work_func - do process context error handling work
  708. * @work: work struct
  709. *
  710. * Fire an error uevent so userspace can see that a hang or error
  711. * was detected.
  712. */
  713. static void i915_error_work_func(struct work_struct *work)
  714. {
  715. struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
  716. work);
  717. drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
  718. gpu_error);
  719. struct drm_device *dev = dev_priv->dev;
  720. struct intel_ring_buffer *ring;
  721. char *error_event[] = { "ERROR=1", NULL };
  722. char *reset_event[] = { "RESET=1", NULL };
  723. char *reset_done_event[] = { "ERROR=0", NULL };
  724. int i, ret;
  725. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  726. /*
  727. * Note that there's only one work item which does gpu resets, so we
  728. * need not worry about concurrent gpu resets potentially incrementing
  729. * error->reset_counter twice. We only need to take care of another
  730. * racing irq/hangcheck declaring the gpu dead for a second time. A
  731. * quick check for that is good enough: schedule_work ensures the
  732. * correct ordering between hang detection and this work item, and since
  733. * the reset in-progress bit is only ever set by code outside of this
  734. * work we don't need to worry about any other races.
  735. */
  736. if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
  737. DRM_DEBUG_DRIVER("resetting chip\n");
  738. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
  739. reset_event);
  740. ret = i915_reset(dev);
  741. if (ret == 0) {
  742. /*
  743. * After all the gem state is reset, increment the reset
  744. * counter and wake up everyone waiting for the reset to
  745. * complete.
  746. *
  747. * Since unlock operations are a one-sided barrier only,
  748. * we need to insert a barrier here to order any seqno
  749. * updates before
  750. * the counter increment.
  751. */
  752. smp_mb__before_atomic_inc();
  753. atomic_inc(&dev_priv->gpu_error.reset_counter);
  754. kobject_uevent_env(&dev->primary->kdev.kobj,
  755. KOBJ_CHANGE, reset_done_event);
  756. } else {
  757. atomic_set(&error->reset_counter, I915_WEDGED);
  758. }
  759. for_each_ring(ring, dev_priv, i)
  760. wake_up_all(&ring->irq_queue);
  761. wake_up_all(&dev_priv->gpu_error.reset_queue);
  762. }
  763. }
  764. /* NB: please notice the memset */
  765. static void i915_get_extra_instdone(struct drm_device *dev,
  766. uint32_t *instdone)
  767. {
  768. struct drm_i915_private *dev_priv = dev->dev_private;
  769. memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
  770. switch(INTEL_INFO(dev)->gen) {
  771. case 2:
  772. case 3:
  773. instdone[0] = I915_READ(INSTDONE);
  774. break;
  775. case 4:
  776. case 5:
  777. case 6:
  778. instdone[0] = I915_READ(INSTDONE_I965);
  779. instdone[1] = I915_READ(INSTDONE1);
  780. break;
  781. default:
  782. WARN_ONCE(1, "Unsupported platform\n");
  783. case 7:
  784. instdone[0] = I915_READ(GEN7_INSTDONE_1);
  785. instdone[1] = I915_READ(GEN7_SC_INSTDONE);
  786. instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
  787. instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
  788. break;
  789. }
  790. }
  791. #ifdef CONFIG_DEBUG_FS
  792. static struct drm_i915_error_object *
  793. i915_error_object_create(struct drm_i915_private *dev_priv,
  794. struct drm_i915_gem_object *src)
  795. {
  796. struct drm_i915_error_object *dst;
  797. int i, count;
  798. u32 reloc_offset;
  799. if (src == NULL || src->pages == NULL)
  800. return NULL;
  801. count = src->base.size / PAGE_SIZE;
  802. dst = kmalloc(sizeof(*dst) + count * sizeof(u32 *), GFP_ATOMIC);
  803. if (dst == NULL)
  804. return NULL;
  805. reloc_offset = src->gtt_offset;
  806. for (i = 0; i < count; i++) {
  807. unsigned long flags;
  808. void *d;
  809. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  810. if (d == NULL)
  811. goto unwind;
  812. local_irq_save(flags);
  813. if (reloc_offset < dev_priv->gtt.mappable_end &&
  814. src->has_global_gtt_mapping) {
  815. void __iomem *s;
  816. /* Simply ignore tiling or any overlapping fence.
  817. * It's part of the error state, and this hopefully
  818. * captures what the GPU read.
  819. */
  820. s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
  821. reloc_offset);
  822. memcpy_fromio(d, s, PAGE_SIZE);
  823. io_mapping_unmap_atomic(s);
  824. } else if (src->stolen) {
  825. unsigned long offset;
  826. offset = dev_priv->mm.stolen_base;
  827. offset += src->stolen->start;
  828. offset += i << PAGE_SHIFT;
  829. memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
  830. } else {
  831. struct page *page;
  832. void *s;
  833. page = i915_gem_object_get_page(src, i);
  834. drm_clflush_pages(&page, 1);
  835. s = kmap_atomic(page);
  836. memcpy(d, s, PAGE_SIZE);
  837. kunmap_atomic(s);
  838. drm_clflush_pages(&page, 1);
  839. }
  840. local_irq_restore(flags);
  841. dst->pages[i] = d;
  842. reloc_offset += PAGE_SIZE;
  843. }
  844. dst->page_count = count;
  845. dst->gtt_offset = src->gtt_offset;
  846. return dst;
  847. unwind:
  848. while (i--)
  849. kfree(dst->pages[i]);
  850. kfree(dst);
  851. return NULL;
  852. }
  853. static void
  854. i915_error_object_free(struct drm_i915_error_object *obj)
  855. {
  856. int page;
  857. if (obj == NULL)
  858. return;
  859. for (page = 0; page < obj->page_count; page++)
  860. kfree(obj->pages[page]);
  861. kfree(obj);
  862. }
  863. void
  864. i915_error_state_free(struct kref *error_ref)
  865. {
  866. struct drm_i915_error_state *error = container_of(error_ref,
  867. typeof(*error), ref);
  868. int i;
  869. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  870. i915_error_object_free(error->ring[i].batchbuffer);
  871. i915_error_object_free(error->ring[i].ringbuffer);
  872. kfree(error->ring[i].requests);
  873. }
  874. kfree(error->active_bo);
  875. kfree(error->overlay);
  876. kfree(error);
  877. }
  878. static void capture_bo(struct drm_i915_error_buffer *err,
  879. struct drm_i915_gem_object *obj)
  880. {
  881. err->size = obj->base.size;
  882. err->name = obj->base.name;
  883. err->rseqno = obj->last_read_seqno;
  884. err->wseqno = obj->last_write_seqno;
  885. err->gtt_offset = obj->gtt_offset;
  886. err->read_domains = obj->base.read_domains;
  887. err->write_domain = obj->base.write_domain;
  888. err->fence_reg = obj->fence_reg;
  889. err->pinned = 0;
  890. if (obj->pin_count > 0)
  891. err->pinned = 1;
  892. if (obj->user_pin_count > 0)
  893. err->pinned = -1;
  894. err->tiling = obj->tiling_mode;
  895. err->dirty = obj->dirty;
  896. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  897. err->ring = obj->ring ? obj->ring->id : -1;
  898. err->cache_level = obj->cache_level;
  899. }
  900. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  901. int count, struct list_head *head)
  902. {
  903. struct drm_i915_gem_object *obj;
  904. int i = 0;
  905. list_for_each_entry(obj, head, mm_list) {
  906. capture_bo(err++, obj);
  907. if (++i == count)
  908. break;
  909. }
  910. return i;
  911. }
  912. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  913. int count, struct list_head *head)
  914. {
  915. struct drm_i915_gem_object *obj;
  916. int i = 0;
  917. list_for_each_entry(obj, head, gtt_list) {
  918. if (obj->pin_count == 0)
  919. continue;
  920. capture_bo(err++, obj);
  921. if (++i == count)
  922. break;
  923. }
  924. return i;
  925. }
  926. static void i915_gem_record_fences(struct drm_device *dev,
  927. struct drm_i915_error_state *error)
  928. {
  929. struct drm_i915_private *dev_priv = dev->dev_private;
  930. int i;
  931. /* Fences */
  932. switch (INTEL_INFO(dev)->gen) {
  933. case 7:
  934. case 6:
  935. for (i = 0; i < 16; i++)
  936. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  937. break;
  938. case 5:
  939. case 4:
  940. for (i = 0; i < 16; i++)
  941. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  942. break;
  943. case 3:
  944. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  945. for (i = 0; i < 8; i++)
  946. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  947. case 2:
  948. for (i = 0; i < 8; i++)
  949. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  950. break;
  951. default:
  952. BUG();
  953. }
  954. }
  955. static struct drm_i915_error_object *
  956. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  957. struct intel_ring_buffer *ring)
  958. {
  959. struct drm_i915_gem_object *obj;
  960. u32 seqno;
  961. if (!ring->get_seqno)
  962. return NULL;
  963. if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
  964. u32 acthd = I915_READ(ACTHD);
  965. if (WARN_ON(ring->id != RCS))
  966. return NULL;
  967. obj = ring->private;
  968. if (acthd >= obj->gtt_offset &&
  969. acthd < obj->gtt_offset + obj->base.size)
  970. return i915_error_object_create(dev_priv, obj);
  971. }
  972. seqno = ring->get_seqno(ring, false);
  973. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  974. if (obj->ring != ring)
  975. continue;
  976. if (i915_seqno_passed(seqno, obj->last_read_seqno))
  977. continue;
  978. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  979. continue;
  980. /* We need to copy these to an anonymous buffer as the simplest
  981. * method to avoid being overwritten by userspace.
  982. */
  983. return i915_error_object_create(dev_priv, obj);
  984. }
  985. return NULL;
  986. }
  987. static void i915_record_ring_state(struct drm_device *dev,
  988. struct drm_i915_error_state *error,
  989. struct intel_ring_buffer *ring)
  990. {
  991. struct drm_i915_private *dev_priv = dev->dev_private;
  992. if (INTEL_INFO(dev)->gen >= 6) {
  993. error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
  994. error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
  995. error->semaphore_mboxes[ring->id][0]
  996. = I915_READ(RING_SYNC_0(ring->mmio_base));
  997. error->semaphore_mboxes[ring->id][1]
  998. = I915_READ(RING_SYNC_1(ring->mmio_base));
  999. error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
  1000. error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
  1001. }
  1002. if (INTEL_INFO(dev)->gen >= 4) {
  1003. error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
  1004. error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
  1005. error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
  1006. error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
  1007. error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
  1008. if (ring->id == RCS)
  1009. error->bbaddr = I915_READ64(BB_ADDR);
  1010. } else {
  1011. error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
  1012. error->ipeir[ring->id] = I915_READ(IPEIR);
  1013. error->ipehr[ring->id] = I915_READ(IPEHR);
  1014. error->instdone[ring->id] = I915_READ(INSTDONE);
  1015. }
  1016. error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
  1017. error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
  1018. error->seqno[ring->id] = ring->get_seqno(ring, false);
  1019. error->acthd[ring->id] = intel_ring_get_active_head(ring);
  1020. error->head[ring->id] = I915_READ_HEAD(ring);
  1021. error->tail[ring->id] = I915_READ_TAIL(ring);
  1022. error->ctl[ring->id] = I915_READ_CTL(ring);
  1023. error->cpu_ring_head[ring->id] = ring->head;
  1024. error->cpu_ring_tail[ring->id] = ring->tail;
  1025. }
  1026. static void i915_gem_record_rings(struct drm_device *dev,
  1027. struct drm_i915_error_state *error)
  1028. {
  1029. struct drm_i915_private *dev_priv = dev->dev_private;
  1030. struct intel_ring_buffer *ring;
  1031. struct drm_i915_gem_request *request;
  1032. int i, count;
  1033. for_each_ring(ring, dev_priv, i) {
  1034. i915_record_ring_state(dev, error, ring);
  1035. error->ring[i].batchbuffer =
  1036. i915_error_first_batchbuffer(dev_priv, ring);
  1037. error->ring[i].ringbuffer =
  1038. i915_error_object_create(dev_priv, ring->obj);
  1039. count = 0;
  1040. list_for_each_entry(request, &ring->request_list, list)
  1041. count++;
  1042. error->ring[i].num_requests = count;
  1043. error->ring[i].requests =
  1044. kmalloc(count*sizeof(struct drm_i915_error_request),
  1045. GFP_ATOMIC);
  1046. if (error->ring[i].requests == NULL) {
  1047. error->ring[i].num_requests = 0;
  1048. continue;
  1049. }
  1050. count = 0;
  1051. list_for_each_entry(request, &ring->request_list, list) {
  1052. struct drm_i915_error_request *erq;
  1053. erq = &error->ring[i].requests[count++];
  1054. erq->seqno = request->seqno;
  1055. erq->jiffies = request->emitted_jiffies;
  1056. erq->tail = request->tail;
  1057. }
  1058. }
  1059. }
  1060. /**
  1061. * i915_capture_error_state - capture an error record for later analysis
  1062. * @dev: drm device
  1063. *
  1064. * Should be called when an error is detected (either a hang or an error
  1065. * interrupt) to capture error state from the time of the error. Fills
  1066. * out a structure which becomes available in debugfs for user level tools
  1067. * to pick up.
  1068. */
  1069. static void i915_capture_error_state(struct drm_device *dev)
  1070. {
  1071. struct drm_i915_private *dev_priv = dev->dev_private;
  1072. struct drm_i915_gem_object *obj;
  1073. struct drm_i915_error_state *error;
  1074. unsigned long flags;
  1075. int i, pipe;
  1076. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1077. error = dev_priv->gpu_error.first_error;
  1078. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1079. if (error)
  1080. return;
  1081. /* Account for pipe specific data like PIPE*STAT */
  1082. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  1083. if (!error) {
  1084. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  1085. return;
  1086. }
  1087. DRM_INFO("capturing error event; look for more information in"
  1088. "/sys/kernel/debug/dri/%d/i915_error_state\n",
  1089. dev->primary->index);
  1090. kref_init(&error->ref);
  1091. error->eir = I915_READ(EIR);
  1092. error->pgtbl_er = I915_READ(PGTBL_ER);
  1093. error->ccid = I915_READ(CCID);
  1094. if (HAS_PCH_SPLIT(dev))
  1095. error->ier = I915_READ(DEIER) | I915_READ(GTIER);
  1096. else if (IS_VALLEYVIEW(dev))
  1097. error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
  1098. else if (IS_GEN2(dev))
  1099. error->ier = I915_READ16(IER);
  1100. else
  1101. error->ier = I915_READ(IER);
  1102. if (INTEL_INFO(dev)->gen >= 6)
  1103. error->derrmr = I915_READ(DERRMR);
  1104. if (IS_VALLEYVIEW(dev))
  1105. error->forcewake = I915_READ(FORCEWAKE_VLV);
  1106. else if (INTEL_INFO(dev)->gen >= 7)
  1107. error->forcewake = I915_READ(FORCEWAKE_MT);
  1108. else if (INTEL_INFO(dev)->gen == 6)
  1109. error->forcewake = I915_READ(FORCEWAKE);
  1110. for_each_pipe(pipe)
  1111. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  1112. if (INTEL_INFO(dev)->gen >= 6) {
  1113. error->error = I915_READ(ERROR_GEN6);
  1114. error->done_reg = I915_READ(DONE_REG);
  1115. }
  1116. if (INTEL_INFO(dev)->gen == 7)
  1117. error->err_int = I915_READ(GEN7_ERR_INT);
  1118. i915_get_extra_instdone(dev, error->extra_instdone);
  1119. i915_gem_record_fences(dev, error);
  1120. i915_gem_record_rings(dev, error);
  1121. /* Record buffers on the active and pinned lists. */
  1122. error->active_bo = NULL;
  1123. error->pinned_bo = NULL;
  1124. i = 0;
  1125. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  1126. i++;
  1127. error->active_bo_count = i;
  1128. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
  1129. if (obj->pin_count)
  1130. i++;
  1131. error->pinned_bo_count = i - error->active_bo_count;
  1132. error->active_bo = NULL;
  1133. error->pinned_bo = NULL;
  1134. if (i) {
  1135. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  1136. GFP_ATOMIC);
  1137. if (error->active_bo)
  1138. error->pinned_bo =
  1139. error->active_bo + error->active_bo_count;
  1140. }
  1141. if (error->active_bo)
  1142. error->active_bo_count =
  1143. capture_active_bo(error->active_bo,
  1144. error->active_bo_count,
  1145. &dev_priv->mm.active_list);
  1146. if (error->pinned_bo)
  1147. error->pinned_bo_count =
  1148. capture_pinned_bo(error->pinned_bo,
  1149. error->pinned_bo_count,
  1150. &dev_priv->mm.bound_list);
  1151. do_gettimeofday(&error->time);
  1152. error->overlay = intel_overlay_capture_error_state(dev);
  1153. error->display = intel_display_capture_error_state(dev);
  1154. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1155. if (dev_priv->gpu_error.first_error == NULL) {
  1156. dev_priv->gpu_error.first_error = error;
  1157. error = NULL;
  1158. }
  1159. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1160. if (error)
  1161. i915_error_state_free(&error->ref);
  1162. }
  1163. void i915_destroy_error_state(struct drm_device *dev)
  1164. {
  1165. struct drm_i915_private *dev_priv = dev->dev_private;
  1166. struct drm_i915_error_state *error;
  1167. unsigned long flags;
  1168. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1169. error = dev_priv->gpu_error.first_error;
  1170. dev_priv->gpu_error.first_error = NULL;
  1171. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1172. if (error)
  1173. kref_put(&error->ref, i915_error_state_free);
  1174. }
  1175. #else
  1176. #define i915_capture_error_state(x)
  1177. #endif
  1178. static void i915_report_and_clear_eir(struct drm_device *dev)
  1179. {
  1180. struct drm_i915_private *dev_priv = dev->dev_private;
  1181. uint32_t instdone[I915_NUM_INSTDONE_REG];
  1182. u32 eir = I915_READ(EIR);
  1183. int pipe, i;
  1184. if (!eir)
  1185. return;
  1186. pr_err("render error detected, EIR: 0x%08x\n", eir);
  1187. i915_get_extra_instdone(dev, instdone);
  1188. if (IS_G4X(dev)) {
  1189. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  1190. u32 ipeir = I915_READ(IPEIR_I965);
  1191. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1192. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1193. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1194. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1195. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1196. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1197. I915_WRITE(IPEIR_I965, ipeir);
  1198. POSTING_READ(IPEIR_I965);
  1199. }
  1200. if (eir & GM45_ERROR_PAGE_TABLE) {
  1201. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1202. pr_err("page table error\n");
  1203. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1204. I915_WRITE(PGTBL_ER, pgtbl_err);
  1205. POSTING_READ(PGTBL_ER);
  1206. }
  1207. }
  1208. if (!IS_GEN2(dev)) {
  1209. if (eir & I915_ERROR_PAGE_TABLE) {
  1210. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1211. pr_err("page table error\n");
  1212. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1213. I915_WRITE(PGTBL_ER, pgtbl_err);
  1214. POSTING_READ(PGTBL_ER);
  1215. }
  1216. }
  1217. if (eir & I915_ERROR_MEMORY_REFRESH) {
  1218. pr_err("memory refresh error:\n");
  1219. for_each_pipe(pipe)
  1220. pr_err("pipe %c stat: 0x%08x\n",
  1221. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  1222. /* pipestat has already been acked */
  1223. }
  1224. if (eir & I915_ERROR_INSTRUCTION) {
  1225. pr_err("instruction error\n");
  1226. pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
  1227. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1228. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1229. if (INTEL_INFO(dev)->gen < 4) {
  1230. u32 ipeir = I915_READ(IPEIR);
  1231. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
  1232. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
  1233. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
  1234. I915_WRITE(IPEIR, ipeir);
  1235. POSTING_READ(IPEIR);
  1236. } else {
  1237. u32 ipeir = I915_READ(IPEIR_I965);
  1238. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1239. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1240. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1241. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1242. I915_WRITE(IPEIR_I965, ipeir);
  1243. POSTING_READ(IPEIR_I965);
  1244. }
  1245. }
  1246. I915_WRITE(EIR, eir);
  1247. POSTING_READ(EIR);
  1248. eir = I915_READ(EIR);
  1249. if (eir) {
  1250. /*
  1251. * some errors might have become stuck,
  1252. * mask them.
  1253. */
  1254. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  1255. I915_WRITE(EMR, I915_READ(EMR) | eir);
  1256. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1257. }
  1258. }
  1259. /**
  1260. * i915_handle_error - handle an error interrupt
  1261. * @dev: drm device
  1262. *
  1263. * Do some basic checking of regsiter state at error interrupt time and
  1264. * dump it to the syslog. Also call i915_capture_error_state() to make
  1265. * sure we get a record and make it available in debugfs. Fire a uevent
  1266. * so userspace knows something bad happened (should trigger collection
  1267. * of a ring dump etc.).
  1268. */
  1269. void i915_handle_error(struct drm_device *dev, bool wedged)
  1270. {
  1271. struct drm_i915_private *dev_priv = dev->dev_private;
  1272. struct intel_ring_buffer *ring;
  1273. int i;
  1274. i915_capture_error_state(dev);
  1275. i915_report_and_clear_eir(dev);
  1276. if (wedged) {
  1277. atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
  1278. &dev_priv->gpu_error.reset_counter);
  1279. /*
  1280. * Wakeup waiting processes so that the reset work item
  1281. * doesn't deadlock trying to grab various locks.
  1282. */
  1283. for_each_ring(ring, dev_priv, i)
  1284. wake_up_all(&ring->irq_queue);
  1285. }
  1286. queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
  1287. }
  1288. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  1289. {
  1290. drm_i915_private_t *dev_priv = dev->dev_private;
  1291. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1292. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1293. struct drm_i915_gem_object *obj;
  1294. struct intel_unpin_work *work;
  1295. unsigned long flags;
  1296. bool stall_detected;
  1297. /* Ignore early vblank irqs */
  1298. if (intel_crtc == NULL)
  1299. return;
  1300. spin_lock_irqsave(&dev->event_lock, flags);
  1301. work = intel_crtc->unpin_work;
  1302. if (work == NULL ||
  1303. atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
  1304. !work->enable_stall_check) {
  1305. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1306. spin_unlock_irqrestore(&dev->event_lock, flags);
  1307. return;
  1308. }
  1309. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1310. obj = work->pending_flip_obj;
  1311. if (INTEL_INFO(dev)->gen >= 4) {
  1312. int dspsurf = DSPSURF(intel_crtc->plane);
  1313. stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
  1314. obj->gtt_offset;
  1315. } else {
  1316. int dspaddr = DSPADDR(intel_crtc->plane);
  1317. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  1318. crtc->y * crtc->fb->pitches[0] +
  1319. crtc->x * crtc->fb->bits_per_pixel/8);
  1320. }
  1321. spin_unlock_irqrestore(&dev->event_lock, flags);
  1322. if (stall_detected) {
  1323. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1324. intel_prepare_page_flip(dev, intel_crtc->plane);
  1325. }
  1326. }
  1327. /* Called from drm generic code, passed 'crtc' which
  1328. * we use as a pipe index
  1329. */
  1330. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1331. {
  1332. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1333. unsigned long irqflags;
  1334. if (!i915_pipe_enabled(dev, pipe))
  1335. return -EINVAL;
  1336. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1337. if (INTEL_INFO(dev)->gen >= 4)
  1338. i915_enable_pipestat(dev_priv, pipe,
  1339. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1340. else
  1341. i915_enable_pipestat(dev_priv, pipe,
  1342. PIPE_VBLANK_INTERRUPT_ENABLE);
  1343. /* maintain vblank delivery even in deep C-states */
  1344. if (dev_priv->info->gen == 3)
  1345. I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
  1346. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1347. return 0;
  1348. }
  1349. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1350. {
  1351. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1352. unsigned long irqflags;
  1353. if (!i915_pipe_enabled(dev, pipe))
  1354. return -EINVAL;
  1355. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1356. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1357. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1358. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1359. return 0;
  1360. }
  1361. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1362. {
  1363. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1364. unsigned long irqflags;
  1365. if (!i915_pipe_enabled(dev, pipe))
  1366. return -EINVAL;
  1367. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1368. ironlake_enable_display_irq(dev_priv,
  1369. DE_PIPEA_VBLANK_IVB << (5 * pipe));
  1370. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1371. return 0;
  1372. }
  1373. static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
  1374. {
  1375. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1376. unsigned long irqflags;
  1377. u32 imr;
  1378. if (!i915_pipe_enabled(dev, pipe))
  1379. return -EINVAL;
  1380. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1381. imr = I915_READ(VLV_IMR);
  1382. if (pipe == 0)
  1383. imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1384. else
  1385. imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1386. I915_WRITE(VLV_IMR, imr);
  1387. i915_enable_pipestat(dev_priv, pipe,
  1388. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1389. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1390. return 0;
  1391. }
  1392. /* Called from drm generic code, passed 'crtc' which
  1393. * we use as a pipe index
  1394. */
  1395. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1396. {
  1397. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1398. unsigned long irqflags;
  1399. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1400. if (dev_priv->info->gen == 3)
  1401. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
  1402. i915_disable_pipestat(dev_priv, pipe,
  1403. PIPE_VBLANK_INTERRUPT_ENABLE |
  1404. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1405. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1406. }
  1407. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1408. {
  1409. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1410. unsigned long irqflags;
  1411. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1412. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1413. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1414. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1415. }
  1416. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1417. {
  1418. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1419. unsigned long irqflags;
  1420. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1421. ironlake_disable_display_irq(dev_priv,
  1422. DE_PIPEA_VBLANK_IVB << (pipe * 5));
  1423. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1424. }
  1425. static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
  1426. {
  1427. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1428. unsigned long irqflags;
  1429. u32 imr;
  1430. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1431. i915_disable_pipestat(dev_priv, pipe,
  1432. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1433. imr = I915_READ(VLV_IMR);
  1434. if (pipe == 0)
  1435. imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1436. else
  1437. imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1438. I915_WRITE(VLV_IMR, imr);
  1439. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1440. }
  1441. static u32
  1442. ring_last_seqno(struct intel_ring_buffer *ring)
  1443. {
  1444. return list_entry(ring->request_list.prev,
  1445. struct drm_i915_gem_request, list)->seqno;
  1446. }
  1447. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1448. {
  1449. if (list_empty(&ring->request_list) ||
  1450. i915_seqno_passed(ring->get_seqno(ring, false),
  1451. ring_last_seqno(ring))) {
  1452. /* Issue a wake-up to catch stuck h/w. */
  1453. if (waitqueue_active(&ring->irq_queue)) {
  1454. DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
  1455. ring->name);
  1456. wake_up_all(&ring->irq_queue);
  1457. *err = true;
  1458. }
  1459. return true;
  1460. }
  1461. return false;
  1462. }
  1463. static bool kick_ring(struct intel_ring_buffer *ring)
  1464. {
  1465. struct drm_device *dev = ring->dev;
  1466. struct drm_i915_private *dev_priv = dev->dev_private;
  1467. u32 tmp = I915_READ_CTL(ring);
  1468. if (tmp & RING_WAIT) {
  1469. DRM_ERROR("Kicking stuck wait on %s\n",
  1470. ring->name);
  1471. I915_WRITE_CTL(ring, tmp);
  1472. return true;
  1473. }
  1474. return false;
  1475. }
  1476. static bool i915_hangcheck_hung(struct drm_device *dev)
  1477. {
  1478. drm_i915_private_t *dev_priv = dev->dev_private;
  1479. if (dev_priv->gpu_error.hangcheck_count++ > 1) {
  1480. bool hung = true;
  1481. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1482. i915_handle_error(dev, true);
  1483. if (!IS_GEN2(dev)) {
  1484. struct intel_ring_buffer *ring;
  1485. int i;
  1486. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1487. * If so we can simply poke the RB_WAIT bit
  1488. * and break the hang. This should work on
  1489. * all but the second generation chipsets.
  1490. */
  1491. for_each_ring(ring, dev_priv, i)
  1492. hung &= !kick_ring(ring);
  1493. }
  1494. return hung;
  1495. }
  1496. return false;
  1497. }
  1498. /**
  1499. * This is called when the chip hasn't reported back with completed
  1500. * batchbuffers in a long time. The first time this is called we simply record
  1501. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1502. * again, we assume the chip is wedged and try to fix it.
  1503. */
  1504. void i915_hangcheck_elapsed(unsigned long data)
  1505. {
  1506. struct drm_device *dev = (struct drm_device *)data;
  1507. drm_i915_private_t *dev_priv = dev->dev_private;
  1508. uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
  1509. struct intel_ring_buffer *ring;
  1510. bool err = false, idle;
  1511. int i;
  1512. if (!i915_enable_hangcheck)
  1513. return;
  1514. memset(acthd, 0, sizeof(acthd));
  1515. idle = true;
  1516. for_each_ring(ring, dev_priv, i) {
  1517. idle &= i915_hangcheck_ring_idle(ring, &err);
  1518. acthd[i] = intel_ring_get_active_head(ring);
  1519. }
  1520. /* If all work is done then ACTHD clearly hasn't advanced. */
  1521. if (idle) {
  1522. if (err) {
  1523. if (i915_hangcheck_hung(dev))
  1524. return;
  1525. goto repeat;
  1526. }
  1527. dev_priv->gpu_error.hangcheck_count = 0;
  1528. return;
  1529. }
  1530. i915_get_extra_instdone(dev, instdone);
  1531. if (memcmp(dev_priv->gpu_error.last_acthd, acthd,
  1532. sizeof(acthd)) == 0 &&
  1533. memcmp(dev_priv->gpu_error.prev_instdone, instdone,
  1534. sizeof(instdone)) == 0) {
  1535. if (i915_hangcheck_hung(dev))
  1536. return;
  1537. } else {
  1538. dev_priv->gpu_error.hangcheck_count = 0;
  1539. memcpy(dev_priv->gpu_error.last_acthd, acthd,
  1540. sizeof(acthd));
  1541. memcpy(dev_priv->gpu_error.prev_instdone, instdone,
  1542. sizeof(instdone));
  1543. }
  1544. repeat:
  1545. /* Reset timer case chip hangs without another request being added */
  1546. mod_timer(&dev_priv->gpu_error.hangcheck_timer,
  1547. round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
  1548. }
  1549. /* drm_dma.h hooks
  1550. */
  1551. static void ironlake_irq_preinstall(struct drm_device *dev)
  1552. {
  1553. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1554. atomic_set(&dev_priv->irq_received, 0);
  1555. I915_WRITE(HWSTAM, 0xeffe);
  1556. /* XXX hotplug from PCH */
  1557. I915_WRITE(DEIMR, 0xffffffff);
  1558. I915_WRITE(DEIER, 0x0);
  1559. POSTING_READ(DEIER);
  1560. /* and GT */
  1561. I915_WRITE(GTIMR, 0xffffffff);
  1562. I915_WRITE(GTIER, 0x0);
  1563. POSTING_READ(GTIER);
  1564. /* south display irq */
  1565. I915_WRITE(SDEIMR, 0xffffffff);
  1566. I915_WRITE(SDEIER, 0x0);
  1567. POSTING_READ(SDEIER);
  1568. }
  1569. static void valleyview_irq_preinstall(struct drm_device *dev)
  1570. {
  1571. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1572. int pipe;
  1573. atomic_set(&dev_priv->irq_received, 0);
  1574. /* VLV magic */
  1575. I915_WRITE(VLV_IMR, 0);
  1576. I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
  1577. I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
  1578. I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
  1579. /* and GT */
  1580. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1581. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1582. I915_WRITE(GTIMR, 0xffffffff);
  1583. I915_WRITE(GTIER, 0x0);
  1584. POSTING_READ(GTIER);
  1585. I915_WRITE(DPINVGTT, 0xff);
  1586. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1587. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1588. for_each_pipe(pipe)
  1589. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1590. I915_WRITE(VLV_IIR, 0xffffffff);
  1591. I915_WRITE(VLV_IMR, 0xffffffff);
  1592. I915_WRITE(VLV_IER, 0x0);
  1593. POSTING_READ(VLV_IER);
  1594. }
  1595. /*
  1596. * Enable digital hotplug on the PCH, and configure the DP short pulse
  1597. * duration to 2ms (which is the minimum in the Display Port spec)
  1598. *
  1599. * This register is the same on all known PCH chips.
  1600. */
  1601. static void ibx_enable_hotplug(struct drm_device *dev)
  1602. {
  1603. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1604. u32 hotplug;
  1605. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  1606. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  1607. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  1608. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  1609. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  1610. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  1611. }
  1612. static void ibx_irq_postinstall(struct drm_device *dev)
  1613. {
  1614. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1615. u32 mask;
  1616. if (HAS_PCH_IBX(dev))
  1617. mask = SDE_HOTPLUG_MASK |
  1618. SDE_GMBUS |
  1619. SDE_AUX_MASK;
  1620. else
  1621. mask = SDE_HOTPLUG_MASK_CPT |
  1622. SDE_GMBUS_CPT |
  1623. SDE_AUX_MASK_CPT;
  1624. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1625. I915_WRITE(SDEIMR, ~mask);
  1626. I915_WRITE(SDEIER, mask);
  1627. POSTING_READ(SDEIER);
  1628. ibx_enable_hotplug(dev);
  1629. }
  1630. static int ironlake_irq_postinstall(struct drm_device *dev)
  1631. {
  1632. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1633. /* enable kind of interrupts always enabled */
  1634. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1635. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
  1636. DE_AUX_CHANNEL_A;
  1637. u32 render_irqs;
  1638. dev_priv->irq_mask = ~display_mask;
  1639. /* should always can generate irq */
  1640. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1641. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1642. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  1643. POSTING_READ(DEIER);
  1644. dev_priv->gt_irq_mask = ~0;
  1645. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1646. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1647. if (IS_GEN6(dev))
  1648. render_irqs =
  1649. GT_USER_INTERRUPT |
  1650. GEN6_BSD_USER_INTERRUPT |
  1651. GEN6_BLITTER_USER_INTERRUPT;
  1652. else
  1653. render_irqs =
  1654. GT_USER_INTERRUPT |
  1655. GT_PIPE_NOTIFY |
  1656. GT_BSD_USER_INTERRUPT;
  1657. I915_WRITE(GTIER, render_irqs);
  1658. POSTING_READ(GTIER);
  1659. ibx_irq_postinstall(dev);
  1660. if (IS_IRONLAKE_M(dev)) {
  1661. /* Clear & enable PCU event interrupts */
  1662. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1663. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1664. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1665. }
  1666. return 0;
  1667. }
  1668. static int ivybridge_irq_postinstall(struct drm_device *dev)
  1669. {
  1670. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1671. /* enable kind of interrupts always enabled */
  1672. u32 display_mask =
  1673. DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
  1674. DE_PLANEC_FLIP_DONE_IVB |
  1675. DE_PLANEB_FLIP_DONE_IVB |
  1676. DE_PLANEA_FLIP_DONE_IVB |
  1677. DE_AUX_CHANNEL_A_IVB;
  1678. u32 render_irqs;
  1679. dev_priv->irq_mask = ~display_mask;
  1680. /* should always can generate irq */
  1681. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1682. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1683. I915_WRITE(DEIER,
  1684. display_mask |
  1685. DE_PIPEC_VBLANK_IVB |
  1686. DE_PIPEB_VBLANK_IVB |
  1687. DE_PIPEA_VBLANK_IVB);
  1688. POSTING_READ(DEIER);
  1689. dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  1690. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1691. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1692. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  1693. GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  1694. I915_WRITE(GTIER, render_irqs);
  1695. POSTING_READ(GTIER);
  1696. ibx_irq_postinstall(dev);
  1697. return 0;
  1698. }
  1699. static int valleyview_irq_postinstall(struct drm_device *dev)
  1700. {
  1701. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1702. u32 enable_mask;
  1703. u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
  1704. u32 render_irqs;
  1705. u16 msid;
  1706. enable_mask = I915_DISPLAY_PORT_INTERRUPT;
  1707. enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1708. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1709. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1710. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1711. /*
  1712. *Leave vblank interrupts masked initially. enable/disable will
  1713. * toggle them based on usage.
  1714. */
  1715. dev_priv->irq_mask = (~enable_mask) |
  1716. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1717. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1718. dev_priv->pipestat[0] = 0;
  1719. dev_priv->pipestat[1] = 0;
  1720. /* Hack for broken MSIs on VLV */
  1721. pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
  1722. pci_read_config_word(dev->pdev, 0x98, &msid);
  1723. msid &= 0xff; /* mask out delivery bits */
  1724. msid |= (1<<14);
  1725. pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
  1726. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1727. POSTING_READ(PORT_HOTPLUG_EN);
  1728. I915_WRITE(VLV_IMR, dev_priv->irq_mask);
  1729. I915_WRITE(VLV_IER, enable_mask);
  1730. I915_WRITE(VLV_IIR, 0xffffffff);
  1731. I915_WRITE(PIPESTAT(0), 0xffff);
  1732. I915_WRITE(PIPESTAT(1), 0xffff);
  1733. POSTING_READ(VLV_IER);
  1734. i915_enable_pipestat(dev_priv, 0, pipestat_enable);
  1735. i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
  1736. i915_enable_pipestat(dev_priv, 1, pipestat_enable);
  1737. I915_WRITE(VLV_IIR, 0xffffffff);
  1738. I915_WRITE(VLV_IIR, 0xffffffff);
  1739. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1740. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1741. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  1742. GEN6_BLITTER_USER_INTERRUPT;
  1743. I915_WRITE(GTIER, render_irqs);
  1744. POSTING_READ(GTIER);
  1745. /* ack & enable invalid PTE error interrupts */
  1746. #if 0 /* FIXME: add support to irq handler for checking these bits */
  1747. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  1748. I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
  1749. #endif
  1750. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  1751. return 0;
  1752. }
  1753. static void valleyview_hpd_irq_setup(struct drm_device *dev)
  1754. {
  1755. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1756. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1757. /* Note HDMI and DP share bits */
  1758. if (dev_priv->hotplug_supported_mask & PORTB_HOTPLUG_INT_STATUS)
  1759. hotplug_en |= PORTB_HOTPLUG_INT_EN;
  1760. if (dev_priv->hotplug_supported_mask & PORTC_HOTPLUG_INT_STATUS)
  1761. hotplug_en |= PORTC_HOTPLUG_INT_EN;
  1762. if (dev_priv->hotplug_supported_mask & PORTD_HOTPLUG_INT_STATUS)
  1763. hotplug_en |= PORTD_HOTPLUG_INT_EN;
  1764. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
  1765. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1766. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
  1767. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1768. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1769. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1770. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1771. }
  1772. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1773. }
  1774. static void valleyview_irq_uninstall(struct drm_device *dev)
  1775. {
  1776. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1777. int pipe;
  1778. if (!dev_priv)
  1779. return;
  1780. for_each_pipe(pipe)
  1781. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1782. I915_WRITE(HWSTAM, 0xffffffff);
  1783. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1784. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1785. for_each_pipe(pipe)
  1786. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1787. I915_WRITE(VLV_IIR, 0xffffffff);
  1788. I915_WRITE(VLV_IMR, 0xffffffff);
  1789. I915_WRITE(VLV_IER, 0x0);
  1790. POSTING_READ(VLV_IER);
  1791. }
  1792. static void ironlake_irq_uninstall(struct drm_device *dev)
  1793. {
  1794. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1795. if (!dev_priv)
  1796. return;
  1797. I915_WRITE(HWSTAM, 0xffffffff);
  1798. I915_WRITE(DEIMR, 0xffffffff);
  1799. I915_WRITE(DEIER, 0x0);
  1800. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1801. I915_WRITE(GTIMR, 0xffffffff);
  1802. I915_WRITE(GTIER, 0x0);
  1803. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1804. I915_WRITE(SDEIMR, 0xffffffff);
  1805. I915_WRITE(SDEIER, 0x0);
  1806. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1807. }
  1808. static void i8xx_irq_preinstall(struct drm_device * dev)
  1809. {
  1810. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1811. int pipe;
  1812. atomic_set(&dev_priv->irq_received, 0);
  1813. for_each_pipe(pipe)
  1814. I915_WRITE(PIPESTAT(pipe), 0);
  1815. I915_WRITE16(IMR, 0xffff);
  1816. I915_WRITE16(IER, 0x0);
  1817. POSTING_READ16(IER);
  1818. }
  1819. static int i8xx_irq_postinstall(struct drm_device *dev)
  1820. {
  1821. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1822. dev_priv->pipestat[0] = 0;
  1823. dev_priv->pipestat[1] = 0;
  1824. I915_WRITE16(EMR,
  1825. ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1826. /* Unmask the interrupts that we always want on. */
  1827. dev_priv->irq_mask =
  1828. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1829. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1830. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1831. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1832. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1833. I915_WRITE16(IMR, dev_priv->irq_mask);
  1834. I915_WRITE16(IER,
  1835. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1836. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1837. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1838. I915_USER_INTERRUPT);
  1839. POSTING_READ16(IER);
  1840. return 0;
  1841. }
  1842. static irqreturn_t i8xx_irq_handler(int irq, void *arg)
  1843. {
  1844. struct drm_device *dev = (struct drm_device *) arg;
  1845. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1846. u16 iir, new_iir;
  1847. u32 pipe_stats[2];
  1848. unsigned long irqflags;
  1849. int irq_received;
  1850. int pipe;
  1851. u16 flip_mask =
  1852. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1853. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1854. atomic_inc(&dev_priv->irq_received);
  1855. iir = I915_READ16(IIR);
  1856. if (iir == 0)
  1857. return IRQ_NONE;
  1858. while (iir & ~flip_mask) {
  1859. /* Can't rely on pipestat interrupt bit in iir as it might
  1860. * have been cleared after the pipestat interrupt was received.
  1861. * It doesn't set the bit in iir again, but it still produces
  1862. * interrupts (for non-MSI).
  1863. */
  1864. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1865. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1866. i915_handle_error(dev, false);
  1867. for_each_pipe(pipe) {
  1868. int reg = PIPESTAT(pipe);
  1869. pipe_stats[pipe] = I915_READ(reg);
  1870. /*
  1871. * Clear the PIPE*STAT regs before the IIR
  1872. */
  1873. if (pipe_stats[pipe] & 0x8000ffff) {
  1874. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1875. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1876. pipe_name(pipe));
  1877. I915_WRITE(reg, pipe_stats[pipe]);
  1878. irq_received = 1;
  1879. }
  1880. }
  1881. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1882. I915_WRITE16(IIR, iir & ~flip_mask);
  1883. new_iir = I915_READ16(IIR); /* Flush posted writes */
  1884. i915_update_dri1_breadcrumb(dev);
  1885. if (iir & I915_USER_INTERRUPT)
  1886. notify_ring(dev, &dev_priv->ring[RCS]);
  1887. if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1888. drm_handle_vblank(dev, 0)) {
  1889. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  1890. intel_prepare_page_flip(dev, 0);
  1891. intel_finish_page_flip(dev, 0);
  1892. flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
  1893. }
  1894. }
  1895. if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1896. drm_handle_vblank(dev, 1)) {
  1897. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  1898. intel_prepare_page_flip(dev, 1);
  1899. intel_finish_page_flip(dev, 1);
  1900. flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1901. }
  1902. }
  1903. iir = new_iir;
  1904. }
  1905. return IRQ_HANDLED;
  1906. }
  1907. static void i8xx_irq_uninstall(struct drm_device * dev)
  1908. {
  1909. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1910. int pipe;
  1911. for_each_pipe(pipe) {
  1912. /* Clear enable bits; then clear status bits */
  1913. I915_WRITE(PIPESTAT(pipe), 0);
  1914. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  1915. }
  1916. I915_WRITE16(IMR, 0xffff);
  1917. I915_WRITE16(IER, 0x0);
  1918. I915_WRITE16(IIR, I915_READ16(IIR));
  1919. }
  1920. static void i915_irq_preinstall(struct drm_device * dev)
  1921. {
  1922. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1923. int pipe;
  1924. atomic_set(&dev_priv->irq_received, 0);
  1925. if (I915_HAS_HOTPLUG(dev)) {
  1926. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1927. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1928. }
  1929. I915_WRITE16(HWSTAM, 0xeffe);
  1930. for_each_pipe(pipe)
  1931. I915_WRITE(PIPESTAT(pipe), 0);
  1932. I915_WRITE(IMR, 0xffffffff);
  1933. I915_WRITE(IER, 0x0);
  1934. POSTING_READ(IER);
  1935. }
  1936. static int i915_irq_postinstall(struct drm_device *dev)
  1937. {
  1938. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1939. u32 enable_mask;
  1940. dev_priv->pipestat[0] = 0;
  1941. dev_priv->pipestat[1] = 0;
  1942. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1943. /* Unmask the interrupts that we always want on. */
  1944. dev_priv->irq_mask =
  1945. ~(I915_ASLE_INTERRUPT |
  1946. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1947. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1948. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1949. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1950. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1951. enable_mask =
  1952. I915_ASLE_INTERRUPT |
  1953. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1954. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1955. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1956. I915_USER_INTERRUPT;
  1957. if (I915_HAS_HOTPLUG(dev)) {
  1958. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1959. POSTING_READ(PORT_HOTPLUG_EN);
  1960. /* Enable in IER... */
  1961. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1962. /* and unmask in IMR */
  1963. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  1964. }
  1965. I915_WRITE(IMR, dev_priv->irq_mask);
  1966. I915_WRITE(IER, enable_mask);
  1967. POSTING_READ(IER);
  1968. intel_opregion_enable_asle(dev);
  1969. return 0;
  1970. }
  1971. static void i915_hpd_irq_setup(struct drm_device *dev)
  1972. {
  1973. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1974. u32 hotplug_en;
  1975. if (I915_HAS_HOTPLUG(dev)) {
  1976. hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1977. if (dev_priv->hotplug_supported_mask & PORTB_HOTPLUG_INT_STATUS)
  1978. hotplug_en |= PORTB_HOTPLUG_INT_EN;
  1979. if (dev_priv->hotplug_supported_mask & PORTC_HOTPLUG_INT_STATUS)
  1980. hotplug_en |= PORTC_HOTPLUG_INT_EN;
  1981. if (dev_priv->hotplug_supported_mask & PORTD_HOTPLUG_INT_STATUS)
  1982. hotplug_en |= PORTD_HOTPLUG_INT_EN;
  1983. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
  1984. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1985. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
  1986. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1987. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1988. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1989. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1990. }
  1991. /* Ignore TV since it's buggy */
  1992. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1993. }
  1994. }
  1995. static irqreturn_t i915_irq_handler(int irq, void *arg)
  1996. {
  1997. struct drm_device *dev = (struct drm_device *) arg;
  1998. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1999. u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
  2000. unsigned long irqflags;
  2001. u32 flip_mask =
  2002. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2003. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2004. u32 flip[2] = {
  2005. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
  2006. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
  2007. };
  2008. int pipe, ret = IRQ_NONE;
  2009. atomic_inc(&dev_priv->irq_received);
  2010. iir = I915_READ(IIR);
  2011. do {
  2012. bool irq_received = (iir & ~flip_mask) != 0;
  2013. bool blc_event = false;
  2014. /* Can't rely on pipestat interrupt bit in iir as it might
  2015. * have been cleared after the pipestat interrupt was received.
  2016. * It doesn't set the bit in iir again, but it still produces
  2017. * interrupts (for non-MSI).
  2018. */
  2019. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2020. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2021. i915_handle_error(dev, false);
  2022. for_each_pipe(pipe) {
  2023. int reg = PIPESTAT(pipe);
  2024. pipe_stats[pipe] = I915_READ(reg);
  2025. /* Clear the PIPE*STAT regs before the IIR */
  2026. if (pipe_stats[pipe] & 0x8000ffff) {
  2027. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2028. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2029. pipe_name(pipe));
  2030. I915_WRITE(reg, pipe_stats[pipe]);
  2031. irq_received = true;
  2032. }
  2033. }
  2034. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2035. if (!irq_received)
  2036. break;
  2037. /* Consume port. Then clear IIR or we'll miss events */
  2038. if ((I915_HAS_HOTPLUG(dev)) &&
  2039. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  2040. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2041. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2042. hotplug_status);
  2043. if (hotplug_status & dev_priv->hotplug_supported_mask)
  2044. queue_work(dev_priv->wq,
  2045. &dev_priv->hotplug_work);
  2046. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2047. POSTING_READ(PORT_HOTPLUG_STAT);
  2048. }
  2049. I915_WRITE(IIR, iir & ~flip_mask);
  2050. new_iir = I915_READ(IIR); /* Flush posted writes */
  2051. if (iir & I915_USER_INTERRUPT)
  2052. notify_ring(dev, &dev_priv->ring[RCS]);
  2053. for_each_pipe(pipe) {
  2054. int plane = pipe;
  2055. if (IS_MOBILE(dev))
  2056. plane = !plane;
  2057. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2058. drm_handle_vblank(dev, pipe)) {
  2059. if (iir & flip[plane]) {
  2060. intel_prepare_page_flip(dev, plane);
  2061. intel_finish_page_flip(dev, pipe);
  2062. flip_mask &= ~flip[plane];
  2063. }
  2064. }
  2065. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2066. blc_event = true;
  2067. }
  2068. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2069. intel_opregion_asle_intr(dev);
  2070. /* With MSI, interrupts are only generated when iir
  2071. * transitions from zero to nonzero. If another bit got
  2072. * set while we were handling the existing iir bits, then
  2073. * we would never get another interrupt.
  2074. *
  2075. * This is fine on non-MSI as well, as if we hit this path
  2076. * we avoid exiting the interrupt handler only to generate
  2077. * another one.
  2078. *
  2079. * Note that for MSI this could cause a stray interrupt report
  2080. * if an interrupt landed in the time between writing IIR and
  2081. * the posting read. This should be rare enough to never
  2082. * trigger the 99% of 100,000 interrupts test for disabling
  2083. * stray interrupts.
  2084. */
  2085. ret = IRQ_HANDLED;
  2086. iir = new_iir;
  2087. } while (iir & ~flip_mask);
  2088. i915_update_dri1_breadcrumb(dev);
  2089. return ret;
  2090. }
  2091. static void i915_irq_uninstall(struct drm_device * dev)
  2092. {
  2093. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2094. int pipe;
  2095. if (I915_HAS_HOTPLUG(dev)) {
  2096. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2097. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2098. }
  2099. I915_WRITE16(HWSTAM, 0xffff);
  2100. for_each_pipe(pipe) {
  2101. /* Clear enable bits; then clear status bits */
  2102. I915_WRITE(PIPESTAT(pipe), 0);
  2103. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  2104. }
  2105. I915_WRITE(IMR, 0xffffffff);
  2106. I915_WRITE(IER, 0x0);
  2107. I915_WRITE(IIR, I915_READ(IIR));
  2108. }
  2109. static void i965_irq_preinstall(struct drm_device * dev)
  2110. {
  2111. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2112. int pipe;
  2113. atomic_set(&dev_priv->irq_received, 0);
  2114. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2115. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2116. I915_WRITE(HWSTAM, 0xeffe);
  2117. for_each_pipe(pipe)
  2118. I915_WRITE(PIPESTAT(pipe), 0);
  2119. I915_WRITE(IMR, 0xffffffff);
  2120. I915_WRITE(IER, 0x0);
  2121. POSTING_READ(IER);
  2122. }
  2123. static int i965_irq_postinstall(struct drm_device *dev)
  2124. {
  2125. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2126. u32 enable_mask;
  2127. u32 error_mask;
  2128. /* Unmask the interrupts that we always want on. */
  2129. dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
  2130. I915_DISPLAY_PORT_INTERRUPT |
  2131. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2132. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2133. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2134. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2135. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2136. enable_mask = ~dev_priv->irq_mask;
  2137. enable_mask |= I915_USER_INTERRUPT;
  2138. if (IS_G4X(dev))
  2139. enable_mask |= I915_BSD_USER_INTERRUPT;
  2140. dev_priv->pipestat[0] = 0;
  2141. dev_priv->pipestat[1] = 0;
  2142. i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
  2143. /*
  2144. * Enable some error detection, note the instruction error mask
  2145. * bit is reserved, so we leave it masked.
  2146. */
  2147. if (IS_G4X(dev)) {
  2148. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  2149. GM45_ERROR_MEM_PRIV |
  2150. GM45_ERROR_CP_PRIV |
  2151. I915_ERROR_MEMORY_REFRESH);
  2152. } else {
  2153. error_mask = ~(I915_ERROR_PAGE_TABLE |
  2154. I915_ERROR_MEMORY_REFRESH);
  2155. }
  2156. I915_WRITE(EMR, error_mask);
  2157. I915_WRITE(IMR, dev_priv->irq_mask);
  2158. I915_WRITE(IER, enable_mask);
  2159. POSTING_READ(IER);
  2160. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2161. POSTING_READ(PORT_HOTPLUG_EN);
  2162. intel_opregion_enable_asle(dev);
  2163. return 0;
  2164. }
  2165. static void i965_hpd_irq_setup(struct drm_device *dev)
  2166. {
  2167. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2168. u32 hotplug_en;
  2169. /* Note HDMI and DP share hotplug bits */
  2170. hotplug_en = 0;
  2171. if (dev_priv->hotplug_supported_mask & PORTB_HOTPLUG_INT_STATUS)
  2172. hotplug_en |= PORTB_HOTPLUG_INT_EN;
  2173. if (dev_priv->hotplug_supported_mask & PORTC_HOTPLUG_INT_STATUS)
  2174. hotplug_en |= PORTC_HOTPLUG_INT_EN;
  2175. if (dev_priv->hotplug_supported_mask & PORTD_HOTPLUG_INT_STATUS)
  2176. hotplug_en |= PORTD_HOTPLUG_INT_EN;
  2177. if (IS_G4X(dev)) {
  2178. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
  2179. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  2180. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
  2181. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  2182. } else {
  2183. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
  2184. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  2185. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
  2186. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  2187. }
  2188. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  2189. hotplug_en |= CRT_HOTPLUG_INT_EN;
  2190. /* Programming the CRT detection parameters tends
  2191. to generate a spurious hotplug event about three
  2192. seconds later. So just do it once.
  2193. */
  2194. if (IS_G4X(dev))
  2195. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  2196. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  2197. }
  2198. /* Ignore TV since it's buggy */
  2199. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  2200. }
  2201. static irqreturn_t i965_irq_handler(int irq, void *arg)
  2202. {
  2203. struct drm_device *dev = (struct drm_device *) arg;
  2204. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2205. u32 iir, new_iir;
  2206. u32 pipe_stats[I915_MAX_PIPES];
  2207. unsigned long irqflags;
  2208. int irq_received;
  2209. int ret = IRQ_NONE, pipe;
  2210. atomic_inc(&dev_priv->irq_received);
  2211. iir = I915_READ(IIR);
  2212. for (;;) {
  2213. bool blc_event = false;
  2214. irq_received = iir != 0;
  2215. /* Can't rely on pipestat interrupt bit in iir as it might
  2216. * have been cleared after the pipestat interrupt was received.
  2217. * It doesn't set the bit in iir again, but it still produces
  2218. * interrupts (for non-MSI).
  2219. */
  2220. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2221. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2222. i915_handle_error(dev, false);
  2223. for_each_pipe(pipe) {
  2224. int reg = PIPESTAT(pipe);
  2225. pipe_stats[pipe] = I915_READ(reg);
  2226. /*
  2227. * Clear the PIPE*STAT regs before the IIR
  2228. */
  2229. if (pipe_stats[pipe] & 0x8000ffff) {
  2230. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2231. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2232. pipe_name(pipe));
  2233. I915_WRITE(reg, pipe_stats[pipe]);
  2234. irq_received = 1;
  2235. }
  2236. }
  2237. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2238. if (!irq_received)
  2239. break;
  2240. ret = IRQ_HANDLED;
  2241. /* Consume port. Then clear IIR or we'll miss events */
  2242. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  2243. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2244. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2245. hotplug_status);
  2246. if (hotplug_status & dev_priv->hotplug_supported_mask)
  2247. queue_work(dev_priv->wq,
  2248. &dev_priv->hotplug_work);
  2249. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2250. I915_READ(PORT_HOTPLUG_STAT);
  2251. }
  2252. I915_WRITE(IIR, iir);
  2253. new_iir = I915_READ(IIR); /* Flush posted writes */
  2254. if (iir & I915_USER_INTERRUPT)
  2255. notify_ring(dev, &dev_priv->ring[RCS]);
  2256. if (iir & I915_BSD_USER_INTERRUPT)
  2257. notify_ring(dev, &dev_priv->ring[VCS]);
  2258. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
  2259. intel_prepare_page_flip(dev, 0);
  2260. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
  2261. intel_prepare_page_flip(dev, 1);
  2262. for_each_pipe(pipe) {
  2263. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
  2264. drm_handle_vblank(dev, pipe)) {
  2265. i915_pageflip_stall_check(dev, pipe);
  2266. intel_finish_page_flip(dev, pipe);
  2267. }
  2268. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2269. blc_event = true;
  2270. }
  2271. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2272. intel_opregion_asle_intr(dev);
  2273. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  2274. gmbus_irq_handler(dev);
  2275. /* With MSI, interrupts are only generated when iir
  2276. * transitions from zero to nonzero. If another bit got
  2277. * set while we were handling the existing iir bits, then
  2278. * we would never get another interrupt.
  2279. *
  2280. * This is fine on non-MSI as well, as if we hit this path
  2281. * we avoid exiting the interrupt handler only to generate
  2282. * another one.
  2283. *
  2284. * Note that for MSI this could cause a stray interrupt report
  2285. * if an interrupt landed in the time between writing IIR and
  2286. * the posting read. This should be rare enough to never
  2287. * trigger the 99% of 100,000 interrupts test for disabling
  2288. * stray interrupts.
  2289. */
  2290. iir = new_iir;
  2291. }
  2292. i915_update_dri1_breadcrumb(dev);
  2293. return ret;
  2294. }
  2295. static void i965_irq_uninstall(struct drm_device * dev)
  2296. {
  2297. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2298. int pipe;
  2299. if (!dev_priv)
  2300. return;
  2301. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2302. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2303. I915_WRITE(HWSTAM, 0xffffffff);
  2304. for_each_pipe(pipe)
  2305. I915_WRITE(PIPESTAT(pipe), 0);
  2306. I915_WRITE(IMR, 0xffffffff);
  2307. I915_WRITE(IER, 0x0);
  2308. for_each_pipe(pipe)
  2309. I915_WRITE(PIPESTAT(pipe),
  2310. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  2311. I915_WRITE(IIR, I915_READ(IIR));
  2312. }
  2313. void intel_irq_init(struct drm_device *dev)
  2314. {
  2315. struct drm_i915_private *dev_priv = dev->dev_private;
  2316. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  2317. INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
  2318. INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
  2319. INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
  2320. setup_timer(&dev_priv->gpu_error.hangcheck_timer,
  2321. i915_hangcheck_elapsed,
  2322. (unsigned long) dev);
  2323. pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
  2324. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  2325. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  2326. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  2327. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  2328. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  2329. }
  2330. if (drm_core_check_feature(dev, DRIVER_MODESET))
  2331. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  2332. else
  2333. dev->driver->get_vblank_timestamp = NULL;
  2334. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  2335. if (IS_VALLEYVIEW(dev)) {
  2336. dev->driver->irq_handler = valleyview_irq_handler;
  2337. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  2338. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  2339. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  2340. dev->driver->enable_vblank = valleyview_enable_vblank;
  2341. dev->driver->disable_vblank = valleyview_disable_vblank;
  2342. dev_priv->display.hpd_irq_setup = valleyview_hpd_irq_setup;
  2343. } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
  2344. /* Share pre & uninstall handlers with ILK/SNB */
  2345. dev->driver->irq_handler = ivybridge_irq_handler;
  2346. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2347. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2348. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2349. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2350. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2351. } else if (HAS_PCH_SPLIT(dev)) {
  2352. dev->driver->irq_handler = ironlake_irq_handler;
  2353. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2354. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  2355. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2356. dev->driver->enable_vblank = ironlake_enable_vblank;
  2357. dev->driver->disable_vblank = ironlake_disable_vblank;
  2358. } else {
  2359. if (INTEL_INFO(dev)->gen == 2) {
  2360. dev->driver->irq_preinstall = i8xx_irq_preinstall;
  2361. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  2362. dev->driver->irq_handler = i8xx_irq_handler;
  2363. dev->driver->irq_uninstall = i8xx_irq_uninstall;
  2364. } else if (INTEL_INFO(dev)->gen == 3) {
  2365. dev->driver->irq_preinstall = i915_irq_preinstall;
  2366. dev->driver->irq_postinstall = i915_irq_postinstall;
  2367. dev->driver->irq_uninstall = i915_irq_uninstall;
  2368. dev->driver->irq_handler = i915_irq_handler;
  2369. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  2370. } else {
  2371. dev->driver->irq_preinstall = i965_irq_preinstall;
  2372. dev->driver->irq_postinstall = i965_irq_postinstall;
  2373. dev->driver->irq_uninstall = i965_irq_uninstall;
  2374. dev->driver->irq_handler = i965_irq_handler;
  2375. dev_priv->display.hpd_irq_setup = i965_hpd_irq_setup;
  2376. }
  2377. dev->driver->enable_vblank = i915_enable_vblank;
  2378. dev->driver->disable_vblank = i915_disable_vblank;
  2379. }
  2380. }
  2381. void intel_hpd_init(struct drm_device *dev)
  2382. {
  2383. struct drm_i915_private *dev_priv = dev->dev_private;
  2384. if (dev_priv->display.hpd_irq_setup)
  2385. dev_priv->display.hpd_irq_setup(dev);
  2386. }