i915_gem_gtt.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849
  1. /*
  2. * Copyright © 2010 Daniel Vetter
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <drm/drmP.h>
  25. #include <drm/i915_drm.h>
  26. #include "i915_drv.h"
  27. #include "i915_trace.h"
  28. #include "intel_drv.h"
  29. typedef uint32_t gtt_pte_t;
  30. /* PPGTT stuff */
  31. #define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
  32. #define GEN6_PDE_VALID (1 << 0)
  33. /* gen6+ has bit 11-4 for physical addr bit 39-32 */
  34. #define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  35. #define GEN6_PTE_VALID (1 << 0)
  36. #define GEN6_PTE_UNCACHED (1 << 1)
  37. #define HSW_PTE_UNCACHED (0)
  38. #define GEN6_PTE_CACHE_LLC (2 << 1)
  39. #define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
  40. #define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  41. static inline gtt_pte_t gen6_pte_encode(struct drm_device *dev,
  42. dma_addr_t addr,
  43. enum i915_cache_level level)
  44. {
  45. gtt_pte_t pte = GEN6_PTE_VALID;
  46. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  47. switch (level) {
  48. case I915_CACHE_LLC_MLC:
  49. /* Haswell doesn't set L3 this way */
  50. if (IS_HASWELL(dev))
  51. pte |= GEN6_PTE_CACHE_LLC;
  52. else
  53. pte |= GEN6_PTE_CACHE_LLC_MLC;
  54. break;
  55. case I915_CACHE_LLC:
  56. pte |= GEN6_PTE_CACHE_LLC;
  57. break;
  58. case I915_CACHE_NONE:
  59. if (IS_HASWELL(dev))
  60. pte |= HSW_PTE_UNCACHED;
  61. else
  62. pte |= GEN6_PTE_UNCACHED;
  63. break;
  64. default:
  65. BUG();
  66. }
  67. return pte;
  68. }
  69. /* PPGTT support for Sandybdrige/Gen6 and later */
  70. static void gen6_ppgtt_clear_range(struct i915_hw_ppgtt *ppgtt,
  71. unsigned first_entry,
  72. unsigned num_entries)
  73. {
  74. gtt_pte_t *pt_vaddr;
  75. gtt_pte_t scratch_pte;
  76. unsigned act_pd = first_entry / I915_PPGTT_PT_ENTRIES;
  77. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  78. unsigned last_pte, i;
  79. scratch_pte = gen6_pte_encode(ppgtt->dev,
  80. ppgtt->scratch_page_dma_addr,
  81. I915_CACHE_LLC);
  82. while (num_entries) {
  83. last_pte = first_pte + num_entries;
  84. if (last_pte > I915_PPGTT_PT_ENTRIES)
  85. last_pte = I915_PPGTT_PT_ENTRIES;
  86. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pd]);
  87. for (i = first_pte; i < last_pte; i++)
  88. pt_vaddr[i] = scratch_pte;
  89. kunmap_atomic(pt_vaddr);
  90. num_entries -= last_pte - first_pte;
  91. first_pte = 0;
  92. act_pd++;
  93. }
  94. }
  95. static void gen6_ppgtt_insert_entries(struct i915_hw_ppgtt *ppgtt,
  96. struct sg_table *pages,
  97. unsigned first_entry,
  98. enum i915_cache_level cache_level)
  99. {
  100. gtt_pte_t *pt_vaddr;
  101. unsigned act_pd = first_entry / I915_PPGTT_PT_ENTRIES;
  102. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  103. unsigned i, j, m, segment_len;
  104. dma_addr_t page_addr;
  105. struct scatterlist *sg;
  106. /* init sg walking */
  107. sg = pages->sgl;
  108. i = 0;
  109. segment_len = sg_dma_len(sg) >> PAGE_SHIFT;
  110. m = 0;
  111. while (i < pages->nents) {
  112. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pd]);
  113. for (j = first_pte; j < I915_PPGTT_PT_ENTRIES; j++) {
  114. page_addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  115. pt_vaddr[j] = gen6_pte_encode(ppgtt->dev, page_addr,
  116. cache_level);
  117. /* grab the next page */
  118. if (++m == segment_len) {
  119. if (++i == pages->nents)
  120. break;
  121. sg = sg_next(sg);
  122. segment_len = sg_dma_len(sg) >> PAGE_SHIFT;
  123. m = 0;
  124. }
  125. }
  126. kunmap_atomic(pt_vaddr);
  127. first_pte = 0;
  128. act_pd++;
  129. }
  130. }
  131. static void gen6_ppgtt_cleanup(struct i915_hw_ppgtt *ppgtt)
  132. {
  133. int i;
  134. if (ppgtt->pt_dma_addr) {
  135. for (i = 0; i < ppgtt->num_pd_entries; i++)
  136. pci_unmap_page(ppgtt->dev->pdev,
  137. ppgtt->pt_dma_addr[i],
  138. 4096, PCI_DMA_BIDIRECTIONAL);
  139. }
  140. kfree(ppgtt->pt_dma_addr);
  141. for (i = 0; i < ppgtt->num_pd_entries; i++)
  142. __free_page(ppgtt->pt_pages[i]);
  143. kfree(ppgtt->pt_pages);
  144. kfree(ppgtt);
  145. }
  146. static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
  147. {
  148. struct drm_device *dev = ppgtt->dev;
  149. struct drm_i915_private *dev_priv = dev->dev_private;
  150. unsigned first_pd_entry_in_global_pt;
  151. int i;
  152. int ret = -ENOMEM;
  153. /* ppgtt PDEs reside in the global gtt pagetable, which has 512*1024
  154. * entries. For aliasing ppgtt support we just steal them at the end for
  155. * now. */
  156. first_pd_entry_in_global_pt =
  157. gtt_total_entries(dev_priv->gtt) - I915_PPGTT_PD_ENTRIES;
  158. ppgtt->num_pd_entries = I915_PPGTT_PD_ENTRIES;
  159. ppgtt->clear_range = gen6_ppgtt_clear_range;
  160. ppgtt->insert_entries = gen6_ppgtt_insert_entries;
  161. ppgtt->cleanup = gen6_ppgtt_cleanup;
  162. ppgtt->pt_pages = kzalloc(sizeof(struct page *)*ppgtt->num_pd_entries,
  163. GFP_KERNEL);
  164. if (!ppgtt->pt_pages)
  165. return -ENOMEM;
  166. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  167. ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
  168. if (!ppgtt->pt_pages[i])
  169. goto err_pt_alloc;
  170. }
  171. ppgtt->pt_dma_addr = kzalloc(sizeof(dma_addr_t) *ppgtt->num_pd_entries,
  172. GFP_KERNEL);
  173. if (!ppgtt->pt_dma_addr)
  174. goto err_pt_alloc;
  175. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  176. dma_addr_t pt_addr;
  177. pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
  178. PCI_DMA_BIDIRECTIONAL);
  179. if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
  180. ret = -EIO;
  181. goto err_pd_pin;
  182. }
  183. ppgtt->pt_dma_addr[i] = pt_addr;
  184. }
  185. ppgtt->scratch_page_dma_addr = dev_priv->gtt.scratch_page_dma;
  186. ppgtt->clear_range(ppgtt, 0,
  187. ppgtt->num_pd_entries*I915_PPGTT_PT_ENTRIES);
  188. ppgtt->pd_offset = (first_pd_entry_in_global_pt)*sizeof(gtt_pte_t);
  189. return 0;
  190. err_pd_pin:
  191. if (ppgtt->pt_dma_addr) {
  192. for (i--; i >= 0; i--)
  193. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  194. 4096, PCI_DMA_BIDIRECTIONAL);
  195. }
  196. err_pt_alloc:
  197. kfree(ppgtt->pt_dma_addr);
  198. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  199. if (ppgtt->pt_pages[i])
  200. __free_page(ppgtt->pt_pages[i]);
  201. }
  202. kfree(ppgtt->pt_pages);
  203. return ret;
  204. }
  205. static int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
  206. {
  207. struct drm_i915_private *dev_priv = dev->dev_private;
  208. struct i915_hw_ppgtt *ppgtt;
  209. int ret;
  210. ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
  211. if (!ppgtt)
  212. return -ENOMEM;
  213. ppgtt->dev = dev;
  214. ret = gen6_ppgtt_init(ppgtt);
  215. if (ret)
  216. kfree(ppgtt);
  217. else
  218. dev_priv->mm.aliasing_ppgtt = ppgtt;
  219. return ret;
  220. }
  221. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
  222. {
  223. struct drm_i915_private *dev_priv = dev->dev_private;
  224. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  225. if (!ppgtt)
  226. return;
  227. ppgtt->cleanup(ppgtt);
  228. }
  229. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  230. struct drm_i915_gem_object *obj,
  231. enum i915_cache_level cache_level)
  232. {
  233. ppgtt->insert_entries(ppgtt, obj->pages,
  234. obj->gtt_space->start >> PAGE_SHIFT,
  235. cache_level);
  236. }
  237. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  238. struct drm_i915_gem_object *obj)
  239. {
  240. ppgtt->clear_range(ppgtt,
  241. obj->gtt_space->start >> PAGE_SHIFT,
  242. obj->base.size >> PAGE_SHIFT);
  243. }
  244. void i915_gem_init_ppgtt(struct drm_device *dev)
  245. {
  246. drm_i915_private_t *dev_priv = dev->dev_private;
  247. uint32_t pd_offset;
  248. struct intel_ring_buffer *ring;
  249. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  250. gtt_pte_t __iomem *pd_addr;
  251. uint32_t pd_entry;
  252. int i;
  253. if (!dev_priv->mm.aliasing_ppgtt)
  254. return;
  255. pd_addr = (gtt_pte_t __iomem*)dev_priv->gtt.gsm + ppgtt->pd_offset/sizeof(gtt_pte_t);
  256. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  257. dma_addr_t pt_addr;
  258. pt_addr = ppgtt->pt_dma_addr[i];
  259. pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
  260. pd_entry |= GEN6_PDE_VALID;
  261. writel(pd_entry, pd_addr + i);
  262. }
  263. readl(pd_addr);
  264. pd_offset = ppgtt->pd_offset;
  265. pd_offset /= 64; /* in cachelines, */
  266. pd_offset <<= 16;
  267. if (INTEL_INFO(dev)->gen == 6) {
  268. uint32_t ecochk, gab_ctl, ecobits;
  269. ecobits = I915_READ(GAC_ECO_BITS);
  270. I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
  271. gab_ctl = I915_READ(GAB_CTL);
  272. I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
  273. ecochk = I915_READ(GAM_ECOCHK);
  274. I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
  275. ECOCHK_PPGTT_CACHE64B);
  276. I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  277. } else if (INTEL_INFO(dev)->gen >= 7) {
  278. I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
  279. /* GFX_MODE is per-ring on gen7+ */
  280. }
  281. for_each_ring(ring, dev_priv, i) {
  282. if (INTEL_INFO(dev)->gen >= 7)
  283. I915_WRITE(RING_MODE_GEN7(ring),
  284. _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  285. I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
  286. I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
  287. }
  288. }
  289. extern int intel_iommu_gfx_mapped;
  290. /* Certain Gen5 chipsets require require idling the GPU before
  291. * unmapping anything from the GTT when VT-d is enabled.
  292. */
  293. static inline bool needs_idle_maps(struct drm_device *dev)
  294. {
  295. #ifdef CONFIG_INTEL_IOMMU
  296. /* Query intel_iommu to see if we need the workaround. Presumably that
  297. * was loaded first.
  298. */
  299. if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
  300. return true;
  301. #endif
  302. return false;
  303. }
  304. static bool do_idling(struct drm_i915_private *dev_priv)
  305. {
  306. bool ret = dev_priv->mm.interruptible;
  307. if (unlikely(dev_priv->gtt.do_idle_maps)) {
  308. dev_priv->mm.interruptible = false;
  309. if (i915_gpu_idle(dev_priv->dev)) {
  310. DRM_ERROR("Couldn't idle GPU\n");
  311. /* Wait a bit, in hopes it avoids the hang */
  312. udelay(10);
  313. }
  314. }
  315. return ret;
  316. }
  317. static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
  318. {
  319. if (unlikely(dev_priv->gtt.do_idle_maps))
  320. dev_priv->mm.interruptible = interruptible;
  321. }
  322. void i915_gem_restore_gtt_mappings(struct drm_device *dev)
  323. {
  324. struct drm_i915_private *dev_priv = dev->dev_private;
  325. struct drm_i915_gem_object *obj;
  326. /* First fill our portion of the GTT with scratch pages */
  327. dev_priv->gtt.gtt_clear_range(dev, dev_priv->gtt.start / PAGE_SIZE,
  328. dev_priv->gtt.total / PAGE_SIZE);
  329. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  330. i915_gem_clflush_object(obj);
  331. i915_gem_gtt_bind_object(obj, obj->cache_level);
  332. }
  333. i915_gem_chipset_flush(dev);
  334. }
  335. int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
  336. {
  337. if (obj->has_dma_mapping)
  338. return 0;
  339. if (!dma_map_sg(&obj->base.dev->pdev->dev,
  340. obj->pages->sgl, obj->pages->nents,
  341. PCI_DMA_BIDIRECTIONAL))
  342. return -ENOSPC;
  343. return 0;
  344. }
  345. /*
  346. * Binds an object into the global gtt with the specified cache level. The object
  347. * will be accessible to the GPU via commands whose operands reference offsets
  348. * within the global GTT as well as accessible by the GPU through the GMADR
  349. * mapped BAR (dev_priv->mm.gtt->gtt).
  350. */
  351. static void gen6_ggtt_insert_entries(struct drm_device *dev,
  352. struct sg_table *st,
  353. unsigned int first_entry,
  354. enum i915_cache_level level)
  355. {
  356. struct drm_i915_private *dev_priv = dev->dev_private;
  357. struct scatterlist *sg = st->sgl;
  358. gtt_pte_t __iomem *gtt_entries =
  359. (gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
  360. int unused, i = 0;
  361. unsigned int len, m = 0;
  362. dma_addr_t addr;
  363. for_each_sg(st->sgl, sg, st->nents, unused) {
  364. len = sg_dma_len(sg) >> PAGE_SHIFT;
  365. for (m = 0; m < len; m++) {
  366. addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  367. iowrite32(gen6_pte_encode(dev, addr, level),
  368. &gtt_entries[i]);
  369. i++;
  370. }
  371. }
  372. /* XXX: This serves as a posting read to make sure that the PTE has
  373. * actually been updated. There is some concern that even though
  374. * registers and PTEs are within the same BAR that they are potentially
  375. * of NUMA access patterns. Therefore, even with the way we assume
  376. * hardware should work, we must keep this posting read for paranoia.
  377. */
  378. if (i != 0)
  379. WARN_ON(readl(&gtt_entries[i-1])
  380. != gen6_pte_encode(dev, addr, level));
  381. /* This next bit makes the above posting read even more important. We
  382. * want to flush the TLBs only after we're certain all the PTE updates
  383. * have finished.
  384. */
  385. I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
  386. POSTING_READ(GFX_FLSH_CNTL_GEN6);
  387. }
  388. static void gen6_ggtt_clear_range(struct drm_device *dev,
  389. unsigned int first_entry,
  390. unsigned int num_entries)
  391. {
  392. struct drm_i915_private *dev_priv = dev->dev_private;
  393. gtt_pte_t scratch_pte;
  394. gtt_pte_t __iomem *gtt_base = (gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
  395. const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
  396. int i;
  397. if (WARN(num_entries > max_entries,
  398. "First entry = %d; Num entries = %d (max=%d)\n",
  399. first_entry, num_entries, max_entries))
  400. num_entries = max_entries;
  401. scratch_pte = gen6_pte_encode(dev, dev_priv->gtt.scratch_page_dma,
  402. I915_CACHE_LLC);
  403. for (i = 0; i < num_entries; i++)
  404. iowrite32(scratch_pte, &gtt_base[i]);
  405. readl(gtt_base);
  406. }
  407. static void i915_ggtt_insert_entries(struct drm_device *dev,
  408. struct sg_table *st,
  409. unsigned int pg_start,
  410. enum i915_cache_level cache_level)
  411. {
  412. unsigned int flags = (cache_level == I915_CACHE_NONE) ?
  413. AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
  414. intel_gtt_insert_sg_entries(st, pg_start, flags);
  415. }
  416. static void i915_ggtt_clear_range(struct drm_device *dev,
  417. unsigned int first_entry,
  418. unsigned int num_entries)
  419. {
  420. intel_gtt_clear_range(first_entry, num_entries);
  421. }
  422. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  423. enum i915_cache_level cache_level)
  424. {
  425. struct drm_device *dev = obj->base.dev;
  426. struct drm_i915_private *dev_priv = dev->dev_private;
  427. dev_priv->gtt.gtt_insert_entries(dev, obj->pages,
  428. obj->gtt_space->start >> PAGE_SHIFT,
  429. cache_level);
  430. obj->has_global_gtt_mapping = 1;
  431. }
  432. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj)
  433. {
  434. struct drm_device *dev = obj->base.dev;
  435. struct drm_i915_private *dev_priv = dev->dev_private;
  436. dev_priv->gtt.gtt_clear_range(obj->base.dev,
  437. obj->gtt_space->start >> PAGE_SHIFT,
  438. obj->base.size >> PAGE_SHIFT);
  439. obj->has_global_gtt_mapping = 0;
  440. }
  441. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
  442. {
  443. struct drm_device *dev = obj->base.dev;
  444. struct drm_i915_private *dev_priv = dev->dev_private;
  445. bool interruptible;
  446. interruptible = do_idling(dev_priv);
  447. if (!obj->has_dma_mapping)
  448. dma_unmap_sg(&dev->pdev->dev,
  449. obj->pages->sgl, obj->pages->nents,
  450. PCI_DMA_BIDIRECTIONAL);
  451. undo_idling(dev_priv, interruptible);
  452. }
  453. static void i915_gtt_color_adjust(struct drm_mm_node *node,
  454. unsigned long color,
  455. unsigned long *start,
  456. unsigned long *end)
  457. {
  458. if (node->color != color)
  459. *start += 4096;
  460. if (!list_empty(&node->node_list)) {
  461. node = list_entry(node->node_list.next,
  462. struct drm_mm_node,
  463. node_list);
  464. if (node->allocated && node->color != color)
  465. *end -= 4096;
  466. }
  467. }
  468. void i915_gem_setup_global_gtt(struct drm_device *dev,
  469. unsigned long start,
  470. unsigned long mappable_end,
  471. unsigned long end)
  472. {
  473. /* Let GEM Manage all of the aperture.
  474. *
  475. * However, leave one page at the end still bound to the scratch page.
  476. * There are a number of places where the hardware apparently prefetches
  477. * past the end of the object, and we've seen multiple hangs with the
  478. * GPU head pointer stuck in a batchbuffer bound at the last page of the
  479. * aperture. One page should be enough to keep any prefetching inside
  480. * of the aperture.
  481. */
  482. drm_i915_private_t *dev_priv = dev->dev_private;
  483. struct drm_mm_node *entry;
  484. struct drm_i915_gem_object *obj;
  485. unsigned long hole_start, hole_end;
  486. BUG_ON(mappable_end > end);
  487. /* Subtract the guard page ... */
  488. drm_mm_init(&dev_priv->mm.gtt_space, start, end - start - PAGE_SIZE);
  489. if (!HAS_LLC(dev))
  490. dev_priv->mm.gtt_space.color_adjust = i915_gtt_color_adjust;
  491. /* Mark any preallocated objects as occupied */
  492. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  493. DRM_DEBUG_KMS("reserving preallocated space: %x + %zx\n",
  494. obj->gtt_offset, obj->base.size);
  495. BUG_ON(obj->gtt_space != I915_GTT_RESERVED);
  496. obj->gtt_space = drm_mm_create_block(&dev_priv->mm.gtt_space,
  497. obj->gtt_offset,
  498. obj->base.size,
  499. false);
  500. obj->has_global_gtt_mapping = 1;
  501. }
  502. dev_priv->gtt.start = start;
  503. dev_priv->gtt.total = end - start;
  504. /* Clear any non-preallocated blocks */
  505. drm_mm_for_each_hole(entry, &dev_priv->mm.gtt_space,
  506. hole_start, hole_end) {
  507. DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
  508. hole_start, hole_end);
  509. dev_priv->gtt.gtt_clear_range(dev, hole_start / PAGE_SIZE,
  510. (hole_end-hole_start) / PAGE_SIZE);
  511. }
  512. /* And finally clear the reserved guard page */
  513. dev_priv->gtt.gtt_clear_range(dev, end / PAGE_SIZE - 1, 1);
  514. }
  515. static bool
  516. intel_enable_ppgtt(struct drm_device *dev)
  517. {
  518. if (i915_enable_ppgtt >= 0)
  519. return i915_enable_ppgtt;
  520. #ifdef CONFIG_INTEL_IOMMU
  521. /* Disable ppgtt on SNB if VT-d is on. */
  522. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  523. return false;
  524. #endif
  525. return true;
  526. }
  527. void i915_gem_init_global_gtt(struct drm_device *dev)
  528. {
  529. struct drm_i915_private *dev_priv = dev->dev_private;
  530. unsigned long gtt_size, mappable_size;
  531. gtt_size = dev_priv->gtt.total;
  532. mappable_size = dev_priv->gtt.mappable_end;
  533. if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
  534. int ret;
  535. /* PPGTT pdes are stolen from global gtt ptes, so shrink the
  536. * aperture accordingly when using aliasing ppgtt. */
  537. gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
  538. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  539. ret = i915_gem_init_aliasing_ppgtt(dev);
  540. if (!ret)
  541. return;
  542. DRM_ERROR("Aliased PPGTT setup failed %d\n", ret);
  543. drm_mm_takedown(&dev_priv->mm.gtt_space);
  544. gtt_size += I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
  545. }
  546. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  547. }
  548. static int setup_scratch_page(struct drm_device *dev)
  549. {
  550. struct drm_i915_private *dev_priv = dev->dev_private;
  551. struct page *page;
  552. dma_addr_t dma_addr;
  553. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  554. if (page == NULL)
  555. return -ENOMEM;
  556. get_page(page);
  557. set_pages_uc(page, 1);
  558. #ifdef CONFIG_INTEL_IOMMU
  559. dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
  560. PCI_DMA_BIDIRECTIONAL);
  561. if (pci_dma_mapping_error(dev->pdev, dma_addr))
  562. return -EINVAL;
  563. #else
  564. dma_addr = page_to_phys(page);
  565. #endif
  566. dev_priv->gtt.scratch_page = page;
  567. dev_priv->gtt.scratch_page_dma = dma_addr;
  568. return 0;
  569. }
  570. static void teardown_scratch_page(struct drm_device *dev)
  571. {
  572. struct drm_i915_private *dev_priv = dev->dev_private;
  573. set_pages_wb(dev_priv->gtt.scratch_page, 1);
  574. pci_unmap_page(dev->pdev, dev_priv->gtt.scratch_page_dma,
  575. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  576. put_page(dev_priv->gtt.scratch_page);
  577. __free_page(dev_priv->gtt.scratch_page);
  578. }
  579. static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
  580. {
  581. snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
  582. snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
  583. return snb_gmch_ctl << 20;
  584. }
  585. static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
  586. {
  587. snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
  588. snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
  589. return snb_gmch_ctl << 25; /* 32 MB units */
  590. }
  591. static inline size_t gen7_get_stolen_size(u16 snb_gmch_ctl)
  592. {
  593. static const int stolen_decoder[] = {
  594. 0, 0, 0, 0, 0, 32, 48, 64, 128, 256, 96, 160, 224, 352};
  595. snb_gmch_ctl >>= IVB_GMCH_GMS_SHIFT;
  596. snb_gmch_ctl &= IVB_GMCH_GMS_MASK;
  597. return stolen_decoder[snb_gmch_ctl] << 20;
  598. }
  599. static int gen6_gmch_probe(struct drm_device *dev,
  600. size_t *gtt_total,
  601. size_t *stolen,
  602. phys_addr_t *mappable_base,
  603. unsigned long *mappable_end)
  604. {
  605. struct drm_i915_private *dev_priv = dev->dev_private;
  606. phys_addr_t gtt_bus_addr;
  607. unsigned int gtt_size;
  608. u16 snb_gmch_ctl;
  609. int ret;
  610. *mappable_base = pci_resource_start(dev->pdev, 2);
  611. *mappable_end = pci_resource_len(dev->pdev, 2);
  612. /* 64/512MB is the current min/max we actually know of, but this is just
  613. * a coarse sanity check.
  614. */
  615. if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
  616. DRM_ERROR("Unknown GMADR size (%lx)\n",
  617. dev_priv->gtt.mappable_end);
  618. return -ENXIO;
  619. }
  620. if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
  621. pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
  622. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  623. gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
  624. if (IS_GEN7(dev))
  625. *stolen = gen7_get_stolen_size(snb_gmch_ctl);
  626. else
  627. *stolen = gen6_get_stolen_size(snb_gmch_ctl);
  628. *gtt_total = (gtt_size / sizeof(gtt_pte_t)) << PAGE_SHIFT;
  629. /* For GEN6+ the PTEs for the ggtt live at 2MB + BAR0 */
  630. gtt_bus_addr = pci_resource_start(dev->pdev, 0) + (2<<20);
  631. dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr, gtt_size);
  632. if (!dev_priv->gtt.gsm) {
  633. DRM_ERROR("Failed to map the gtt page table\n");
  634. return -ENOMEM;
  635. }
  636. ret = setup_scratch_page(dev);
  637. if (ret)
  638. DRM_ERROR("Scratch setup failed\n");
  639. dev_priv->gtt.gtt_clear_range = gen6_ggtt_clear_range;
  640. dev_priv->gtt.gtt_insert_entries = gen6_ggtt_insert_entries;
  641. return ret;
  642. }
  643. static void gen6_gmch_remove(struct drm_device *dev)
  644. {
  645. struct drm_i915_private *dev_priv = dev->dev_private;
  646. iounmap(dev_priv->gtt.gsm);
  647. teardown_scratch_page(dev_priv->dev);
  648. }
  649. static int i915_gmch_probe(struct drm_device *dev,
  650. size_t *gtt_total,
  651. size_t *stolen,
  652. phys_addr_t *mappable_base,
  653. unsigned long *mappable_end)
  654. {
  655. struct drm_i915_private *dev_priv = dev->dev_private;
  656. int ret;
  657. ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
  658. if (!ret) {
  659. DRM_ERROR("failed to set up gmch\n");
  660. return -EIO;
  661. }
  662. intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
  663. dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
  664. dev_priv->gtt.gtt_clear_range = i915_ggtt_clear_range;
  665. dev_priv->gtt.gtt_insert_entries = i915_ggtt_insert_entries;
  666. return 0;
  667. }
  668. static void i915_gmch_remove(struct drm_device *dev)
  669. {
  670. intel_gmch_remove();
  671. }
  672. int i915_gem_gtt_init(struct drm_device *dev)
  673. {
  674. struct drm_i915_private *dev_priv = dev->dev_private;
  675. struct i915_gtt *gtt = &dev_priv->gtt;
  676. unsigned long gtt_size;
  677. int ret;
  678. if (INTEL_INFO(dev)->gen <= 5) {
  679. dev_priv->gtt.gtt_probe = i915_gmch_probe;
  680. dev_priv->gtt.gtt_remove = i915_gmch_remove;
  681. } else {
  682. dev_priv->gtt.gtt_probe = gen6_gmch_probe;
  683. dev_priv->gtt.gtt_remove = gen6_gmch_remove;
  684. }
  685. ret = dev_priv->gtt.gtt_probe(dev, &dev_priv->gtt.total,
  686. &dev_priv->gtt.stolen_size,
  687. &gtt->mappable_base,
  688. &gtt->mappable_end);
  689. if (ret)
  690. return ret;
  691. gtt_size = (dev_priv->gtt.total >> PAGE_SHIFT) * sizeof(gtt_pte_t);
  692. /* GMADR is the PCI mmio aperture into the global GTT. */
  693. DRM_INFO("Memory usable by graphics device = %zdM\n",
  694. dev_priv->gtt.total >> 20);
  695. DRM_DEBUG_DRIVER("GMADR size = %ldM\n",
  696. dev_priv->gtt.mappable_end >> 20);
  697. DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n",
  698. dev_priv->gtt.stolen_size >> 20);
  699. return 0;
  700. }