i915_drv.c 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include <drm/drmP.h>
  31. #include <drm/i915_drm.h>
  32. #include "i915_drv.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include <drm/drm_crtc_helper.h>
  38. static int i915_modeset __read_mostly = -1;
  39. module_param_named(modeset, i915_modeset, int, 0400);
  40. MODULE_PARM_DESC(modeset,
  41. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  42. "1=on, -1=force vga console preference [default])");
  43. unsigned int i915_fbpercrtc __always_unused = 0;
  44. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  45. int i915_panel_ignore_lid __read_mostly = 1;
  46. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  47. MODULE_PARM_DESC(panel_ignore_lid,
  48. "Override lid status (0=autodetect, 1=autodetect disabled [default], "
  49. "-1=force lid closed, -2=force lid open)");
  50. unsigned int i915_powersave __read_mostly = 1;
  51. module_param_named(powersave, i915_powersave, int, 0600);
  52. MODULE_PARM_DESC(powersave,
  53. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  54. int i915_semaphores __read_mostly = -1;
  55. module_param_named(semaphores, i915_semaphores, int, 0600);
  56. MODULE_PARM_DESC(semaphores,
  57. "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
  58. int i915_enable_rc6 __read_mostly = -1;
  59. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
  60. MODULE_PARM_DESC(i915_enable_rc6,
  61. "Enable power-saving render C-state 6. "
  62. "Different stages can be selected via bitmask values "
  63. "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
  64. "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
  65. "default: -1 (use per-chip default)");
  66. int i915_enable_fbc __read_mostly = -1;
  67. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  68. MODULE_PARM_DESC(i915_enable_fbc,
  69. "Enable frame buffer compression for power savings "
  70. "(default: -1 (use per-chip default))");
  71. unsigned int i915_lvds_downclock __read_mostly = 0;
  72. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  73. MODULE_PARM_DESC(lvds_downclock,
  74. "Use panel (LVDS/eDP) downclocking for power savings "
  75. "(default: false)");
  76. int i915_lvds_channel_mode __read_mostly;
  77. module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
  78. MODULE_PARM_DESC(lvds_channel_mode,
  79. "Specify LVDS channel mode "
  80. "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
  81. int i915_panel_use_ssc __read_mostly = -1;
  82. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  83. MODULE_PARM_DESC(lvds_use_ssc,
  84. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  85. "(default: auto from VBT)");
  86. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  87. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  88. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  89. "Override/Ignore selection of SDVO panel mode in the VBT "
  90. "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
  91. static bool i915_try_reset __read_mostly = true;
  92. module_param_named(reset, i915_try_reset, bool, 0600);
  93. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  94. bool i915_enable_hangcheck __read_mostly = true;
  95. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  96. MODULE_PARM_DESC(enable_hangcheck,
  97. "Periodically check GPU activity for detecting hangs. "
  98. "WARNING: Disabling this can cause system wide hangs. "
  99. "(default: true)");
  100. int i915_enable_ppgtt __read_mostly = -1;
  101. module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
  102. MODULE_PARM_DESC(i915_enable_ppgtt,
  103. "Enable PPGTT (default: true)");
  104. unsigned int i915_preliminary_hw_support __read_mostly = 0;
  105. module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
  106. MODULE_PARM_DESC(preliminary_hw_support,
  107. "Enable preliminary hardware support. "
  108. "Enable Haswell and ValleyView Support. "
  109. "(default: false)");
  110. int i915_disable_power_well __read_mostly = 0;
  111. module_param_named(disable_power_well, i915_disable_power_well, int, 0600);
  112. MODULE_PARM_DESC(disable_power_well,
  113. "Disable the power well when possible (default: false)");
  114. static struct drm_driver driver;
  115. extern int intel_agp_enabled;
  116. #define INTEL_VGA_DEVICE(id, info) { \
  117. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  118. .class_mask = 0xff0000, \
  119. .vendor = 0x8086, \
  120. .device = id, \
  121. .subvendor = PCI_ANY_ID, \
  122. .subdevice = PCI_ANY_ID, \
  123. .driver_data = (unsigned long) info }
  124. static const struct intel_device_info intel_i830_info = {
  125. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
  126. .has_overlay = 1, .overlay_needs_physical = 1,
  127. };
  128. static const struct intel_device_info intel_845g_info = {
  129. .gen = 2,
  130. .has_overlay = 1, .overlay_needs_physical = 1,
  131. };
  132. static const struct intel_device_info intel_i85x_info = {
  133. .gen = 2, .is_i85x = 1, .is_mobile = 1,
  134. .cursor_needs_physical = 1,
  135. .has_overlay = 1, .overlay_needs_physical = 1,
  136. };
  137. static const struct intel_device_info intel_i865g_info = {
  138. .gen = 2,
  139. .has_overlay = 1, .overlay_needs_physical = 1,
  140. };
  141. static const struct intel_device_info intel_i915g_info = {
  142. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
  143. .has_overlay = 1, .overlay_needs_physical = 1,
  144. };
  145. static const struct intel_device_info intel_i915gm_info = {
  146. .gen = 3, .is_mobile = 1,
  147. .cursor_needs_physical = 1,
  148. .has_overlay = 1, .overlay_needs_physical = 1,
  149. .supports_tv = 1,
  150. };
  151. static const struct intel_device_info intel_i945g_info = {
  152. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
  153. .has_overlay = 1, .overlay_needs_physical = 1,
  154. };
  155. static const struct intel_device_info intel_i945gm_info = {
  156. .gen = 3, .is_i945gm = 1, .is_mobile = 1,
  157. .has_hotplug = 1, .cursor_needs_physical = 1,
  158. .has_overlay = 1, .overlay_needs_physical = 1,
  159. .supports_tv = 1,
  160. };
  161. static const struct intel_device_info intel_i965g_info = {
  162. .gen = 4, .is_broadwater = 1,
  163. .has_hotplug = 1,
  164. .has_overlay = 1,
  165. };
  166. static const struct intel_device_info intel_i965gm_info = {
  167. .gen = 4, .is_crestline = 1,
  168. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  169. .has_overlay = 1,
  170. .supports_tv = 1,
  171. };
  172. static const struct intel_device_info intel_g33_info = {
  173. .gen = 3, .is_g33 = 1,
  174. .need_gfx_hws = 1, .has_hotplug = 1,
  175. .has_overlay = 1,
  176. };
  177. static const struct intel_device_info intel_g45_info = {
  178. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
  179. .has_pipe_cxsr = 1, .has_hotplug = 1,
  180. .has_bsd_ring = 1,
  181. };
  182. static const struct intel_device_info intel_gm45_info = {
  183. .gen = 4, .is_g4x = 1,
  184. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  185. .has_pipe_cxsr = 1, .has_hotplug = 1,
  186. .supports_tv = 1,
  187. .has_bsd_ring = 1,
  188. };
  189. static const struct intel_device_info intel_pineview_info = {
  190. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
  191. .need_gfx_hws = 1, .has_hotplug = 1,
  192. .has_overlay = 1,
  193. };
  194. static const struct intel_device_info intel_ironlake_d_info = {
  195. .gen = 5,
  196. .need_gfx_hws = 1, .has_hotplug = 1,
  197. .has_bsd_ring = 1,
  198. };
  199. static const struct intel_device_info intel_ironlake_m_info = {
  200. .gen = 5, .is_mobile = 1,
  201. .need_gfx_hws = 1, .has_hotplug = 1,
  202. .has_fbc = 1,
  203. .has_bsd_ring = 1,
  204. };
  205. static const struct intel_device_info intel_sandybridge_d_info = {
  206. .gen = 6,
  207. .need_gfx_hws = 1, .has_hotplug = 1,
  208. .has_bsd_ring = 1,
  209. .has_blt_ring = 1,
  210. .has_llc = 1,
  211. .has_force_wake = 1,
  212. };
  213. static const struct intel_device_info intel_sandybridge_m_info = {
  214. .gen = 6, .is_mobile = 1,
  215. .need_gfx_hws = 1, .has_hotplug = 1,
  216. .has_fbc = 1,
  217. .has_bsd_ring = 1,
  218. .has_blt_ring = 1,
  219. .has_llc = 1,
  220. .has_force_wake = 1,
  221. };
  222. static const struct intel_device_info intel_ivybridge_d_info = {
  223. .is_ivybridge = 1, .gen = 7,
  224. .need_gfx_hws = 1, .has_hotplug = 1,
  225. .has_bsd_ring = 1,
  226. .has_blt_ring = 1,
  227. .has_llc = 1,
  228. .has_force_wake = 1,
  229. };
  230. static const struct intel_device_info intel_ivybridge_m_info = {
  231. .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
  232. .need_gfx_hws = 1, .has_hotplug = 1,
  233. .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
  234. .has_bsd_ring = 1,
  235. .has_blt_ring = 1,
  236. .has_llc = 1,
  237. .has_force_wake = 1,
  238. };
  239. static const struct intel_device_info intel_valleyview_m_info = {
  240. .gen = 7, .is_mobile = 1,
  241. .need_gfx_hws = 1, .has_hotplug = 1,
  242. .has_fbc = 0,
  243. .has_bsd_ring = 1,
  244. .has_blt_ring = 1,
  245. .is_valleyview = 1,
  246. .display_mmio_offset = VLV_DISPLAY_BASE,
  247. };
  248. static const struct intel_device_info intel_valleyview_d_info = {
  249. .gen = 7,
  250. .need_gfx_hws = 1, .has_hotplug = 1,
  251. .has_fbc = 0,
  252. .has_bsd_ring = 1,
  253. .has_blt_ring = 1,
  254. .is_valleyview = 1,
  255. .display_mmio_offset = VLV_DISPLAY_BASE,
  256. };
  257. static const struct intel_device_info intel_haswell_d_info = {
  258. .is_haswell = 1, .gen = 7,
  259. .need_gfx_hws = 1, .has_hotplug = 1,
  260. .has_bsd_ring = 1,
  261. .has_blt_ring = 1,
  262. .has_llc = 1,
  263. .has_force_wake = 1,
  264. };
  265. static const struct intel_device_info intel_haswell_m_info = {
  266. .is_haswell = 1, .gen = 7, .is_mobile = 1,
  267. .need_gfx_hws = 1, .has_hotplug = 1,
  268. .has_bsd_ring = 1,
  269. .has_blt_ring = 1,
  270. .has_llc = 1,
  271. .has_force_wake = 1,
  272. };
  273. static const struct pci_device_id pciidlist[] = { /* aka */
  274. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  275. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  276. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  277. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  278. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  279. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  280. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  281. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  282. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  283. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  284. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  285. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  286. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  287. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  288. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  289. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  290. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  291. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  292. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  293. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  294. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  295. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  296. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  297. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  298. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  299. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  300. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  301. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  302. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  303. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  304. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  305. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  306. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  307. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  308. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  309. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  310. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  311. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  312. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  313. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  314. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  315. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  316. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  317. INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
  318. INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
  319. INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
  320. INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT2 desktop */
  321. INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
  322. INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
  323. INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT2 server */
  324. INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
  325. INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
  326. INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
  327. INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
  328. INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
  329. INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT2 desktop */
  330. INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
  331. INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
  332. INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT2 server */
  333. INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
  334. INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
  335. INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT2 mobile */
  336. INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
  337. INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
  338. INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT2 desktop */
  339. INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
  340. INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
  341. INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT2 server */
  342. INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
  343. INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
  344. INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT2 mobile */
  345. INTEL_VGA_DEVICE(0x0D02, &intel_haswell_d_info), /* CRW GT1 desktop */
  346. INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT2 desktop */
  347. INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT2 desktop */
  348. INTEL_VGA_DEVICE(0x0D0A, &intel_haswell_d_info), /* CRW GT1 server */
  349. INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT2 server */
  350. INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT2 server */
  351. INTEL_VGA_DEVICE(0x0D06, &intel_haswell_m_info), /* CRW GT1 mobile */
  352. INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT2 mobile */
  353. INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT2 mobile */
  354. INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
  355. INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
  356. INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
  357. {0, 0, 0}
  358. };
  359. #if defined(CONFIG_DRM_I915_KMS)
  360. MODULE_DEVICE_TABLE(pci, pciidlist);
  361. #endif
  362. void intel_detect_pch(struct drm_device *dev)
  363. {
  364. struct drm_i915_private *dev_priv = dev->dev_private;
  365. struct pci_dev *pch;
  366. /*
  367. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  368. * make graphics device passthrough work easy for VMM, that only
  369. * need to expose ISA bridge to let driver know the real hardware
  370. * underneath. This is a requirement from virtualization team.
  371. */
  372. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  373. if (pch) {
  374. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  375. unsigned short id;
  376. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  377. dev_priv->pch_id = id;
  378. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  379. dev_priv->pch_type = PCH_IBX;
  380. dev_priv->num_pch_pll = 2;
  381. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  382. WARN_ON(!IS_GEN5(dev));
  383. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  384. dev_priv->pch_type = PCH_CPT;
  385. dev_priv->num_pch_pll = 2;
  386. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  387. WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
  388. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  389. /* PantherPoint is CPT compatible */
  390. dev_priv->pch_type = PCH_CPT;
  391. dev_priv->num_pch_pll = 2;
  392. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  393. WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
  394. } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
  395. dev_priv->pch_type = PCH_LPT;
  396. dev_priv->num_pch_pll = 0;
  397. DRM_DEBUG_KMS("Found LynxPoint PCH\n");
  398. WARN_ON(!IS_HASWELL(dev));
  399. } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  400. dev_priv->pch_type = PCH_LPT;
  401. dev_priv->num_pch_pll = 0;
  402. DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
  403. WARN_ON(!IS_HASWELL(dev));
  404. }
  405. BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
  406. }
  407. pci_dev_put(pch);
  408. }
  409. }
  410. bool i915_semaphore_is_enabled(struct drm_device *dev)
  411. {
  412. if (INTEL_INFO(dev)->gen < 6)
  413. return 0;
  414. if (i915_semaphores >= 0)
  415. return i915_semaphores;
  416. #ifdef CONFIG_INTEL_IOMMU
  417. /* Enable semaphores on SNB when IO remapping is off */
  418. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  419. return false;
  420. #endif
  421. return 1;
  422. }
  423. static int i915_drm_freeze(struct drm_device *dev)
  424. {
  425. struct drm_i915_private *dev_priv = dev->dev_private;
  426. /* ignore lid events during suspend */
  427. mutex_lock(&dev_priv->modeset_restore_lock);
  428. dev_priv->modeset_restore = MODESET_SUSPENDED;
  429. mutex_unlock(&dev_priv->modeset_restore_lock);
  430. intel_set_power_well(dev, true);
  431. drm_kms_helper_poll_disable(dev);
  432. pci_save_state(dev->pdev);
  433. /* If KMS is active, we do the leavevt stuff here */
  434. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  435. int error = i915_gem_idle(dev);
  436. if (error) {
  437. dev_err(&dev->pdev->dev,
  438. "GEM idle failed, resume might fail\n");
  439. return error;
  440. }
  441. cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
  442. intel_modeset_disable(dev);
  443. drm_irq_uninstall(dev);
  444. dev_priv->enable_hotplug_processing = false;
  445. }
  446. i915_save_state(dev);
  447. intel_opregion_fini(dev);
  448. console_lock();
  449. intel_fbdev_set_suspend(dev, 1);
  450. console_unlock();
  451. return 0;
  452. }
  453. int i915_suspend(struct drm_device *dev, pm_message_t state)
  454. {
  455. int error;
  456. if (!dev || !dev->dev_private) {
  457. DRM_ERROR("dev: %p\n", dev);
  458. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  459. return -ENODEV;
  460. }
  461. if (state.event == PM_EVENT_PRETHAW)
  462. return 0;
  463. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  464. return 0;
  465. error = i915_drm_freeze(dev);
  466. if (error)
  467. return error;
  468. if (state.event == PM_EVENT_SUSPEND) {
  469. /* Shut down the device */
  470. pci_disable_device(dev->pdev);
  471. pci_set_power_state(dev->pdev, PCI_D3hot);
  472. }
  473. return 0;
  474. }
  475. void intel_console_resume(struct work_struct *work)
  476. {
  477. struct drm_i915_private *dev_priv =
  478. container_of(work, struct drm_i915_private,
  479. console_resume_work);
  480. struct drm_device *dev = dev_priv->dev;
  481. console_lock();
  482. intel_fbdev_set_suspend(dev, 0);
  483. console_unlock();
  484. }
  485. static int __i915_drm_thaw(struct drm_device *dev)
  486. {
  487. struct drm_i915_private *dev_priv = dev->dev_private;
  488. int error = 0;
  489. i915_restore_state(dev);
  490. intel_opregion_setup(dev);
  491. /* KMS EnterVT equivalent */
  492. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  493. intel_init_pch_refclk(dev);
  494. mutex_lock(&dev->struct_mutex);
  495. dev_priv->mm.suspended = 0;
  496. error = i915_gem_init_hw(dev);
  497. mutex_unlock(&dev->struct_mutex);
  498. /* We need working interrupts for modeset enabling ... */
  499. drm_irq_install(dev);
  500. intel_modeset_init_hw(dev);
  501. intel_modeset_setup_hw_state(dev, false);
  502. /*
  503. * ... but also need to make sure that hotplug processing
  504. * doesn't cause havoc. Like in the driver load code we don't
  505. * bother with the tiny race here where we might loose hotplug
  506. * notifications.
  507. * */
  508. intel_hpd_init(dev);
  509. dev_priv->enable_hotplug_processing = true;
  510. }
  511. intel_opregion_init(dev);
  512. /*
  513. * The console lock can be pretty contented on resume due
  514. * to all the printk activity. Try to keep it out of the hot
  515. * path of resume if possible.
  516. */
  517. if (console_trylock()) {
  518. intel_fbdev_set_suspend(dev, 0);
  519. console_unlock();
  520. } else {
  521. schedule_work(&dev_priv->console_resume_work);
  522. }
  523. mutex_lock(&dev_priv->modeset_restore_lock);
  524. dev_priv->modeset_restore = MODESET_DONE;
  525. mutex_unlock(&dev_priv->modeset_restore_lock);
  526. return error;
  527. }
  528. static int i915_drm_thaw(struct drm_device *dev)
  529. {
  530. int error = 0;
  531. intel_gt_reset(dev);
  532. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  533. mutex_lock(&dev->struct_mutex);
  534. i915_gem_restore_gtt_mappings(dev);
  535. mutex_unlock(&dev->struct_mutex);
  536. }
  537. __i915_drm_thaw(dev);
  538. return error;
  539. }
  540. int i915_resume(struct drm_device *dev)
  541. {
  542. struct drm_i915_private *dev_priv = dev->dev_private;
  543. int ret;
  544. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  545. return 0;
  546. if (pci_enable_device(dev->pdev))
  547. return -EIO;
  548. pci_set_master(dev->pdev);
  549. intel_gt_reset(dev);
  550. /*
  551. * Platforms with opregion should have sane BIOS, older ones (gen3 and
  552. * earlier) need this since the BIOS might clear all our scratch PTEs.
  553. */
  554. if (drm_core_check_feature(dev, DRIVER_MODESET) &&
  555. !dev_priv->opregion.header) {
  556. mutex_lock(&dev->struct_mutex);
  557. i915_gem_restore_gtt_mappings(dev);
  558. mutex_unlock(&dev->struct_mutex);
  559. }
  560. ret = __i915_drm_thaw(dev);
  561. if (ret)
  562. return ret;
  563. drm_kms_helper_poll_enable(dev);
  564. return 0;
  565. }
  566. static int i8xx_do_reset(struct drm_device *dev)
  567. {
  568. struct drm_i915_private *dev_priv = dev->dev_private;
  569. if (IS_I85X(dev))
  570. return -ENODEV;
  571. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  572. POSTING_READ(D_STATE);
  573. if (IS_I830(dev) || IS_845G(dev)) {
  574. I915_WRITE(DEBUG_RESET_I830,
  575. DEBUG_RESET_DISPLAY |
  576. DEBUG_RESET_RENDER |
  577. DEBUG_RESET_FULL);
  578. POSTING_READ(DEBUG_RESET_I830);
  579. msleep(1);
  580. I915_WRITE(DEBUG_RESET_I830, 0);
  581. POSTING_READ(DEBUG_RESET_I830);
  582. }
  583. msleep(1);
  584. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  585. POSTING_READ(D_STATE);
  586. return 0;
  587. }
  588. static int i965_reset_complete(struct drm_device *dev)
  589. {
  590. u8 gdrst;
  591. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  592. return (gdrst & GRDOM_RESET_ENABLE) == 0;
  593. }
  594. static int i965_do_reset(struct drm_device *dev)
  595. {
  596. int ret;
  597. u8 gdrst;
  598. /*
  599. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  600. * well as the reset bit (GR/bit 0). Setting the GR bit
  601. * triggers the reset; when done, the hardware will clear it.
  602. */
  603. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  604. pci_write_config_byte(dev->pdev, I965_GDRST,
  605. gdrst | GRDOM_RENDER |
  606. GRDOM_RESET_ENABLE);
  607. ret = wait_for(i965_reset_complete(dev), 500);
  608. if (ret)
  609. return ret;
  610. /* We can't reset render&media without also resetting display ... */
  611. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  612. pci_write_config_byte(dev->pdev, I965_GDRST,
  613. gdrst | GRDOM_MEDIA |
  614. GRDOM_RESET_ENABLE);
  615. return wait_for(i965_reset_complete(dev), 500);
  616. }
  617. static int ironlake_do_reset(struct drm_device *dev)
  618. {
  619. struct drm_i915_private *dev_priv = dev->dev_private;
  620. u32 gdrst;
  621. int ret;
  622. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  623. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  624. gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
  625. ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  626. if (ret)
  627. return ret;
  628. /* We can't reset render&media without also resetting display ... */
  629. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  630. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  631. gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  632. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  633. }
  634. static int gen6_do_reset(struct drm_device *dev)
  635. {
  636. struct drm_i915_private *dev_priv = dev->dev_private;
  637. int ret;
  638. unsigned long irqflags;
  639. /* Hold gt_lock across reset to prevent any register access
  640. * with forcewake not set correctly
  641. */
  642. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  643. /* Reset the chip */
  644. /* GEN6_GDRST is not in the gt power well, no need to check
  645. * for fifo space for the write or forcewake the chip for
  646. * the read
  647. */
  648. I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
  649. /* Spin waiting for the device to ack the reset request */
  650. ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  651. /* If reset with a user forcewake, try to restore, otherwise turn it off */
  652. if (dev_priv->forcewake_count)
  653. dev_priv->gt.force_wake_get(dev_priv);
  654. else
  655. dev_priv->gt.force_wake_put(dev_priv);
  656. /* Restore fifo count */
  657. dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  658. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  659. return ret;
  660. }
  661. int intel_gpu_reset(struct drm_device *dev)
  662. {
  663. struct drm_i915_private *dev_priv = dev->dev_private;
  664. int ret = -ENODEV;
  665. switch (INTEL_INFO(dev)->gen) {
  666. case 7:
  667. case 6:
  668. ret = gen6_do_reset(dev);
  669. break;
  670. case 5:
  671. ret = ironlake_do_reset(dev);
  672. break;
  673. case 4:
  674. ret = i965_do_reset(dev);
  675. break;
  676. case 2:
  677. ret = i8xx_do_reset(dev);
  678. break;
  679. }
  680. /* Also reset the gpu hangman. */
  681. if (dev_priv->gpu_error.stop_rings) {
  682. DRM_DEBUG("Simulated gpu hang, resetting stop_rings\n");
  683. dev_priv->gpu_error.stop_rings = 0;
  684. if (ret == -ENODEV) {
  685. DRM_ERROR("Reset not implemented, but ignoring "
  686. "error for simulated gpu hangs\n");
  687. ret = 0;
  688. }
  689. }
  690. return ret;
  691. }
  692. /**
  693. * i915_reset - reset chip after a hang
  694. * @dev: drm device to reset
  695. *
  696. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  697. * reset or otherwise an error code.
  698. *
  699. * Procedure is fairly simple:
  700. * - reset the chip using the reset reg
  701. * - re-init context state
  702. * - re-init hardware status page
  703. * - re-init ring buffer
  704. * - re-init interrupt state
  705. * - re-init display
  706. */
  707. int i915_reset(struct drm_device *dev)
  708. {
  709. drm_i915_private_t *dev_priv = dev->dev_private;
  710. int ret;
  711. if (!i915_try_reset)
  712. return 0;
  713. mutex_lock(&dev->struct_mutex);
  714. i915_gem_reset(dev);
  715. ret = -ENODEV;
  716. if (get_seconds() - dev_priv->gpu_error.last_reset < 5)
  717. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  718. else
  719. ret = intel_gpu_reset(dev);
  720. dev_priv->gpu_error.last_reset = get_seconds();
  721. if (ret) {
  722. DRM_ERROR("Failed to reset chip.\n");
  723. mutex_unlock(&dev->struct_mutex);
  724. return ret;
  725. }
  726. /* Ok, now get things going again... */
  727. /*
  728. * Everything depends on having the GTT running, so we need to start
  729. * there. Fortunately we don't need to do this unless we reset the
  730. * chip at a PCI level.
  731. *
  732. * Next we need to restore the context, but we don't use those
  733. * yet either...
  734. *
  735. * Ring buffer needs to be re-initialized in the KMS case, or if X
  736. * was running at the time of the reset (i.e. we weren't VT
  737. * switched away).
  738. */
  739. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  740. !dev_priv->mm.suspended) {
  741. struct intel_ring_buffer *ring;
  742. int i;
  743. dev_priv->mm.suspended = 0;
  744. i915_gem_init_swizzling(dev);
  745. for_each_ring(ring, dev_priv, i)
  746. ring->init(ring);
  747. i915_gem_context_init(dev);
  748. i915_gem_init_ppgtt(dev);
  749. /*
  750. * It would make sense to re-init all the other hw state, at
  751. * least the rps/rc6/emon init done within modeset_init_hw. For
  752. * some unknown reason, this blows up my ilk, so don't.
  753. */
  754. mutex_unlock(&dev->struct_mutex);
  755. drm_irq_uninstall(dev);
  756. drm_irq_install(dev);
  757. intel_hpd_init(dev);
  758. } else {
  759. mutex_unlock(&dev->struct_mutex);
  760. }
  761. return 0;
  762. }
  763. static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  764. {
  765. struct intel_device_info *intel_info =
  766. (struct intel_device_info *) ent->driver_data;
  767. if (intel_info->is_valleyview)
  768. if(!i915_preliminary_hw_support) {
  769. DRM_ERROR("Preliminary hardware support disabled\n");
  770. return -ENODEV;
  771. }
  772. /* Only bind to function 0 of the device. Early generations
  773. * used function 1 as a placeholder for multi-head. This causes
  774. * us confusion instead, especially on the systems where both
  775. * functions have the same PCI-ID!
  776. */
  777. if (PCI_FUNC(pdev->devfn))
  778. return -ENODEV;
  779. /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
  780. * implementation for gen3 (and only gen3) that used legacy drm maps
  781. * (gasp!) to share buffers between X and the client. Hence we need to
  782. * keep around the fake agp stuff for gen3, even when kms is enabled. */
  783. if (intel_info->gen != 3) {
  784. driver.driver_features &=
  785. ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
  786. } else if (!intel_agp_enabled) {
  787. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  788. return -ENODEV;
  789. }
  790. return drm_get_pci_dev(pdev, ent, &driver);
  791. }
  792. static void
  793. i915_pci_remove(struct pci_dev *pdev)
  794. {
  795. struct drm_device *dev = pci_get_drvdata(pdev);
  796. drm_put_dev(dev);
  797. }
  798. static int i915_pm_suspend(struct device *dev)
  799. {
  800. struct pci_dev *pdev = to_pci_dev(dev);
  801. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  802. int error;
  803. if (!drm_dev || !drm_dev->dev_private) {
  804. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  805. return -ENODEV;
  806. }
  807. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  808. return 0;
  809. error = i915_drm_freeze(drm_dev);
  810. if (error)
  811. return error;
  812. pci_disable_device(pdev);
  813. pci_set_power_state(pdev, PCI_D3hot);
  814. return 0;
  815. }
  816. static int i915_pm_resume(struct device *dev)
  817. {
  818. struct pci_dev *pdev = to_pci_dev(dev);
  819. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  820. return i915_resume(drm_dev);
  821. }
  822. static int i915_pm_freeze(struct device *dev)
  823. {
  824. struct pci_dev *pdev = to_pci_dev(dev);
  825. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  826. if (!drm_dev || !drm_dev->dev_private) {
  827. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  828. return -ENODEV;
  829. }
  830. return i915_drm_freeze(drm_dev);
  831. }
  832. static int i915_pm_thaw(struct device *dev)
  833. {
  834. struct pci_dev *pdev = to_pci_dev(dev);
  835. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  836. return i915_drm_thaw(drm_dev);
  837. }
  838. static int i915_pm_poweroff(struct device *dev)
  839. {
  840. struct pci_dev *pdev = to_pci_dev(dev);
  841. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  842. return i915_drm_freeze(drm_dev);
  843. }
  844. static const struct dev_pm_ops i915_pm_ops = {
  845. .suspend = i915_pm_suspend,
  846. .resume = i915_pm_resume,
  847. .freeze = i915_pm_freeze,
  848. .thaw = i915_pm_thaw,
  849. .poweroff = i915_pm_poweroff,
  850. .restore = i915_pm_resume,
  851. };
  852. static const struct vm_operations_struct i915_gem_vm_ops = {
  853. .fault = i915_gem_fault,
  854. .open = drm_gem_vm_open,
  855. .close = drm_gem_vm_close,
  856. };
  857. static const struct file_operations i915_driver_fops = {
  858. .owner = THIS_MODULE,
  859. .open = drm_open,
  860. .release = drm_release,
  861. .unlocked_ioctl = drm_ioctl,
  862. .mmap = drm_gem_mmap,
  863. .poll = drm_poll,
  864. .fasync = drm_fasync,
  865. .read = drm_read,
  866. #ifdef CONFIG_COMPAT
  867. .compat_ioctl = i915_compat_ioctl,
  868. #endif
  869. .llseek = noop_llseek,
  870. };
  871. static struct drm_driver driver = {
  872. /* Don't use MTRRs here; the Xserver or userspace app should
  873. * deal with them for Intel hardware.
  874. */
  875. .driver_features =
  876. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  877. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
  878. .load = i915_driver_load,
  879. .unload = i915_driver_unload,
  880. .open = i915_driver_open,
  881. .lastclose = i915_driver_lastclose,
  882. .preclose = i915_driver_preclose,
  883. .postclose = i915_driver_postclose,
  884. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  885. .suspend = i915_suspend,
  886. .resume = i915_resume,
  887. .device_is_agp = i915_driver_device_is_agp,
  888. .master_create = i915_master_create,
  889. .master_destroy = i915_master_destroy,
  890. #if defined(CONFIG_DEBUG_FS)
  891. .debugfs_init = i915_debugfs_init,
  892. .debugfs_cleanup = i915_debugfs_cleanup,
  893. #endif
  894. .gem_init_object = i915_gem_init_object,
  895. .gem_free_object = i915_gem_free_object,
  896. .gem_vm_ops = &i915_gem_vm_ops,
  897. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  898. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  899. .gem_prime_export = i915_gem_prime_export,
  900. .gem_prime_import = i915_gem_prime_import,
  901. .dumb_create = i915_gem_dumb_create,
  902. .dumb_map_offset = i915_gem_mmap_gtt,
  903. .dumb_destroy = i915_gem_dumb_destroy,
  904. .ioctls = i915_ioctls,
  905. .fops = &i915_driver_fops,
  906. .name = DRIVER_NAME,
  907. .desc = DRIVER_DESC,
  908. .date = DRIVER_DATE,
  909. .major = DRIVER_MAJOR,
  910. .minor = DRIVER_MINOR,
  911. .patchlevel = DRIVER_PATCHLEVEL,
  912. };
  913. static struct pci_driver i915_pci_driver = {
  914. .name = DRIVER_NAME,
  915. .id_table = pciidlist,
  916. .probe = i915_pci_probe,
  917. .remove = i915_pci_remove,
  918. .driver.pm = &i915_pm_ops,
  919. };
  920. static int __init i915_init(void)
  921. {
  922. driver.num_ioctls = i915_max_ioctl;
  923. /*
  924. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  925. * explicitly disabled with the module pararmeter.
  926. *
  927. * Otherwise, just follow the parameter (defaulting to off).
  928. *
  929. * Allow optional vga_text_mode_force boot option to override
  930. * the default behavior.
  931. */
  932. #if defined(CONFIG_DRM_I915_KMS)
  933. if (i915_modeset != 0)
  934. driver.driver_features |= DRIVER_MODESET;
  935. #endif
  936. if (i915_modeset == 1)
  937. driver.driver_features |= DRIVER_MODESET;
  938. #ifdef CONFIG_VGA_CONSOLE
  939. if (vgacon_text_force() && i915_modeset == -1)
  940. driver.driver_features &= ~DRIVER_MODESET;
  941. #endif
  942. if (!(driver.driver_features & DRIVER_MODESET))
  943. driver.get_vblank_timestamp = NULL;
  944. return drm_pci_init(&driver, &i915_pci_driver);
  945. }
  946. static void __exit i915_exit(void)
  947. {
  948. drm_pci_exit(&driver, &i915_pci_driver);
  949. }
  950. module_init(i915_init);
  951. module_exit(i915_exit);
  952. MODULE_AUTHOR(DRIVER_AUTHOR);
  953. MODULE_DESCRIPTION(DRIVER_DESC);
  954. MODULE_LICENSE("GPL and additional rights");
  955. /* We give fast paths for the really cool registers */
  956. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  957. ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
  958. ((reg) < 0x40000) && \
  959. ((reg) != FORCEWAKE))
  960. static void
  961. ilk_dummy_write(struct drm_i915_private *dev_priv)
  962. {
  963. /* WaIssueDummyWriteToWakeupFromRC6: Issue a dummy write to wake up the
  964. * chip from rc6 before touching it for real. MI_MODE is masked, hence
  965. * harmless to write 0 into. */
  966. I915_WRITE_NOTRACE(MI_MODE, 0);
  967. }
  968. #define __i915_read(x, y) \
  969. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
  970. u##x val = 0; \
  971. if (IS_GEN5(dev_priv->dev)) \
  972. ilk_dummy_write(dev_priv); \
  973. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  974. unsigned long irqflags; \
  975. spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
  976. if (dev_priv->forcewake_count == 0) \
  977. dev_priv->gt.force_wake_get(dev_priv); \
  978. val = read##y(dev_priv->regs + reg); \
  979. if (dev_priv->forcewake_count == 0) \
  980. dev_priv->gt.force_wake_put(dev_priv); \
  981. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
  982. } else { \
  983. val = read##y(dev_priv->regs + reg); \
  984. } \
  985. trace_i915_reg_rw(false, reg, val, sizeof(val)); \
  986. return val; \
  987. }
  988. __i915_read(8, b)
  989. __i915_read(16, w)
  990. __i915_read(32, l)
  991. __i915_read(64, q)
  992. #undef __i915_read
  993. #define __i915_write(x, y) \
  994. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
  995. u32 __fifo_ret = 0; \
  996. trace_i915_reg_rw(true, reg, val, sizeof(val)); \
  997. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  998. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  999. } \
  1000. if (IS_GEN5(dev_priv->dev)) \
  1001. ilk_dummy_write(dev_priv); \
  1002. if (IS_HASWELL(dev_priv->dev) && (I915_READ_NOTRACE(GEN7_ERR_INT) & ERR_INT_MMIO_UNCLAIMED)) { \
  1003. DRM_ERROR("Unknown unclaimed register before writing to %x\n", reg); \
  1004. I915_WRITE_NOTRACE(GEN7_ERR_INT, ERR_INT_MMIO_UNCLAIMED); \
  1005. } \
  1006. write##y(val, dev_priv->regs + reg); \
  1007. if (unlikely(__fifo_ret)) { \
  1008. gen6_gt_check_fifodbg(dev_priv); \
  1009. } \
  1010. if (IS_HASWELL(dev_priv->dev) && (I915_READ_NOTRACE(GEN7_ERR_INT) & ERR_INT_MMIO_UNCLAIMED)) { \
  1011. DRM_ERROR("Unclaimed write to %x\n", reg); \
  1012. writel(ERR_INT_MMIO_UNCLAIMED, dev_priv->regs + GEN7_ERR_INT); \
  1013. } \
  1014. }
  1015. __i915_write(8, b)
  1016. __i915_write(16, w)
  1017. __i915_write(32, l)
  1018. __i915_write(64, q)
  1019. #undef __i915_write
  1020. static const struct register_whitelist {
  1021. uint64_t offset;
  1022. uint32_t size;
  1023. uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
  1024. } whitelist[] = {
  1025. { RING_TIMESTAMP(RENDER_RING_BASE), 8, 0xF0 },
  1026. };
  1027. int i915_reg_read_ioctl(struct drm_device *dev,
  1028. void *data, struct drm_file *file)
  1029. {
  1030. struct drm_i915_private *dev_priv = dev->dev_private;
  1031. struct drm_i915_reg_read *reg = data;
  1032. struct register_whitelist const *entry = whitelist;
  1033. int i;
  1034. for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
  1035. if (entry->offset == reg->offset &&
  1036. (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
  1037. break;
  1038. }
  1039. if (i == ARRAY_SIZE(whitelist))
  1040. return -EINVAL;
  1041. switch (entry->size) {
  1042. case 8:
  1043. reg->val = I915_READ64(reg->offset);
  1044. break;
  1045. case 4:
  1046. reg->val = I915_READ(reg->offset);
  1047. break;
  1048. case 2:
  1049. reg->val = I915_READ16(reg->offset);
  1050. break;
  1051. case 1:
  1052. reg->val = I915_READ8(reg->offset);
  1053. break;
  1054. default:
  1055. WARN_ON(1);
  1056. return -EINVAL;
  1057. }
  1058. return 0;
  1059. }