i915_debugfs.c 62 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/debugfs.h>
  30. #include <linux/slab.h>
  31. #include <linux/export.h>
  32. #include <generated/utsrelease.h>
  33. #include <drm/drmP.h>
  34. #include "intel_drv.h"
  35. #include "intel_ringbuffer.h"
  36. #include <drm/i915_drm.h>
  37. #include "i915_drv.h"
  38. #define DRM_I915_RING_DEBUG 1
  39. #if defined(CONFIG_DEBUG_FS)
  40. enum {
  41. ACTIVE_LIST,
  42. INACTIVE_LIST,
  43. PINNED_LIST,
  44. };
  45. static const char *yesno(int v)
  46. {
  47. return v ? "yes" : "no";
  48. }
  49. static int i915_capabilities(struct seq_file *m, void *data)
  50. {
  51. struct drm_info_node *node = (struct drm_info_node *) m->private;
  52. struct drm_device *dev = node->minor->dev;
  53. const struct intel_device_info *info = INTEL_INFO(dev);
  54. seq_printf(m, "gen: %d\n", info->gen);
  55. seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
  56. #define DEV_INFO_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  57. #define DEV_INFO_SEP ;
  58. DEV_INFO_FLAGS;
  59. #undef DEV_INFO_FLAG
  60. #undef DEV_INFO_SEP
  61. return 0;
  62. }
  63. static const char *get_pin_flag(struct drm_i915_gem_object *obj)
  64. {
  65. if (obj->user_pin_count > 0)
  66. return "P";
  67. else if (obj->pin_count > 0)
  68. return "p";
  69. else
  70. return " ";
  71. }
  72. static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
  73. {
  74. switch (obj->tiling_mode) {
  75. default:
  76. case I915_TILING_NONE: return " ";
  77. case I915_TILING_X: return "X";
  78. case I915_TILING_Y: return "Y";
  79. }
  80. }
  81. static const char *cache_level_str(int type)
  82. {
  83. switch (type) {
  84. case I915_CACHE_NONE: return " uncached";
  85. case I915_CACHE_LLC: return " snooped (LLC)";
  86. case I915_CACHE_LLC_MLC: return " snooped (LLC+MLC)";
  87. default: return "";
  88. }
  89. }
  90. static void
  91. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  92. {
  93. seq_printf(m, "%pK: %s%s %8zdKiB %02x %02x %d %d %d%s%s%s",
  94. &obj->base,
  95. get_pin_flag(obj),
  96. get_tiling_flag(obj),
  97. obj->base.size / 1024,
  98. obj->base.read_domains,
  99. obj->base.write_domain,
  100. obj->last_read_seqno,
  101. obj->last_write_seqno,
  102. obj->last_fenced_seqno,
  103. cache_level_str(obj->cache_level),
  104. obj->dirty ? " dirty" : "",
  105. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  106. if (obj->base.name)
  107. seq_printf(m, " (name: %d)", obj->base.name);
  108. if (obj->pin_count)
  109. seq_printf(m, " (pinned x %d)", obj->pin_count);
  110. if (obj->fence_reg != I915_FENCE_REG_NONE)
  111. seq_printf(m, " (fence: %d)", obj->fence_reg);
  112. if (obj->gtt_space != NULL)
  113. seq_printf(m, " (gtt offset: %08x, size: %08x)",
  114. obj->gtt_offset, (unsigned int)obj->gtt_space->size);
  115. if (obj->stolen)
  116. seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
  117. if (obj->pin_mappable || obj->fault_mappable) {
  118. char s[3], *t = s;
  119. if (obj->pin_mappable)
  120. *t++ = 'p';
  121. if (obj->fault_mappable)
  122. *t++ = 'f';
  123. *t = '\0';
  124. seq_printf(m, " (%s mappable)", s);
  125. }
  126. if (obj->ring != NULL)
  127. seq_printf(m, " (%s)", obj->ring->name);
  128. }
  129. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  130. {
  131. struct drm_info_node *node = (struct drm_info_node *) m->private;
  132. uintptr_t list = (uintptr_t) node->info_ent->data;
  133. struct list_head *head;
  134. struct drm_device *dev = node->minor->dev;
  135. drm_i915_private_t *dev_priv = dev->dev_private;
  136. struct drm_i915_gem_object *obj;
  137. size_t total_obj_size, total_gtt_size;
  138. int count, ret;
  139. ret = mutex_lock_interruptible(&dev->struct_mutex);
  140. if (ret)
  141. return ret;
  142. switch (list) {
  143. case ACTIVE_LIST:
  144. seq_printf(m, "Active:\n");
  145. head = &dev_priv->mm.active_list;
  146. break;
  147. case INACTIVE_LIST:
  148. seq_printf(m, "Inactive:\n");
  149. head = &dev_priv->mm.inactive_list;
  150. break;
  151. default:
  152. mutex_unlock(&dev->struct_mutex);
  153. return -EINVAL;
  154. }
  155. total_obj_size = total_gtt_size = count = 0;
  156. list_for_each_entry(obj, head, mm_list) {
  157. seq_printf(m, " ");
  158. describe_obj(m, obj);
  159. seq_printf(m, "\n");
  160. total_obj_size += obj->base.size;
  161. total_gtt_size += obj->gtt_space->size;
  162. count++;
  163. }
  164. mutex_unlock(&dev->struct_mutex);
  165. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  166. count, total_obj_size, total_gtt_size);
  167. return 0;
  168. }
  169. #define count_objects(list, member) do { \
  170. list_for_each_entry(obj, list, member) { \
  171. size += obj->gtt_space->size; \
  172. ++count; \
  173. if (obj->map_and_fenceable) { \
  174. mappable_size += obj->gtt_space->size; \
  175. ++mappable_count; \
  176. } \
  177. } \
  178. } while (0)
  179. static int i915_gem_object_info(struct seq_file *m, void* data)
  180. {
  181. struct drm_info_node *node = (struct drm_info_node *) m->private;
  182. struct drm_device *dev = node->minor->dev;
  183. struct drm_i915_private *dev_priv = dev->dev_private;
  184. u32 count, mappable_count, purgeable_count;
  185. size_t size, mappable_size, purgeable_size;
  186. struct drm_i915_gem_object *obj;
  187. int ret;
  188. ret = mutex_lock_interruptible(&dev->struct_mutex);
  189. if (ret)
  190. return ret;
  191. seq_printf(m, "%u objects, %zu bytes\n",
  192. dev_priv->mm.object_count,
  193. dev_priv->mm.object_memory);
  194. size = count = mappable_size = mappable_count = 0;
  195. count_objects(&dev_priv->mm.bound_list, gtt_list);
  196. seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
  197. count, mappable_count, size, mappable_size);
  198. size = count = mappable_size = mappable_count = 0;
  199. count_objects(&dev_priv->mm.active_list, mm_list);
  200. seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
  201. count, mappable_count, size, mappable_size);
  202. size = count = mappable_size = mappable_count = 0;
  203. count_objects(&dev_priv->mm.inactive_list, mm_list);
  204. seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
  205. count, mappable_count, size, mappable_size);
  206. size = count = purgeable_size = purgeable_count = 0;
  207. list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list) {
  208. size += obj->base.size, ++count;
  209. if (obj->madv == I915_MADV_DONTNEED)
  210. purgeable_size += obj->base.size, ++purgeable_count;
  211. }
  212. seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
  213. size = count = mappable_size = mappable_count = 0;
  214. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  215. if (obj->fault_mappable) {
  216. size += obj->gtt_space->size;
  217. ++count;
  218. }
  219. if (obj->pin_mappable) {
  220. mappable_size += obj->gtt_space->size;
  221. ++mappable_count;
  222. }
  223. if (obj->madv == I915_MADV_DONTNEED) {
  224. purgeable_size += obj->base.size;
  225. ++purgeable_count;
  226. }
  227. }
  228. seq_printf(m, "%u purgeable objects, %zu bytes\n",
  229. purgeable_count, purgeable_size);
  230. seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
  231. mappable_count, mappable_size);
  232. seq_printf(m, "%u fault mappable objects, %zu bytes\n",
  233. count, size);
  234. seq_printf(m, "%zu [%lu] gtt total\n",
  235. dev_priv->gtt.total,
  236. dev_priv->gtt.mappable_end - dev_priv->gtt.start);
  237. mutex_unlock(&dev->struct_mutex);
  238. return 0;
  239. }
  240. static int i915_gem_gtt_info(struct seq_file *m, void* data)
  241. {
  242. struct drm_info_node *node = (struct drm_info_node *) m->private;
  243. struct drm_device *dev = node->minor->dev;
  244. uintptr_t list = (uintptr_t) node->info_ent->data;
  245. struct drm_i915_private *dev_priv = dev->dev_private;
  246. struct drm_i915_gem_object *obj;
  247. size_t total_obj_size, total_gtt_size;
  248. int count, ret;
  249. ret = mutex_lock_interruptible(&dev->struct_mutex);
  250. if (ret)
  251. return ret;
  252. total_obj_size = total_gtt_size = count = 0;
  253. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  254. if (list == PINNED_LIST && obj->pin_count == 0)
  255. continue;
  256. seq_printf(m, " ");
  257. describe_obj(m, obj);
  258. seq_printf(m, "\n");
  259. total_obj_size += obj->base.size;
  260. total_gtt_size += obj->gtt_space->size;
  261. count++;
  262. }
  263. mutex_unlock(&dev->struct_mutex);
  264. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  265. count, total_obj_size, total_gtt_size);
  266. return 0;
  267. }
  268. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  269. {
  270. struct drm_info_node *node = (struct drm_info_node *) m->private;
  271. struct drm_device *dev = node->minor->dev;
  272. unsigned long flags;
  273. struct intel_crtc *crtc;
  274. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  275. const char pipe = pipe_name(crtc->pipe);
  276. const char plane = plane_name(crtc->plane);
  277. struct intel_unpin_work *work;
  278. spin_lock_irqsave(&dev->event_lock, flags);
  279. work = crtc->unpin_work;
  280. if (work == NULL) {
  281. seq_printf(m, "No flip due on pipe %c (plane %c)\n",
  282. pipe, plane);
  283. } else {
  284. if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  285. seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
  286. pipe, plane);
  287. } else {
  288. seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
  289. pipe, plane);
  290. }
  291. if (work->enable_stall_check)
  292. seq_printf(m, "Stall check enabled, ");
  293. else
  294. seq_printf(m, "Stall check waiting for page flip ioctl, ");
  295. seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
  296. if (work->old_fb_obj) {
  297. struct drm_i915_gem_object *obj = work->old_fb_obj;
  298. if (obj)
  299. seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
  300. }
  301. if (work->pending_flip_obj) {
  302. struct drm_i915_gem_object *obj = work->pending_flip_obj;
  303. if (obj)
  304. seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
  305. }
  306. }
  307. spin_unlock_irqrestore(&dev->event_lock, flags);
  308. }
  309. return 0;
  310. }
  311. static int i915_gem_request_info(struct seq_file *m, void *data)
  312. {
  313. struct drm_info_node *node = (struct drm_info_node *) m->private;
  314. struct drm_device *dev = node->minor->dev;
  315. drm_i915_private_t *dev_priv = dev->dev_private;
  316. struct intel_ring_buffer *ring;
  317. struct drm_i915_gem_request *gem_request;
  318. int ret, count, i;
  319. ret = mutex_lock_interruptible(&dev->struct_mutex);
  320. if (ret)
  321. return ret;
  322. count = 0;
  323. for_each_ring(ring, dev_priv, i) {
  324. if (list_empty(&ring->request_list))
  325. continue;
  326. seq_printf(m, "%s requests:\n", ring->name);
  327. list_for_each_entry(gem_request,
  328. &ring->request_list,
  329. list) {
  330. seq_printf(m, " %d @ %d\n",
  331. gem_request->seqno,
  332. (int) (jiffies - gem_request->emitted_jiffies));
  333. }
  334. count++;
  335. }
  336. mutex_unlock(&dev->struct_mutex);
  337. if (count == 0)
  338. seq_printf(m, "No requests\n");
  339. return 0;
  340. }
  341. static void i915_ring_seqno_info(struct seq_file *m,
  342. struct intel_ring_buffer *ring)
  343. {
  344. if (ring->get_seqno) {
  345. seq_printf(m, "Current sequence (%s): %u\n",
  346. ring->name, ring->get_seqno(ring, false));
  347. }
  348. }
  349. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  350. {
  351. struct drm_info_node *node = (struct drm_info_node *) m->private;
  352. struct drm_device *dev = node->minor->dev;
  353. drm_i915_private_t *dev_priv = dev->dev_private;
  354. struct intel_ring_buffer *ring;
  355. int ret, i;
  356. ret = mutex_lock_interruptible(&dev->struct_mutex);
  357. if (ret)
  358. return ret;
  359. for_each_ring(ring, dev_priv, i)
  360. i915_ring_seqno_info(m, ring);
  361. mutex_unlock(&dev->struct_mutex);
  362. return 0;
  363. }
  364. static int i915_interrupt_info(struct seq_file *m, void *data)
  365. {
  366. struct drm_info_node *node = (struct drm_info_node *) m->private;
  367. struct drm_device *dev = node->minor->dev;
  368. drm_i915_private_t *dev_priv = dev->dev_private;
  369. struct intel_ring_buffer *ring;
  370. int ret, i, pipe;
  371. ret = mutex_lock_interruptible(&dev->struct_mutex);
  372. if (ret)
  373. return ret;
  374. if (IS_VALLEYVIEW(dev)) {
  375. seq_printf(m, "Display IER:\t%08x\n",
  376. I915_READ(VLV_IER));
  377. seq_printf(m, "Display IIR:\t%08x\n",
  378. I915_READ(VLV_IIR));
  379. seq_printf(m, "Display IIR_RW:\t%08x\n",
  380. I915_READ(VLV_IIR_RW));
  381. seq_printf(m, "Display IMR:\t%08x\n",
  382. I915_READ(VLV_IMR));
  383. for_each_pipe(pipe)
  384. seq_printf(m, "Pipe %c stat:\t%08x\n",
  385. pipe_name(pipe),
  386. I915_READ(PIPESTAT(pipe)));
  387. seq_printf(m, "Master IER:\t%08x\n",
  388. I915_READ(VLV_MASTER_IER));
  389. seq_printf(m, "Render IER:\t%08x\n",
  390. I915_READ(GTIER));
  391. seq_printf(m, "Render IIR:\t%08x\n",
  392. I915_READ(GTIIR));
  393. seq_printf(m, "Render IMR:\t%08x\n",
  394. I915_READ(GTIMR));
  395. seq_printf(m, "PM IER:\t\t%08x\n",
  396. I915_READ(GEN6_PMIER));
  397. seq_printf(m, "PM IIR:\t\t%08x\n",
  398. I915_READ(GEN6_PMIIR));
  399. seq_printf(m, "PM IMR:\t\t%08x\n",
  400. I915_READ(GEN6_PMIMR));
  401. seq_printf(m, "Port hotplug:\t%08x\n",
  402. I915_READ(PORT_HOTPLUG_EN));
  403. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  404. I915_READ(VLV_DPFLIPSTAT));
  405. seq_printf(m, "DPINVGTT:\t%08x\n",
  406. I915_READ(DPINVGTT));
  407. } else if (!HAS_PCH_SPLIT(dev)) {
  408. seq_printf(m, "Interrupt enable: %08x\n",
  409. I915_READ(IER));
  410. seq_printf(m, "Interrupt identity: %08x\n",
  411. I915_READ(IIR));
  412. seq_printf(m, "Interrupt mask: %08x\n",
  413. I915_READ(IMR));
  414. for_each_pipe(pipe)
  415. seq_printf(m, "Pipe %c stat: %08x\n",
  416. pipe_name(pipe),
  417. I915_READ(PIPESTAT(pipe)));
  418. } else {
  419. seq_printf(m, "North Display Interrupt enable: %08x\n",
  420. I915_READ(DEIER));
  421. seq_printf(m, "North Display Interrupt identity: %08x\n",
  422. I915_READ(DEIIR));
  423. seq_printf(m, "North Display Interrupt mask: %08x\n",
  424. I915_READ(DEIMR));
  425. seq_printf(m, "South Display Interrupt enable: %08x\n",
  426. I915_READ(SDEIER));
  427. seq_printf(m, "South Display Interrupt identity: %08x\n",
  428. I915_READ(SDEIIR));
  429. seq_printf(m, "South Display Interrupt mask: %08x\n",
  430. I915_READ(SDEIMR));
  431. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  432. I915_READ(GTIER));
  433. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  434. I915_READ(GTIIR));
  435. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  436. I915_READ(GTIMR));
  437. }
  438. seq_printf(m, "Interrupts received: %d\n",
  439. atomic_read(&dev_priv->irq_received));
  440. for_each_ring(ring, dev_priv, i) {
  441. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  442. seq_printf(m,
  443. "Graphics Interrupt mask (%s): %08x\n",
  444. ring->name, I915_READ_IMR(ring));
  445. }
  446. i915_ring_seqno_info(m, ring);
  447. }
  448. mutex_unlock(&dev->struct_mutex);
  449. return 0;
  450. }
  451. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  452. {
  453. struct drm_info_node *node = (struct drm_info_node *) m->private;
  454. struct drm_device *dev = node->minor->dev;
  455. drm_i915_private_t *dev_priv = dev->dev_private;
  456. int i, ret;
  457. ret = mutex_lock_interruptible(&dev->struct_mutex);
  458. if (ret)
  459. return ret;
  460. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  461. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  462. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  463. struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
  464. seq_printf(m, "Fence %d, pin count = %d, object = ",
  465. i, dev_priv->fence_regs[i].pin_count);
  466. if (obj == NULL)
  467. seq_printf(m, "unused");
  468. else
  469. describe_obj(m, obj);
  470. seq_printf(m, "\n");
  471. }
  472. mutex_unlock(&dev->struct_mutex);
  473. return 0;
  474. }
  475. static int i915_hws_info(struct seq_file *m, void *data)
  476. {
  477. struct drm_info_node *node = (struct drm_info_node *) m->private;
  478. struct drm_device *dev = node->minor->dev;
  479. drm_i915_private_t *dev_priv = dev->dev_private;
  480. struct intel_ring_buffer *ring;
  481. const u32 *hws;
  482. int i;
  483. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  484. hws = ring->status_page.page_addr;
  485. if (hws == NULL)
  486. return 0;
  487. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  488. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  489. i * 4,
  490. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  491. }
  492. return 0;
  493. }
  494. static const char *ring_str(int ring)
  495. {
  496. switch (ring) {
  497. case RCS: return "render";
  498. case VCS: return "bsd";
  499. case BCS: return "blt";
  500. default: return "";
  501. }
  502. }
  503. static const char *pin_flag(int pinned)
  504. {
  505. if (pinned > 0)
  506. return " P";
  507. else if (pinned < 0)
  508. return " p";
  509. else
  510. return "";
  511. }
  512. static const char *tiling_flag(int tiling)
  513. {
  514. switch (tiling) {
  515. default:
  516. case I915_TILING_NONE: return "";
  517. case I915_TILING_X: return " X";
  518. case I915_TILING_Y: return " Y";
  519. }
  520. }
  521. static const char *dirty_flag(int dirty)
  522. {
  523. return dirty ? " dirty" : "";
  524. }
  525. static const char *purgeable_flag(int purgeable)
  526. {
  527. return purgeable ? " purgeable" : "";
  528. }
  529. static void print_error_buffers(struct seq_file *m,
  530. const char *name,
  531. struct drm_i915_error_buffer *err,
  532. int count)
  533. {
  534. seq_printf(m, "%s [%d]:\n", name, count);
  535. while (count--) {
  536. seq_printf(m, " %08x %8u %02x %02x %x %x%s%s%s%s%s%s%s",
  537. err->gtt_offset,
  538. err->size,
  539. err->read_domains,
  540. err->write_domain,
  541. err->rseqno, err->wseqno,
  542. pin_flag(err->pinned),
  543. tiling_flag(err->tiling),
  544. dirty_flag(err->dirty),
  545. purgeable_flag(err->purgeable),
  546. err->ring != -1 ? " " : "",
  547. ring_str(err->ring),
  548. cache_level_str(err->cache_level));
  549. if (err->name)
  550. seq_printf(m, " (name: %d)", err->name);
  551. if (err->fence_reg != I915_FENCE_REG_NONE)
  552. seq_printf(m, " (fence: %d)", err->fence_reg);
  553. seq_printf(m, "\n");
  554. err++;
  555. }
  556. }
  557. static void i915_ring_error_state(struct seq_file *m,
  558. struct drm_device *dev,
  559. struct drm_i915_error_state *error,
  560. unsigned ring)
  561. {
  562. BUG_ON(ring >= I915_NUM_RINGS); /* shut up confused gcc */
  563. seq_printf(m, "%s command stream:\n", ring_str(ring));
  564. seq_printf(m, " HEAD: 0x%08x\n", error->head[ring]);
  565. seq_printf(m, " TAIL: 0x%08x\n", error->tail[ring]);
  566. seq_printf(m, " CTL: 0x%08x\n", error->ctl[ring]);
  567. seq_printf(m, " ACTHD: 0x%08x\n", error->acthd[ring]);
  568. seq_printf(m, " IPEIR: 0x%08x\n", error->ipeir[ring]);
  569. seq_printf(m, " IPEHR: 0x%08x\n", error->ipehr[ring]);
  570. seq_printf(m, " INSTDONE: 0x%08x\n", error->instdone[ring]);
  571. if (ring == RCS && INTEL_INFO(dev)->gen >= 4)
  572. seq_printf(m, " BBADDR: 0x%08llx\n", error->bbaddr);
  573. if (INTEL_INFO(dev)->gen >= 4)
  574. seq_printf(m, " INSTPS: 0x%08x\n", error->instps[ring]);
  575. seq_printf(m, " INSTPM: 0x%08x\n", error->instpm[ring]);
  576. seq_printf(m, " FADDR: 0x%08x\n", error->faddr[ring]);
  577. if (INTEL_INFO(dev)->gen >= 6) {
  578. seq_printf(m, " RC PSMI: 0x%08x\n", error->rc_psmi[ring]);
  579. seq_printf(m, " FAULT_REG: 0x%08x\n", error->fault_reg[ring]);
  580. seq_printf(m, " SYNC_0: 0x%08x [last synced 0x%08x]\n",
  581. error->semaphore_mboxes[ring][0],
  582. error->semaphore_seqno[ring][0]);
  583. seq_printf(m, " SYNC_1: 0x%08x [last synced 0x%08x]\n",
  584. error->semaphore_mboxes[ring][1],
  585. error->semaphore_seqno[ring][1]);
  586. }
  587. seq_printf(m, " seqno: 0x%08x\n", error->seqno[ring]);
  588. seq_printf(m, " waiting: %s\n", yesno(error->waiting[ring]));
  589. seq_printf(m, " ring->head: 0x%08x\n", error->cpu_ring_head[ring]);
  590. seq_printf(m, " ring->tail: 0x%08x\n", error->cpu_ring_tail[ring]);
  591. }
  592. struct i915_error_state_file_priv {
  593. struct drm_device *dev;
  594. struct drm_i915_error_state *error;
  595. };
  596. static int i915_error_state(struct seq_file *m, void *unused)
  597. {
  598. struct i915_error_state_file_priv *error_priv = m->private;
  599. struct drm_device *dev = error_priv->dev;
  600. drm_i915_private_t *dev_priv = dev->dev_private;
  601. struct drm_i915_error_state *error = error_priv->error;
  602. struct intel_ring_buffer *ring;
  603. int i, j, page, offset, elt;
  604. if (!error) {
  605. seq_printf(m, "no error state collected\n");
  606. return 0;
  607. }
  608. seq_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
  609. error->time.tv_usec);
  610. seq_printf(m, "Kernel: " UTS_RELEASE "\n");
  611. seq_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
  612. seq_printf(m, "EIR: 0x%08x\n", error->eir);
  613. seq_printf(m, "IER: 0x%08x\n", error->ier);
  614. seq_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
  615. seq_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
  616. seq_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
  617. seq_printf(m, "CCID: 0x%08x\n", error->ccid);
  618. for (i = 0; i < dev_priv->num_fence_regs; i++)
  619. seq_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
  620. for (i = 0; i < ARRAY_SIZE(error->extra_instdone); i++)
  621. seq_printf(m, " INSTDONE_%d: 0x%08x\n", i, error->extra_instdone[i]);
  622. if (INTEL_INFO(dev)->gen >= 6) {
  623. seq_printf(m, "ERROR: 0x%08x\n", error->error);
  624. seq_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
  625. }
  626. if (INTEL_INFO(dev)->gen == 7)
  627. seq_printf(m, "ERR_INT: 0x%08x\n", error->err_int);
  628. for_each_ring(ring, dev_priv, i)
  629. i915_ring_error_state(m, dev, error, i);
  630. if (error->active_bo)
  631. print_error_buffers(m, "Active",
  632. error->active_bo,
  633. error->active_bo_count);
  634. if (error->pinned_bo)
  635. print_error_buffers(m, "Pinned",
  636. error->pinned_bo,
  637. error->pinned_bo_count);
  638. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  639. struct drm_i915_error_object *obj;
  640. if ((obj = error->ring[i].batchbuffer)) {
  641. seq_printf(m, "%s --- gtt_offset = 0x%08x\n",
  642. dev_priv->ring[i].name,
  643. obj->gtt_offset);
  644. offset = 0;
  645. for (page = 0; page < obj->page_count; page++) {
  646. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  647. seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
  648. offset += 4;
  649. }
  650. }
  651. }
  652. if (error->ring[i].num_requests) {
  653. seq_printf(m, "%s --- %d requests\n",
  654. dev_priv->ring[i].name,
  655. error->ring[i].num_requests);
  656. for (j = 0; j < error->ring[i].num_requests; j++) {
  657. seq_printf(m, " seqno 0x%08x, emitted %ld, tail 0x%08x\n",
  658. error->ring[i].requests[j].seqno,
  659. error->ring[i].requests[j].jiffies,
  660. error->ring[i].requests[j].tail);
  661. }
  662. }
  663. if ((obj = error->ring[i].ringbuffer)) {
  664. seq_printf(m, "%s --- ringbuffer = 0x%08x\n",
  665. dev_priv->ring[i].name,
  666. obj->gtt_offset);
  667. offset = 0;
  668. for (page = 0; page < obj->page_count; page++) {
  669. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  670. seq_printf(m, "%08x : %08x\n",
  671. offset,
  672. obj->pages[page][elt]);
  673. offset += 4;
  674. }
  675. }
  676. }
  677. }
  678. if (error->overlay)
  679. intel_overlay_print_error_state(m, error->overlay);
  680. if (error->display)
  681. intel_display_print_error_state(m, dev, error->display);
  682. return 0;
  683. }
  684. static ssize_t
  685. i915_error_state_write(struct file *filp,
  686. const char __user *ubuf,
  687. size_t cnt,
  688. loff_t *ppos)
  689. {
  690. struct seq_file *m = filp->private_data;
  691. struct i915_error_state_file_priv *error_priv = m->private;
  692. struct drm_device *dev = error_priv->dev;
  693. int ret;
  694. DRM_DEBUG_DRIVER("Resetting error state\n");
  695. ret = mutex_lock_interruptible(&dev->struct_mutex);
  696. if (ret)
  697. return ret;
  698. i915_destroy_error_state(dev);
  699. mutex_unlock(&dev->struct_mutex);
  700. return cnt;
  701. }
  702. static int i915_error_state_open(struct inode *inode, struct file *file)
  703. {
  704. struct drm_device *dev = inode->i_private;
  705. drm_i915_private_t *dev_priv = dev->dev_private;
  706. struct i915_error_state_file_priv *error_priv;
  707. unsigned long flags;
  708. error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
  709. if (!error_priv)
  710. return -ENOMEM;
  711. error_priv->dev = dev;
  712. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  713. error_priv->error = dev_priv->gpu_error.first_error;
  714. if (error_priv->error)
  715. kref_get(&error_priv->error->ref);
  716. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  717. return single_open(file, i915_error_state, error_priv);
  718. }
  719. static int i915_error_state_release(struct inode *inode, struct file *file)
  720. {
  721. struct seq_file *m = file->private_data;
  722. struct i915_error_state_file_priv *error_priv = m->private;
  723. if (error_priv->error)
  724. kref_put(&error_priv->error->ref, i915_error_state_free);
  725. kfree(error_priv);
  726. return single_release(inode, file);
  727. }
  728. static const struct file_operations i915_error_state_fops = {
  729. .owner = THIS_MODULE,
  730. .open = i915_error_state_open,
  731. .read = seq_read,
  732. .write = i915_error_state_write,
  733. .llseek = default_llseek,
  734. .release = i915_error_state_release,
  735. };
  736. static ssize_t
  737. i915_next_seqno_read(struct file *filp,
  738. char __user *ubuf,
  739. size_t max,
  740. loff_t *ppos)
  741. {
  742. struct drm_device *dev = filp->private_data;
  743. drm_i915_private_t *dev_priv = dev->dev_private;
  744. char buf[80];
  745. int len;
  746. int ret;
  747. ret = mutex_lock_interruptible(&dev->struct_mutex);
  748. if (ret)
  749. return ret;
  750. len = snprintf(buf, sizeof(buf),
  751. "next_seqno : 0x%x\n",
  752. dev_priv->next_seqno);
  753. mutex_unlock(&dev->struct_mutex);
  754. if (len > sizeof(buf))
  755. len = sizeof(buf);
  756. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  757. }
  758. static ssize_t
  759. i915_next_seqno_write(struct file *filp,
  760. const char __user *ubuf,
  761. size_t cnt,
  762. loff_t *ppos)
  763. {
  764. struct drm_device *dev = filp->private_data;
  765. char buf[20];
  766. u32 val = 1;
  767. int ret;
  768. if (cnt > 0) {
  769. if (cnt > sizeof(buf) - 1)
  770. return -EINVAL;
  771. if (copy_from_user(buf, ubuf, cnt))
  772. return -EFAULT;
  773. buf[cnt] = 0;
  774. ret = kstrtouint(buf, 0, &val);
  775. if (ret < 0)
  776. return ret;
  777. }
  778. ret = mutex_lock_interruptible(&dev->struct_mutex);
  779. if (ret)
  780. return ret;
  781. ret = i915_gem_set_seqno(dev, val);
  782. mutex_unlock(&dev->struct_mutex);
  783. return ret ?: cnt;
  784. }
  785. static const struct file_operations i915_next_seqno_fops = {
  786. .owner = THIS_MODULE,
  787. .open = simple_open,
  788. .read = i915_next_seqno_read,
  789. .write = i915_next_seqno_write,
  790. .llseek = default_llseek,
  791. };
  792. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  793. {
  794. struct drm_info_node *node = (struct drm_info_node *) m->private;
  795. struct drm_device *dev = node->minor->dev;
  796. drm_i915_private_t *dev_priv = dev->dev_private;
  797. u16 crstanddelay;
  798. int ret;
  799. ret = mutex_lock_interruptible(&dev->struct_mutex);
  800. if (ret)
  801. return ret;
  802. crstanddelay = I915_READ16(CRSTANDVID);
  803. mutex_unlock(&dev->struct_mutex);
  804. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  805. return 0;
  806. }
  807. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  808. {
  809. struct drm_info_node *node = (struct drm_info_node *) m->private;
  810. struct drm_device *dev = node->minor->dev;
  811. drm_i915_private_t *dev_priv = dev->dev_private;
  812. int ret;
  813. if (IS_GEN5(dev)) {
  814. u16 rgvswctl = I915_READ16(MEMSWCTL);
  815. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  816. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  817. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  818. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  819. MEMSTAT_VID_SHIFT);
  820. seq_printf(m, "Current P-state: %d\n",
  821. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  822. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  823. u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  824. u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  825. u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  826. u32 rpstat, cagf;
  827. u32 rpupei, rpcurup, rpprevup;
  828. u32 rpdownei, rpcurdown, rpprevdown;
  829. int max_freq;
  830. /* RPSTAT1 is in the GT power well */
  831. ret = mutex_lock_interruptible(&dev->struct_mutex);
  832. if (ret)
  833. return ret;
  834. gen6_gt_force_wake_get(dev_priv);
  835. rpstat = I915_READ(GEN6_RPSTAT1);
  836. rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
  837. rpcurup = I915_READ(GEN6_RP_CUR_UP);
  838. rpprevup = I915_READ(GEN6_RP_PREV_UP);
  839. rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
  840. rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
  841. rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
  842. if (IS_HASWELL(dev))
  843. cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
  844. else
  845. cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
  846. cagf *= GT_FREQUENCY_MULTIPLIER;
  847. gen6_gt_force_wake_put(dev_priv);
  848. mutex_unlock(&dev->struct_mutex);
  849. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  850. seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
  851. seq_printf(m, "Render p-state ratio: %d\n",
  852. (gt_perf_status & 0xff00) >> 8);
  853. seq_printf(m, "Render p-state VID: %d\n",
  854. gt_perf_status & 0xff);
  855. seq_printf(m, "Render p-state limit: %d\n",
  856. rp_state_limits & 0xff);
  857. seq_printf(m, "CAGF: %dMHz\n", cagf);
  858. seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
  859. GEN6_CURICONT_MASK);
  860. seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
  861. GEN6_CURBSYTAVG_MASK);
  862. seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
  863. GEN6_CURBSYTAVG_MASK);
  864. seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
  865. GEN6_CURIAVG_MASK);
  866. seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
  867. GEN6_CURBSYTAVG_MASK);
  868. seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
  869. GEN6_CURBSYTAVG_MASK);
  870. max_freq = (rp_state_cap & 0xff0000) >> 16;
  871. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  872. max_freq * GT_FREQUENCY_MULTIPLIER);
  873. max_freq = (rp_state_cap & 0xff00) >> 8;
  874. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  875. max_freq * GT_FREQUENCY_MULTIPLIER);
  876. max_freq = rp_state_cap & 0xff;
  877. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  878. max_freq * GT_FREQUENCY_MULTIPLIER);
  879. } else {
  880. seq_printf(m, "no P-state info available\n");
  881. }
  882. return 0;
  883. }
  884. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  885. {
  886. struct drm_info_node *node = (struct drm_info_node *) m->private;
  887. struct drm_device *dev = node->minor->dev;
  888. drm_i915_private_t *dev_priv = dev->dev_private;
  889. u32 delayfreq;
  890. int ret, i;
  891. ret = mutex_lock_interruptible(&dev->struct_mutex);
  892. if (ret)
  893. return ret;
  894. for (i = 0; i < 16; i++) {
  895. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  896. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  897. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  898. }
  899. mutex_unlock(&dev->struct_mutex);
  900. return 0;
  901. }
  902. static inline int MAP_TO_MV(int map)
  903. {
  904. return 1250 - (map * 25);
  905. }
  906. static int i915_inttoext_table(struct seq_file *m, void *unused)
  907. {
  908. struct drm_info_node *node = (struct drm_info_node *) m->private;
  909. struct drm_device *dev = node->minor->dev;
  910. drm_i915_private_t *dev_priv = dev->dev_private;
  911. u32 inttoext;
  912. int ret, i;
  913. ret = mutex_lock_interruptible(&dev->struct_mutex);
  914. if (ret)
  915. return ret;
  916. for (i = 1; i <= 32; i++) {
  917. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  918. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  919. }
  920. mutex_unlock(&dev->struct_mutex);
  921. return 0;
  922. }
  923. static int ironlake_drpc_info(struct seq_file *m)
  924. {
  925. struct drm_info_node *node = (struct drm_info_node *) m->private;
  926. struct drm_device *dev = node->minor->dev;
  927. drm_i915_private_t *dev_priv = dev->dev_private;
  928. u32 rgvmodectl, rstdbyctl;
  929. u16 crstandvid;
  930. int ret;
  931. ret = mutex_lock_interruptible(&dev->struct_mutex);
  932. if (ret)
  933. return ret;
  934. rgvmodectl = I915_READ(MEMMODECTL);
  935. rstdbyctl = I915_READ(RSTDBYCTL);
  936. crstandvid = I915_READ16(CRSTANDVID);
  937. mutex_unlock(&dev->struct_mutex);
  938. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  939. "yes" : "no");
  940. seq_printf(m, "Boost freq: %d\n",
  941. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  942. MEMMODE_BOOST_FREQ_SHIFT);
  943. seq_printf(m, "HW control enabled: %s\n",
  944. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  945. seq_printf(m, "SW control enabled: %s\n",
  946. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  947. seq_printf(m, "Gated voltage change: %s\n",
  948. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  949. seq_printf(m, "Starting frequency: P%d\n",
  950. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  951. seq_printf(m, "Max P-state: P%d\n",
  952. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  953. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  954. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  955. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  956. seq_printf(m, "Render standby enabled: %s\n",
  957. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  958. seq_printf(m, "Current RS state: ");
  959. switch (rstdbyctl & RSX_STATUS_MASK) {
  960. case RSX_STATUS_ON:
  961. seq_printf(m, "on\n");
  962. break;
  963. case RSX_STATUS_RC1:
  964. seq_printf(m, "RC1\n");
  965. break;
  966. case RSX_STATUS_RC1E:
  967. seq_printf(m, "RC1E\n");
  968. break;
  969. case RSX_STATUS_RS1:
  970. seq_printf(m, "RS1\n");
  971. break;
  972. case RSX_STATUS_RS2:
  973. seq_printf(m, "RS2 (RC6)\n");
  974. break;
  975. case RSX_STATUS_RS3:
  976. seq_printf(m, "RC3 (RC6+)\n");
  977. break;
  978. default:
  979. seq_printf(m, "unknown\n");
  980. break;
  981. }
  982. return 0;
  983. }
  984. static int gen6_drpc_info(struct seq_file *m)
  985. {
  986. struct drm_info_node *node = (struct drm_info_node *) m->private;
  987. struct drm_device *dev = node->minor->dev;
  988. struct drm_i915_private *dev_priv = dev->dev_private;
  989. u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
  990. unsigned forcewake_count;
  991. int count=0, ret;
  992. ret = mutex_lock_interruptible(&dev->struct_mutex);
  993. if (ret)
  994. return ret;
  995. spin_lock_irq(&dev_priv->gt_lock);
  996. forcewake_count = dev_priv->forcewake_count;
  997. spin_unlock_irq(&dev_priv->gt_lock);
  998. if (forcewake_count) {
  999. seq_printf(m, "RC information inaccurate because somebody "
  1000. "holds a forcewake reference \n");
  1001. } else {
  1002. /* NB: we cannot use forcewake, else we read the wrong values */
  1003. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  1004. udelay(10);
  1005. seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
  1006. }
  1007. gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
  1008. trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4);
  1009. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  1010. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  1011. mutex_unlock(&dev->struct_mutex);
  1012. mutex_lock(&dev_priv->rps.hw_lock);
  1013. sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  1014. mutex_unlock(&dev_priv->rps.hw_lock);
  1015. seq_printf(m, "Video Turbo Mode: %s\n",
  1016. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  1017. seq_printf(m, "HW control enabled: %s\n",
  1018. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  1019. seq_printf(m, "SW control enabled: %s\n",
  1020. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  1021. GEN6_RP_MEDIA_SW_MODE));
  1022. seq_printf(m, "RC1e Enabled: %s\n",
  1023. yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
  1024. seq_printf(m, "RC6 Enabled: %s\n",
  1025. yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
  1026. seq_printf(m, "Deep RC6 Enabled: %s\n",
  1027. yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
  1028. seq_printf(m, "Deepest RC6 Enabled: %s\n",
  1029. yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
  1030. seq_printf(m, "Current RC state: ");
  1031. switch (gt_core_status & GEN6_RCn_MASK) {
  1032. case GEN6_RC0:
  1033. if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
  1034. seq_printf(m, "Core Power Down\n");
  1035. else
  1036. seq_printf(m, "on\n");
  1037. break;
  1038. case GEN6_RC3:
  1039. seq_printf(m, "RC3\n");
  1040. break;
  1041. case GEN6_RC6:
  1042. seq_printf(m, "RC6\n");
  1043. break;
  1044. case GEN6_RC7:
  1045. seq_printf(m, "RC7\n");
  1046. break;
  1047. default:
  1048. seq_printf(m, "Unknown\n");
  1049. break;
  1050. }
  1051. seq_printf(m, "Core Power Down: %s\n",
  1052. yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
  1053. /* Not exactly sure what this is */
  1054. seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
  1055. I915_READ(GEN6_GT_GFX_RC6_LOCKED));
  1056. seq_printf(m, "RC6 residency since boot: %u\n",
  1057. I915_READ(GEN6_GT_GFX_RC6));
  1058. seq_printf(m, "RC6+ residency since boot: %u\n",
  1059. I915_READ(GEN6_GT_GFX_RC6p));
  1060. seq_printf(m, "RC6++ residency since boot: %u\n",
  1061. I915_READ(GEN6_GT_GFX_RC6pp));
  1062. seq_printf(m, "RC6 voltage: %dmV\n",
  1063. GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
  1064. seq_printf(m, "RC6+ voltage: %dmV\n",
  1065. GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
  1066. seq_printf(m, "RC6++ voltage: %dmV\n",
  1067. GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
  1068. return 0;
  1069. }
  1070. static int i915_drpc_info(struct seq_file *m, void *unused)
  1071. {
  1072. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1073. struct drm_device *dev = node->minor->dev;
  1074. if (IS_GEN6(dev) || IS_GEN7(dev))
  1075. return gen6_drpc_info(m);
  1076. else
  1077. return ironlake_drpc_info(m);
  1078. }
  1079. static int i915_fbc_status(struct seq_file *m, void *unused)
  1080. {
  1081. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1082. struct drm_device *dev = node->minor->dev;
  1083. drm_i915_private_t *dev_priv = dev->dev_private;
  1084. if (!I915_HAS_FBC(dev)) {
  1085. seq_printf(m, "FBC unsupported on this chipset\n");
  1086. return 0;
  1087. }
  1088. if (intel_fbc_enabled(dev)) {
  1089. seq_printf(m, "FBC enabled\n");
  1090. } else {
  1091. seq_printf(m, "FBC disabled: ");
  1092. switch (dev_priv->no_fbc_reason) {
  1093. case FBC_NO_OUTPUT:
  1094. seq_printf(m, "no outputs");
  1095. break;
  1096. case FBC_STOLEN_TOO_SMALL:
  1097. seq_printf(m, "not enough stolen memory");
  1098. break;
  1099. case FBC_UNSUPPORTED_MODE:
  1100. seq_printf(m, "mode not supported");
  1101. break;
  1102. case FBC_MODE_TOO_LARGE:
  1103. seq_printf(m, "mode too large");
  1104. break;
  1105. case FBC_BAD_PLANE:
  1106. seq_printf(m, "FBC unsupported on plane");
  1107. break;
  1108. case FBC_NOT_TILED:
  1109. seq_printf(m, "scanout buffer not tiled");
  1110. break;
  1111. case FBC_MULTIPLE_PIPES:
  1112. seq_printf(m, "multiple pipes are enabled");
  1113. break;
  1114. case FBC_MODULE_PARAM:
  1115. seq_printf(m, "disabled per module param (default off)");
  1116. break;
  1117. default:
  1118. seq_printf(m, "unknown reason");
  1119. }
  1120. seq_printf(m, "\n");
  1121. }
  1122. return 0;
  1123. }
  1124. static int i915_sr_status(struct seq_file *m, void *unused)
  1125. {
  1126. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1127. struct drm_device *dev = node->minor->dev;
  1128. drm_i915_private_t *dev_priv = dev->dev_private;
  1129. bool sr_enabled = false;
  1130. if (HAS_PCH_SPLIT(dev))
  1131. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  1132. else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
  1133. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  1134. else if (IS_I915GM(dev))
  1135. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  1136. else if (IS_PINEVIEW(dev))
  1137. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  1138. seq_printf(m, "self-refresh: %s\n",
  1139. sr_enabled ? "enabled" : "disabled");
  1140. return 0;
  1141. }
  1142. static int i915_emon_status(struct seq_file *m, void *unused)
  1143. {
  1144. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1145. struct drm_device *dev = node->minor->dev;
  1146. drm_i915_private_t *dev_priv = dev->dev_private;
  1147. unsigned long temp, chipset, gfx;
  1148. int ret;
  1149. if (!IS_GEN5(dev))
  1150. return -ENODEV;
  1151. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1152. if (ret)
  1153. return ret;
  1154. temp = i915_mch_val(dev_priv);
  1155. chipset = i915_chipset_val(dev_priv);
  1156. gfx = i915_gfx_val(dev_priv);
  1157. mutex_unlock(&dev->struct_mutex);
  1158. seq_printf(m, "GMCH temp: %ld\n", temp);
  1159. seq_printf(m, "Chipset power: %ld\n", chipset);
  1160. seq_printf(m, "GFX power: %ld\n", gfx);
  1161. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  1162. return 0;
  1163. }
  1164. static int i915_ring_freq_table(struct seq_file *m, void *unused)
  1165. {
  1166. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1167. struct drm_device *dev = node->minor->dev;
  1168. drm_i915_private_t *dev_priv = dev->dev_private;
  1169. int ret;
  1170. int gpu_freq, ia_freq;
  1171. if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
  1172. seq_printf(m, "unsupported on this chipset\n");
  1173. return 0;
  1174. }
  1175. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1176. if (ret)
  1177. return ret;
  1178. seq_printf(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\n");
  1179. for (gpu_freq = dev_priv->rps.min_delay;
  1180. gpu_freq <= dev_priv->rps.max_delay;
  1181. gpu_freq++) {
  1182. ia_freq = gpu_freq;
  1183. sandybridge_pcode_read(dev_priv,
  1184. GEN6_PCODE_READ_MIN_FREQ_TABLE,
  1185. &ia_freq);
  1186. seq_printf(m, "%d\t\t%d\n", gpu_freq * GT_FREQUENCY_MULTIPLIER, ia_freq * 100);
  1187. }
  1188. mutex_unlock(&dev_priv->rps.hw_lock);
  1189. return 0;
  1190. }
  1191. static int i915_gfxec(struct seq_file *m, void *unused)
  1192. {
  1193. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1194. struct drm_device *dev = node->minor->dev;
  1195. drm_i915_private_t *dev_priv = dev->dev_private;
  1196. int ret;
  1197. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1198. if (ret)
  1199. return ret;
  1200. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  1201. mutex_unlock(&dev->struct_mutex);
  1202. return 0;
  1203. }
  1204. static int i915_opregion(struct seq_file *m, void *unused)
  1205. {
  1206. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1207. struct drm_device *dev = node->minor->dev;
  1208. drm_i915_private_t *dev_priv = dev->dev_private;
  1209. struct intel_opregion *opregion = &dev_priv->opregion;
  1210. void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
  1211. int ret;
  1212. if (data == NULL)
  1213. return -ENOMEM;
  1214. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1215. if (ret)
  1216. goto out;
  1217. if (opregion->header) {
  1218. memcpy_fromio(data, opregion->header, OPREGION_SIZE);
  1219. seq_write(m, data, OPREGION_SIZE);
  1220. }
  1221. mutex_unlock(&dev->struct_mutex);
  1222. out:
  1223. kfree(data);
  1224. return 0;
  1225. }
  1226. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  1227. {
  1228. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1229. struct drm_device *dev = node->minor->dev;
  1230. drm_i915_private_t *dev_priv = dev->dev_private;
  1231. struct intel_fbdev *ifbdev;
  1232. struct intel_framebuffer *fb;
  1233. int ret;
  1234. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1235. if (ret)
  1236. return ret;
  1237. ifbdev = dev_priv->fbdev;
  1238. fb = to_intel_framebuffer(ifbdev->helper.fb);
  1239. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1240. fb->base.width,
  1241. fb->base.height,
  1242. fb->base.depth,
  1243. fb->base.bits_per_pixel,
  1244. atomic_read(&fb->base.refcount.refcount));
  1245. describe_obj(m, fb->obj);
  1246. seq_printf(m, "\n");
  1247. mutex_unlock(&dev->mode_config.mutex);
  1248. mutex_lock(&dev->mode_config.fb_lock);
  1249. list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
  1250. if (&fb->base == ifbdev->helper.fb)
  1251. continue;
  1252. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1253. fb->base.width,
  1254. fb->base.height,
  1255. fb->base.depth,
  1256. fb->base.bits_per_pixel,
  1257. atomic_read(&fb->base.refcount.refcount));
  1258. describe_obj(m, fb->obj);
  1259. seq_printf(m, "\n");
  1260. }
  1261. mutex_unlock(&dev->mode_config.fb_lock);
  1262. return 0;
  1263. }
  1264. static int i915_context_status(struct seq_file *m, void *unused)
  1265. {
  1266. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1267. struct drm_device *dev = node->minor->dev;
  1268. drm_i915_private_t *dev_priv = dev->dev_private;
  1269. struct intel_ring_buffer *ring;
  1270. int ret, i;
  1271. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1272. if (ret)
  1273. return ret;
  1274. if (dev_priv->ips.pwrctx) {
  1275. seq_printf(m, "power context ");
  1276. describe_obj(m, dev_priv->ips.pwrctx);
  1277. seq_printf(m, "\n");
  1278. }
  1279. if (dev_priv->ips.renderctx) {
  1280. seq_printf(m, "render context ");
  1281. describe_obj(m, dev_priv->ips.renderctx);
  1282. seq_printf(m, "\n");
  1283. }
  1284. for_each_ring(ring, dev_priv, i) {
  1285. if (ring->default_context) {
  1286. seq_printf(m, "HW default context %s ring ", ring->name);
  1287. describe_obj(m, ring->default_context->obj);
  1288. seq_printf(m, "\n");
  1289. }
  1290. }
  1291. mutex_unlock(&dev->mode_config.mutex);
  1292. return 0;
  1293. }
  1294. static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
  1295. {
  1296. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1297. struct drm_device *dev = node->minor->dev;
  1298. struct drm_i915_private *dev_priv = dev->dev_private;
  1299. unsigned forcewake_count;
  1300. spin_lock_irq(&dev_priv->gt_lock);
  1301. forcewake_count = dev_priv->forcewake_count;
  1302. spin_unlock_irq(&dev_priv->gt_lock);
  1303. seq_printf(m, "forcewake count = %u\n", forcewake_count);
  1304. return 0;
  1305. }
  1306. static const char *swizzle_string(unsigned swizzle)
  1307. {
  1308. switch(swizzle) {
  1309. case I915_BIT_6_SWIZZLE_NONE:
  1310. return "none";
  1311. case I915_BIT_6_SWIZZLE_9:
  1312. return "bit9";
  1313. case I915_BIT_6_SWIZZLE_9_10:
  1314. return "bit9/bit10";
  1315. case I915_BIT_6_SWIZZLE_9_11:
  1316. return "bit9/bit11";
  1317. case I915_BIT_6_SWIZZLE_9_10_11:
  1318. return "bit9/bit10/bit11";
  1319. case I915_BIT_6_SWIZZLE_9_17:
  1320. return "bit9/bit17";
  1321. case I915_BIT_6_SWIZZLE_9_10_17:
  1322. return "bit9/bit10/bit17";
  1323. case I915_BIT_6_SWIZZLE_UNKNOWN:
  1324. return "unknown";
  1325. }
  1326. return "bug";
  1327. }
  1328. static int i915_swizzle_info(struct seq_file *m, void *data)
  1329. {
  1330. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1331. struct drm_device *dev = node->minor->dev;
  1332. struct drm_i915_private *dev_priv = dev->dev_private;
  1333. int ret;
  1334. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1335. if (ret)
  1336. return ret;
  1337. seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
  1338. swizzle_string(dev_priv->mm.bit_6_swizzle_x));
  1339. seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
  1340. swizzle_string(dev_priv->mm.bit_6_swizzle_y));
  1341. if (IS_GEN3(dev) || IS_GEN4(dev)) {
  1342. seq_printf(m, "DDC = 0x%08x\n",
  1343. I915_READ(DCC));
  1344. seq_printf(m, "C0DRB3 = 0x%04x\n",
  1345. I915_READ16(C0DRB3));
  1346. seq_printf(m, "C1DRB3 = 0x%04x\n",
  1347. I915_READ16(C1DRB3));
  1348. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1349. seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
  1350. I915_READ(MAD_DIMM_C0));
  1351. seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
  1352. I915_READ(MAD_DIMM_C1));
  1353. seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
  1354. I915_READ(MAD_DIMM_C2));
  1355. seq_printf(m, "TILECTL = 0x%08x\n",
  1356. I915_READ(TILECTL));
  1357. seq_printf(m, "ARB_MODE = 0x%08x\n",
  1358. I915_READ(ARB_MODE));
  1359. seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
  1360. I915_READ(DISP_ARB_CTL));
  1361. }
  1362. mutex_unlock(&dev->struct_mutex);
  1363. return 0;
  1364. }
  1365. static int i915_ppgtt_info(struct seq_file *m, void *data)
  1366. {
  1367. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1368. struct drm_device *dev = node->minor->dev;
  1369. struct drm_i915_private *dev_priv = dev->dev_private;
  1370. struct intel_ring_buffer *ring;
  1371. int i, ret;
  1372. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1373. if (ret)
  1374. return ret;
  1375. if (INTEL_INFO(dev)->gen == 6)
  1376. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
  1377. for_each_ring(ring, dev_priv, i) {
  1378. seq_printf(m, "%s\n", ring->name);
  1379. if (INTEL_INFO(dev)->gen == 7)
  1380. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
  1381. seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
  1382. seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
  1383. seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
  1384. }
  1385. if (dev_priv->mm.aliasing_ppgtt) {
  1386. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1387. seq_printf(m, "aliasing PPGTT:\n");
  1388. seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
  1389. }
  1390. seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
  1391. mutex_unlock(&dev->struct_mutex);
  1392. return 0;
  1393. }
  1394. static int i915_dpio_info(struct seq_file *m, void *data)
  1395. {
  1396. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1397. struct drm_device *dev = node->minor->dev;
  1398. struct drm_i915_private *dev_priv = dev->dev_private;
  1399. int ret;
  1400. if (!IS_VALLEYVIEW(dev)) {
  1401. seq_printf(m, "unsupported\n");
  1402. return 0;
  1403. }
  1404. ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
  1405. if (ret)
  1406. return ret;
  1407. seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
  1408. seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
  1409. intel_dpio_read(dev_priv, _DPIO_DIV_A));
  1410. seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
  1411. intel_dpio_read(dev_priv, _DPIO_DIV_B));
  1412. seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
  1413. intel_dpio_read(dev_priv, _DPIO_REFSFR_A));
  1414. seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
  1415. intel_dpio_read(dev_priv, _DPIO_REFSFR_B));
  1416. seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
  1417. intel_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
  1418. seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
  1419. intel_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
  1420. seq_printf(m, "DPIO_LFP_COEFF_A: 0x%08x\n",
  1421. intel_dpio_read(dev_priv, _DPIO_LFP_COEFF_A));
  1422. seq_printf(m, "DPIO_LFP_COEFF_B: 0x%08x\n",
  1423. intel_dpio_read(dev_priv, _DPIO_LFP_COEFF_B));
  1424. seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
  1425. intel_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
  1426. mutex_unlock(&dev_priv->dpio_lock);
  1427. return 0;
  1428. }
  1429. static ssize_t
  1430. i915_wedged_read(struct file *filp,
  1431. char __user *ubuf,
  1432. size_t max,
  1433. loff_t *ppos)
  1434. {
  1435. struct drm_device *dev = filp->private_data;
  1436. drm_i915_private_t *dev_priv = dev->dev_private;
  1437. char buf[80];
  1438. int len;
  1439. len = snprintf(buf, sizeof(buf),
  1440. "wedged : %d\n",
  1441. atomic_read(&dev_priv->gpu_error.reset_counter));
  1442. if (len > sizeof(buf))
  1443. len = sizeof(buf);
  1444. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1445. }
  1446. static ssize_t
  1447. i915_wedged_write(struct file *filp,
  1448. const char __user *ubuf,
  1449. size_t cnt,
  1450. loff_t *ppos)
  1451. {
  1452. struct drm_device *dev = filp->private_data;
  1453. char buf[20];
  1454. int val = 1;
  1455. if (cnt > 0) {
  1456. if (cnt > sizeof(buf) - 1)
  1457. return -EINVAL;
  1458. if (copy_from_user(buf, ubuf, cnt))
  1459. return -EFAULT;
  1460. buf[cnt] = 0;
  1461. val = simple_strtoul(buf, NULL, 0);
  1462. }
  1463. DRM_INFO("Manually setting wedged to %d\n", val);
  1464. i915_handle_error(dev, val);
  1465. return cnt;
  1466. }
  1467. static const struct file_operations i915_wedged_fops = {
  1468. .owner = THIS_MODULE,
  1469. .open = simple_open,
  1470. .read = i915_wedged_read,
  1471. .write = i915_wedged_write,
  1472. .llseek = default_llseek,
  1473. };
  1474. static ssize_t
  1475. i915_ring_stop_read(struct file *filp,
  1476. char __user *ubuf,
  1477. size_t max,
  1478. loff_t *ppos)
  1479. {
  1480. struct drm_device *dev = filp->private_data;
  1481. drm_i915_private_t *dev_priv = dev->dev_private;
  1482. char buf[20];
  1483. int len;
  1484. len = snprintf(buf, sizeof(buf),
  1485. "0x%08x\n", dev_priv->gpu_error.stop_rings);
  1486. if (len > sizeof(buf))
  1487. len = sizeof(buf);
  1488. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1489. }
  1490. static ssize_t
  1491. i915_ring_stop_write(struct file *filp,
  1492. const char __user *ubuf,
  1493. size_t cnt,
  1494. loff_t *ppos)
  1495. {
  1496. struct drm_device *dev = filp->private_data;
  1497. struct drm_i915_private *dev_priv = dev->dev_private;
  1498. char buf[20];
  1499. int val = 0, ret;
  1500. if (cnt > 0) {
  1501. if (cnt > sizeof(buf) - 1)
  1502. return -EINVAL;
  1503. if (copy_from_user(buf, ubuf, cnt))
  1504. return -EFAULT;
  1505. buf[cnt] = 0;
  1506. val = simple_strtoul(buf, NULL, 0);
  1507. }
  1508. DRM_DEBUG_DRIVER("Stopping rings 0x%08x\n", val);
  1509. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1510. if (ret)
  1511. return ret;
  1512. dev_priv->gpu_error.stop_rings = val;
  1513. mutex_unlock(&dev->struct_mutex);
  1514. return cnt;
  1515. }
  1516. static const struct file_operations i915_ring_stop_fops = {
  1517. .owner = THIS_MODULE,
  1518. .open = simple_open,
  1519. .read = i915_ring_stop_read,
  1520. .write = i915_ring_stop_write,
  1521. .llseek = default_llseek,
  1522. };
  1523. #define DROP_UNBOUND 0x1
  1524. #define DROP_BOUND 0x2
  1525. #define DROP_RETIRE 0x4
  1526. #define DROP_ACTIVE 0x8
  1527. #define DROP_ALL (DROP_UNBOUND | \
  1528. DROP_BOUND | \
  1529. DROP_RETIRE | \
  1530. DROP_ACTIVE)
  1531. static ssize_t
  1532. i915_drop_caches_read(struct file *filp,
  1533. char __user *ubuf,
  1534. size_t max,
  1535. loff_t *ppos)
  1536. {
  1537. char buf[20];
  1538. int len;
  1539. len = snprintf(buf, sizeof(buf), "0x%08x\n", DROP_ALL);
  1540. if (len > sizeof(buf))
  1541. len = sizeof(buf);
  1542. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1543. }
  1544. static ssize_t
  1545. i915_drop_caches_write(struct file *filp,
  1546. const char __user *ubuf,
  1547. size_t cnt,
  1548. loff_t *ppos)
  1549. {
  1550. struct drm_device *dev = filp->private_data;
  1551. struct drm_i915_private *dev_priv = dev->dev_private;
  1552. struct drm_i915_gem_object *obj, *next;
  1553. char buf[20];
  1554. int val = 0, ret;
  1555. if (cnt > 0) {
  1556. if (cnt > sizeof(buf) - 1)
  1557. return -EINVAL;
  1558. if (copy_from_user(buf, ubuf, cnt))
  1559. return -EFAULT;
  1560. buf[cnt] = 0;
  1561. val = simple_strtoul(buf, NULL, 0);
  1562. }
  1563. DRM_DEBUG_DRIVER("Dropping caches: 0x%08x\n", val);
  1564. /* No need to check and wait for gpu resets, only libdrm auto-restarts
  1565. * on ioctls on -EAGAIN. */
  1566. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1567. if (ret)
  1568. return ret;
  1569. if (val & DROP_ACTIVE) {
  1570. ret = i915_gpu_idle(dev);
  1571. if (ret)
  1572. goto unlock;
  1573. }
  1574. if (val & (DROP_RETIRE | DROP_ACTIVE))
  1575. i915_gem_retire_requests(dev);
  1576. if (val & DROP_BOUND) {
  1577. list_for_each_entry_safe(obj, next, &dev_priv->mm.inactive_list, mm_list)
  1578. if (obj->pin_count == 0) {
  1579. ret = i915_gem_object_unbind(obj);
  1580. if (ret)
  1581. goto unlock;
  1582. }
  1583. }
  1584. if (val & DROP_UNBOUND) {
  1585. list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
  1586. if (obj->pages_pin_count == 0) {
  1587. ret = i915_gem_object_put_pages(obj);
  1588. if (ret)
  1589. goto unlock;
  1590. }
  1591. }
  1592. unlock:
  1593. mutex_unlock(&dev->struct_mutex);
  1594. return ret ?: cnt;
  1595. }
  1596. static const struct file_operations i915_drop_caches_fops = {
  1597. .owner = THIS_MODULE,
  1598. .open = simple_open,
  1599. .read = i915_drop_caches_read,
  1600. .write = i915_drop_caches_write,
  1601. .llseek = default_llseek,
  1602. };
  1603. static ssize_t
  1604. i915_max_freq_read(struct file *filp,
  1605. char __user *ubuf,
  1606. size_t max,
  1607. loff_t *ppos)
  1608. {
  1609. struct drm_device *dev = filp->private_data;
  1610. drm_i915_private_t *dev_priv = dev->dev_private;
  1611. char buf[80];
  1612. int len, ret;
  1613. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1614. return -ENODEV;
  1615. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1616. if (ret)
  1617. return ret;
  1618. len = snprintf(buf, sizeof(buf),
  1619. "max freq: %d\n", dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER);
  1620. mutex_unlock(&dev_priv->rps.hw_lock);
  1621. if (len > sizeof(buf))
  1622. len = sizeof(buf);
  1623. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1624. }
  1625. static ssize_t
  1626. i915_max_freq_write(struct file *filp,
  1627. const char __user *ubuf,
  1628. size_t cnt,
  1629. loff_t *ppos)
  1630. {
  1631. struct drm_device *dev = filp->private_data;
  1632. struct drm_i915_private *dev_priv = dev->dev_private;
  1633. char buf[20];
  1634. int val = 1, ret;
  1635. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1636. return -ENODEV;
  1637. if (cnt > 0) {
  1638. if (cnt > sizeof(buf) - 1)
  1639. return -EINVAL;
  1640. if (copy_from_user(buf, ubuf, cnt))
  1641. return -EFAULT;
  1642. buf[cnt] = 0;
  1643. val = simple_strtoul(buf, NULL, 0);
  1644. }
  1645. DRM_DEBUG_DRIVER("Manually setting max freq to %d\n", val);
  1646. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1647. if (ret)
  1648. return ret;
  1649. /*
  1650. * Turbo will still be enabled, but won't go above the set value.
  1651. */
  1652. dev_priv->rps.max_delay = val / GT_FREQUENCY_MULTIPLIER;
  1653. gen6_set_rps(dev, val / GT_FREQUENCY_MULTIPLIER);
  1654. mutex_unlock(&dev_priv->rps.hw_lock);
  1655. return cnt;
  1656. }
  1657. static const struct file_operations i915_max_freq_fops = {
  1658. .owner = THIS_MODULE,
  1659. .open = simple_open,
  1660. .read = i915_max_freq_read,
  1661. .write = i915_max_freq_write,
  1662. .llseek = default_llseek,
  1663. };
  1664. static ssize_t
  1665. i915_min_freq_read(struct file *filp, char __user *ubuf, size_t max,
  1666. loff_t *ppos)
  1667. {
  1668. struct drm_device *dev = filp->private_data;
  1669. drm_i915_private_t *dev_priv = dev->dev_private;
  1670. char buf[80];
  1671. int len, ret;
  1672. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1673. return -ENODEV;
  1674. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1675. if (ret)
  1676. return ret;
  1677. len = snprintf(buf, sizeof(buf),
  1678. "min freq: %d\n", dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER);
  1679. mutex_unlock(&dev_priv->rps.hw_lock);
  1680. if (len > sizeof(buf))
  1681. len = sizeof(buf);
  1682. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1683. }
  1684. static ssize_t
  1685. i915_min_freq_write(struct file *filp, const char __user *ubuf, size_t cnt,
  1686. loff_t *ppos)
  1687. {
  1688. struct drm_device *dev = filp->private_data;
  1689. struct drm_i915_private *dev_priv = dev->dev_private;
  1690. char buf[20];
  1691. int val = 1, ret;
  1692. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1693. return -ENODEV;
  1694. if (cnt > 0) {
  1695. if (cnt > sizeof(buf) - 1)
  1696. return -EINVAL;
  1697. if (copy_from_user(buf, ubuf, cnt))
  1698. return -EFAULT;
  1699. buf[cnt] = 0;
  1700. val = simple_strtoul(buf, NULL, 0);
  1701. }
  1702. DRM_DEBUG_DRIVER("Manually setting min freq to %d\n", val);
  1703. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1704. if (ret)
  1705. return ret;
  1706. /*
  1707. * Turbo will still be enabled, but won't go below the set value.
  1708. */
  1709. dev_priv->rps.min_delay = val / GT_FREQUENCY_MULTIPLIER;
  1710. gen6_set_rps(dev, val / GT_FREQUENCY_MULTIPLIER);
  1711. mutex_unlock(&dev_priv->rps.hw_lock);
  1712. return cnt;
  1713. }
  1714. static const struct file_operations i915_min_freq_fops = {
  1715. .owner = THIS_MODULE,
  1716. .open = simple_open,
  1717. .read = i915_min_freq_read,
  1718. .write = i915_min_freq_write,
  1719. .llseek = default_llseek,
  1720. };
  1721. static ssize_t
  1722. i915_cache_sharing_read(struct file *filp,
  1723. char __user *ubuf,
  1724. size_t max,
  1725. loff_t *ppos)
  1726. {
  1727. struct drm_device *dev = filp->private_data;
  1728. drm_i915_private_t *dev_priv = dev->dev_private;
  1729. char buf[80];
  1730. u32 snpcr;
  1731. int len, ret;
  1732. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1733. return -ENODEV;
  1734. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1735. if (ret)
  1736. return ret;
  1737. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1738. mutex_unlock(&dev_priv->dev->struct_mutex);
  1739. len = snprintf(buf, sizeof(buf),
  1740. "%d\n", (snpcr & GEN6_MBC_SNPCR_MASK) >>
  1741. GEN6_MBC_SNPCR_SHIFT);
  1742. if (len > sizeof(buf))
  1743. len = sizeof(buf);
  1744. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  1745. }
  1746. static ssize_t
  1747. i915_cache_sharing_write(struct file *filp,
  1748. const char __user *ubuf,
  1749. size_t cnt,
  1750. loff_t *ppos)
  1751. {
  1752. struct drm_device *dev = filp->private_data;
  1753. struct drm_i915_private *dev_priv = dev->dev_private;
  1754. char buf[20];
  1755. u32 snpcr;
  1756. int val = 1;
  1757. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1758. return -ENODEV;
  1759. if (cnt > 0) {
  1760. if (cnt > sizeof(buf) - 1)
  1761. return -EINVAL;
  1762. if (copy_from_user(buf, ubuf, cnt))
  1763. return -EFAULT;
  1764. buf[cnt] = 0;
  1765. val = simple_strtoul(buf, NULL, 0);
  1766. }
  1767. if (val < 0 || val > 3)
  1768. return -EINVAL;
  1769. DRM_DEBUG_DRIVER("Manually setting uncore sharing to %d\n", val);
  1770. /* Update the cache sharing policy here as well */
  1771. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1772. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  1773. snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
  1774. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  1775. return cnt;
  1776. }
  1777. static const struct file_operations i915_cache_sharing_fops = {
  1778. .owner = THIS_MODULE,
  1779. .open = simple_open,
  1780. .read = i915_cache_sharing_read,
  1781. .write = i915_cache_sharing_write,
  1782. .llseek = default_llseek,
  1783. };
  1784. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  1785. * allocated we need to hook into the minor for release. */
  1786. static int
  1787. drm_add_fake_info_node(struct drm_minor *minor,
  1788. struct dentry *ent,
  1789. const void *key)
  1790. {
  1791. struct drm_info_node *node;
  1792. node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
  1793. if (node == NULL) {
  1794. debugfs_remove(ent);
  1795. return -ENOMEM;
  1796. }
  1797. node->minor = minor;
  1798. node->dent = ent;
  1799. node->info_ent = (void *) key;
  1800. mutex_lock(&minor->debugfs_lock);
  1801. list_add(&node->list, &minor->debugfs_list);
  1802. mutex_unlock(&minor->debugfs_lock);
  1803. return 0;
  1804. }
  1805. static int i915_forcewake_open(struct inode *inode, struct file *file)
  1806. {
  1807. struct drm_device *dev = inode->i_private;
  1808. struct drm_i915_private *dev_priv = dev->dev_private;
  1809. if (INTEL_INFO(dev)->gen < 6)
  1810. return 0;
  1811. gen6_gt_force_wake_get(dev_priv);
  1812. return 0;
  1813. }
  1814. static int i915_forcewake_release(struct inode *inode, struct file *file)
  1815. {
  1816. struct drm_device *dev = inode->i_private;
  1817. struct drm_i915_private *dev_priv = dev->dev_private;
  1818. if (INTEL_INFO(dev)->gen < 6)
  1819. return 0;
  1820. gen6_gt_force_wake_put(dev_priv);
  1821. return 0;
  1822. }
  1823. static const struct file_operations i915_forcewake_fops = {
  1824. .owner = THIS_MODULE,
  1825. .open = i915_forcewake_open,
  1826. .release = i915_forcewake_release,
  1827. };
  1828. static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
  1829. {
  1830. struct drm_device *dev = minor->dev;
  1831. struct dentry *ent;
  1832. ent = debugfs_create_file("i915_forcewake_user",
  1833. S_IRUSR,
  1834. root, dev,
  1835. &i915_forcewake_fops);
  1836. if (IS_ERR(ent))
  1837. return PTR_ERR(ent);
  1838. return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
  1839. }
  1840. static int i915_debugfs_create(struct dentry *root,
  1841. struct drm_minor *minor,
  1842. const char *name,
  1843. const struct file_operations *fops)
  1844. {
  1845. struct drm_device *dev = minor->dev;
  1846. struct dentry *ent;
  1847. ent = debugfs_create_file(name,
  1848. S_IRUGO | S_IWUSR,
  1849. root, dev,
  1850. fops);
  1851. if (IS_ERR(ent))
  1852. return PTR_ERR(ent);
  1853. return drm_add_fake_info_node(minor, ent, fops);
  1854. }
  1855. static struct drm_info_list i915_debugfs_list[] = {
  1856. {"i915_capabilities", i915_capabilities, 0},
  1857. {"i915_gem_objects", i915_gem_object_info, 0},
  1858. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  1859. {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
  1860. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  1861. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  1862. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  1863. {"i915_gem_request", i915_gem_request_info, 0},
  1864. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  1865. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  1866. {"i915_gem_interrupt", i915_interrupt_info, 0},
  1867. {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
  1868. {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
  1869. {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
  1870. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  1871. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  1872. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  1873. {"i915_inttoext_table", i915_inttoext_table, 0},
  1874. {"i915_drpc_info", i915_drpc_info, 0},
  1875. {"i915_emon_status", i915_emon_status, 0},
  1876. {"i915_ring_freq_table", i915_ring_freq_table, 0},
  1877. {"i915_gfxec", i915_gfxec, 0},
  1878. {"i915_fbc_status", i915_fbc_status, 0},
  1879. {"i915_sr_status", i915_sr_status, 0},
  1880. {"i915_opregion", i915_opregion, 0},
  1881. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  1882. {"i915_context_status", i915_context_status, 0},
  1883. {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
  1884. {"i915_swizzle_info", i915_swizzle_info, 0},
  1885. {"i915_ppgtt_info", i915_ppgtt_info, 0},
  1886. {"i915_dpio", i915_dpio_info, 0},
  1887. };
  1888. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  1889. int i915_debugfs_init(struct drm_minor *minor)
  1890. {
  1891. int ret;
  1892. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1893. "i915_wedged",
  1894. &i915_wedged_fops);
  1895. if (ret)
  1896. return ret;
  1897. ret = i915_forcewake_create(minor->debugfs_root, minor);
  1898. if (ret)
  1899. return ret;
  1900. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1901. "i915_max_freq",
  1902. &i915_max_freq_fops);
  1903. if (ret)
  1904. return ret;
  1905. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1906. "i915_min_freq",
  1907. &i915_min_freq_fops);
  1908. if (ret)
  1909. return ret;
  1910. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1911. "i915_cache_sharing",
  1912. &i915_cache_sharing_fops);
  1913. if (ret)
  1914. return ret;
  1915. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1916. "i915_ring_stop",
  1917. &i915_ring_stop_fops);
  1918. if (ret)
  1919. return ret;
  1920. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1921. "i915_gem_drop_caches",
  1922. &i915_drop_caches_fops);
  1923. if (ret)
  1924. return ret;
  1925. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1926. "i915_error_state",
  1927. &i915_error_state_fops);
  1928. if (ret)
  1929. return ret;
  1930. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1931. "i915_next_seqno",
  1932. &i915_next_seqno_fops);
  1933. if (ret)
  1934. return ret;
  1935. return drm_debugfs_create_files(i915_debugfs_list,
  1936. I915_DEBUGFS_ENTRIES,
  1937. minor->debugfs_root, minor);
  1938. }
  1939. void i915_debugfs_cleanup(struct drm_minor *minor)
  1940. {
  1941. drm_debugfs_remove_files(i915_debugfs_list,
  1942. I915_DEBUGFS_ENTRIES, minor);
  1943. drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
  1944. 1, minor);
  1945. drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
  1946. 1, minor);
  1947. drm_debugfs_remove_files((struct drm_info_list *) &i915_max_freq_fops,
  1948. 1, minor);
  1949. drm_debugfs_remove_files((struct drm_info_list *) &i915_min_freq_fops,
  1950. 1, minor);
  1951. drm_debugfs_remove_files((struct drm_info_list *) &i915_cache_sharing_fops,
  1952. 1, minor);
  1953. drm_debugfs_remove_files((struct drm_info_list *) &i915_drop_caches_fops,
  1954. 1, minor);
  1955. drm_debugfs_remove_files((struct drm_info_list *) &i915_ring_stop_fops,
  1956. 1, minor);
  1957. drm_debugfs_remove_files((struct drm_info_list *) &i915_error_state_fops,
  1958. 1, minor);
  1959. drm_debugfs_remove_files((struct drm_info_list *) &i915_next_seqno_fops,
  1960. 1, minor);
  1961. }
  1962. #endif /* CONFIG_DEBUG_FS */