tda998x_drv.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906
  1. /*
  2. * Copyright (C) 2012 Texas Instruments
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include <linux/module.h>
  18. #include <drm/drmP.h>
  19. #include <drm/drm_crtc_helper.h>
  20. #include <drm/drm_encoder_slave.h>
  21. #include <drm/drm_edid.h>
  22. #define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
  23. struct tda998x_priv {
  24. struct i2c_client *cec;
  25. uint16_t rev;
  26. uint8_t current_page;
  27. int dpms;
  28. };
  29. #define to_tda998x_priv(x) ((struct tda998x_priv *)to_encoder_slave(x)->slave_priv)
  30. /* The TDA9988 series of devices use a paged register scheme.. to simplify
  31. * things we encode the page # in upper bits of the register #. To read/
  32. * write a given register, we need to make sure CURPAGE register is set
  33. * appropriately. Which implies reads/writes are not atomic. Fun!
  34. */
  35. #define REG(page, addr) (((page) << 8) | (addr))
  36. #define REG2ADDR(reg) ((reg) & 0xff)
  37. #define REG2PAGE(reg) (((reg) >> 8) & 0xff)
  38. #define REG_CURPAGE 0xff /* write */
  39. /* Page 00h: General Control */
  40. #define REG_VERSION_LSB REG(0x00, 0x00) /* read */
  41. #define REG_MAIN_CNTRL0 REG(0x00, 0x01) /* read/write */
  42. # define MAIN_CNTRL0_SR (1 << 0)
  43. # define MAIN_CNTRL0_DECS (1 << 1)
  44. # define MAIN_CNTRL0_DEHS (1 << 2)
  45. # define MAIN_CNTRL0_CECS (1 << 3)
  46. # define MAIN_CNTRL0_CEHS (1 << 4)
  47. # define MAIN_CNTRL0_SCALER (1 << 7)
  48. #define REG_VERSION_MSB REG(0x00, 0x02) /* read */
  49. #define REG_SOFTRESET REG(0x00, 0x0a) /* write */
  50. # define SOFTRESET_AUDIO (1 << 0)
  51. # define SOFTRESET_I2C_MASTER (1 << 1)
  52. #define REG_DDC_DISABLE REG(0x00, 0x0b) /* read/write */
  53. #define REG_CCLK_ON REG(0x00, 0x0c) /* read/write */
  54. #define REG_I2C_MASTER REG(0x00, 0x0d) /* read/write */
  55. # define I2C_MASTER_DIS_MM (1 << 0)
  56. # define I2C_MASTER_DIS_FILT (1 << 1)
  57. # define I2C_MASTER_APP_STRT_LAT (1 << 2)
  58. #define REG_INT_FLAGS_0 REG(0x00, 0x0f) /* read/write */
  59. #define REG_INT_FLAGS_1 REG(0x00, 0x10) /* read/write */
  60. #define REG_INT_FLAGS_2 REG(0x00, 0x11) /* read/write */
  61. # define INT_FLAGS_2_EDID_BLK_RD (1 << 1)
  62. #define REG_ENA_VP_0 REG(0x00, 0x18) /* read/write */
  63. #define REG_ENA_VP_1 REG(0x00, 0x19) /* read/write */
  64. #define REG_ENA_VP_2 REG(0x00, 0x1a) /* read/write */
  65. #define REG_ENA_AP REG(0x00, 0x1e) /* read/write */
  66. #define REG_VIP_CNTRL_0 REG(0x00, 0x20) /* write */
  67. # define VIP_CNTRL_0_MIRR_A (1 << 7)
  68. # define VIP_CNTRL_0_SWAP_A(x) (((x) & 7) << 4)
  69. # define VIP_CNTRL_0_MIRR_B (1 << 3)
  70. # define VIP_CNTRL_0_SWAP_B(x) (((x) & 7) << 0)
  71. #define REG_VIP_CNTRL_1 REG(0x00, 0x21) /* write */
  72. # define VIP_CNTRL_1_MIRR_C (1 << 7)
  73. # define VIP_CNTRL_1_SWAP_C(x) (((x) & 7) << 4)
  74. # define VIP_CNTRL_1_MIRR_D (1 << 3)
  75. # define VIP_CNTRL_1_SWAP_D(x) (((x) & 7) << 0)
  76. #define REG_VIP_CNTRL_2 REG(0x00, 0x22) /* write */
  77. # define VIP_CNTRL_2_MIRR_E (1 << 7)
  78. # define VIP_CNTRL_2_SWAP_E(x) (((x) & 7) << 4)
  79. # define VIP_CNTRL_2_MIRR_F (1 << 3)
  80. # define VIP_CNTRL_2_SWAP_F(x) (((x) & 7) << 0)
  81. #define REG_VIP_CNTRL_3 REG(0x00, 0x23) /* write */
  82. # define VIP_CNTRL_3_X_TGL (1 << 0)
  83. # define VIP_CNTRL_3_H_TGL (1 << 1)
  84. # define VIP_CNTRL_3_V_TGL (1 << 2)
  85. # define VIP_CNTRL_3_EMB (1 << 3)
  86. # define VIP_CNTRL_3_SYNC_DE (1 << 4)
  87. # define VIP_CNTRL_3_SYNC_HS (1 << 5)
  88. # define VIP_CNTRL_3_DE_INT (1 << 6)
  89. # define VIP_CNTRL_3_EDGE (1 << 7)
  90. #define REG_VIP_CNTRL_4 REG(0x00, 0x24) /* write */
  91. # define VIP_CNTRL_4_BLC(x) (((x) & 3) << 0)
  92. # define VIP_CNTRL_4_BLANKIT(x) (((x) & 3) << 2)
  93. # define VIP_CNTRL_4_CCIR656 (1 << 4)
  94. # define VIP_CNTRL_4_656_ALT (1 << 5)
  95. # define VIP_CNTRL_4_TST_656 (1 << 6)
  96. # define VIP_CNTRL_4_TST_PAT (1 << 7)
  97. #define REG_VIP_CNTRL_5 REG(0x00, 0x25) /* write */
  98. # define VIP_CNTRL_5_CKCASE (1 << 0)
  99. # define VIP_CNTRL_5_SP_CNT(x) (((x) & 3) << 1)
  100. #define REG_MAT_CONTRL REG(0x00, 0x80) /* write */
  101. # define MAT_CONTRL_MAT_SC(x) (((x) & 3) << 0)
  102. # define MAT_CONTRL_MAT_BP (1 << 2)
  103. #define REG_VIDFORMAT REG(0x00, 0xa0) /* write */
  104. #define REG_REFPIX_MSB REG(0x00, 0xa1) /* write */
  105. #define REG_REFPIX_LSB REG(0x00, 0xa2) /* write */
  106. #define REG_REFLINE_MSB REG(0x00, 0xa3) /* write */
  107. #define REG_REFLINE_LSB REG(0x00, 0xa4) /* write */
  108. #define REG_NPIX_MSB REG(0x00, 0xa5) /* write */
  109. #define REG_NPIX_LSB REG(0x00, 0xa6) /* write */
  110. #define REG_NLINE_MSB REG(0x00, 0xa7) /* write */
  111. #define REG_NLINE_LSB REG(0x00, 0xa8) /* write */
  112. #define REG_VS_LINE_STRT_1_MSB REG(0x00, 0xa9) /* write */
  113. #define REG_VS_LINE_STRT_1_LSB REG(0x00, 0xaa) /* write */
  114. #define REG_VS_PIX_STRT_1_MSB REG(0x00, 0xab) /* write */
  115. #define REG_VS_PIX_STRT_1_LSB REG(0x00, 0xac) /* write */
  116. #define REG_VS_LINE_END_1_MSB REG(0x00, 0xad) /* write */
  117. #define REG_VS_LINE_END_1_LSB REG(0x00, 0xae) /* write */
  118. #define REG_VS_PIX_END_1_MSB REG(0x00, 0xaf) /* write */
  119. #define REG_VS_PIX_END_1_LSB REG(0x00, 0xb0) /* write */
  120. #define REG_VS_PIX_STRT_2_MSB REG(0x00, 0xb3) /* write */
  121. #define REG_VS_PIX_STRT_2_LSB REG(0x00, 0xb4) /* write */
  122. #define REG_VS_PIX_END_2_MSB REG(0x00, 0xb7) /* write */
  123. #define REG_VS_PIX_END_2_LSB REG(0x00, 0xb8) /* write */
  124. #define REG_HS_PIX_START_MSB REG(0x00, 0xb9) /* write */
  125. #define REG_HS_PIX_START_LSB REG(0x00, 0xba) /* write */
  126. #define REG_HS_PIX_STOP_MSB REG(0x00, 0xbb) /* write */
  127. #define REG_HS_PIX_STOP_LSB REG(0x00, 0xbc) /* write */
  128. #define REG_VWIN_START_1_MSB REG(0x00, 0xbd) /* write */
  129. #define REG_VWIN_START_1_LSB REG(0x00, 0xbe) /* write */
  130. #define REG_VWIN_END_1_MSB REG(0x00, 0xbf) /* write */
  131. #define REG_VWIN_END_1_LSB REG(0x00, 0xc0) /* write */
  132. #define REG_DE_START_MSB REG(0x00, 0xc5) /* write */
  133. #define REG_DE_START_LSB REG(0x00, 0xc6) /* write */
  134. #define REG_DE_STOP_MSB REG(0x00, 0xc7) /* write */
  135. #define REG_DE_STOP_LSB REG(0x00, 0xc8) /* write */
  136. #define REG_TBG_CNTRL_0 REG(0x00, 0xca) /* write */
  137. # define TBG_CNTRL_0_FRAME_DIS (1 << 5)
  138. # define TBG_CNTRL_0_SYNC_MTHD (1 << 6)
  139. # define TBG_CNTRL_0_SYNC_ONCE (1 << 7)
  140. #define REG_TBG_CNTRL_1 REG(0x00, 0xcb) /* write */
  141. # define TBG_CNTRL_1_VH_TGL_0 (1 << 0)
  142. # define TBG_CNTRL_1_VH_TGL_1 (1 << 1)
  143. # define TBG_CNTRL_1_VH_TGL_2 (1 << 2)
  144. # define TBG_CNTRL_1_VHX_EXT_DE (1 << 3)
  145. # define TBG_CNTRL_1_VHX_EXT_HS (1 << 4)
  146. # define TBG_CNTRL_1_VHX_EXT_VS (1 << 5)
  147. # define TBG_CNTRL_1_DWIN_DIS (1 << 6)
  148. #define REG_ENABLE_SPACE REG(0x00, 0xd6) /* write */
  149. #define REG_HVF_CNTRL_0 REG(0x00, 0xe4) /* write */
  150. # define HVF_CNTRL_0_SM (1 << 7)
  151. # define HVF_CNTRL_0_RWB (1 << 6)
  152. # define HVF_CNTRL_0_PREFIL(x) (((x) & 3) << 2)
  153. # define HVF_CNTRL_0_INTPOL(x) (((x) & 3) << 0)
  154. #define REG_HVF_CNTRL_1 REG(0x00, 0xe5) /* write */
  155. # define HVF_CNTRL_1_FOR (1 << 0)
  156. # define HVF_CNTRL_1_YUVBLK (1 << 1)
  157. # define HVF_CNTRL_1_VQR(x) (((x) & 3) << 2)
  158. # define HVF_CNTRL_1_PAD(x) (((x) & 3) << 4)
  159. # define HVF_CNTRL_1_SEMI_PLANAR (1 << 6)
  160. #define REG_RPT_CNTRL REG(0x00, 0xf0) /* write */
  161. /* Page 02h: PLL settings */
  162. #define REG_PLL_SERIAL_1 REG(0x02, 0x00) /* read/write */
  163. # define PLL_SERIAL_1_SRL_FDN (1 << 0)
  164. # define PLL_SERIAL_1_SRL_IZ(x) (((x) & 3) << 1)
  165. # define PLL_SERIAL_1_SRL_MAN_IZ (1 << 6)
  166. #define REG_PLL_SERIAL_2 REG(0x02, 0x01) /* read/write */
  167. # define PLL_SERIAL_2_SRL_NOSC(x) (((x) & 3) << 0)
  168. # define PLL_SERIAL_2_SRL_PR(x) (((x) & 0xf) << 4)
  169. #define REG_PLL_SERIAL_3 REG(0x02, 0x02) /* read/write */
  170. # define PLL_SERIAL_3_SRL_CCIR (1 << 0)
  171. # define PLL_SERIAL_3_SRL_DE (1 << 2)
  172. # define PLL_SERIAL_3_SRL_PXIN_SEL (1 << 4)
  173. #define REG_SERIALIZER REG(0x02, 0x03) /* read/write */
  174. #define REG_BUFFER_OUT REG(0x02, 0x04) /* read/write */
  175. #define REG_PLL_SCG1 REG(0x02, 0x05) /* read/write */
  176. #define REG_PLL_SCG2 REG(0x02, 0x06) /* read/write */
  177. #define REG_PLL_SCGN1 REG(0x02, 0x07) /* read/write */
  178. #define REG_PLL_SCGN2 REG(0x02, 0x08) /* read/write */
  179. #define REG_PLL_SCGR1 REG(0x02, 0x09) /* read/write */
  180. #define REG_PLL_SCGR2 REG(0x02, 0x0a) /* read/write */
  181. #define REG_AUDIO_DIV REG(0x02, 0x0e) /* read/write */
  182. #define REG_SEL_CLK REG(0x02, 0x11) /* read/write */
  183. # define SEL_CLK_SEL_CLK1 (1 << 0)
  184. # define SEL_CLK_SEL_VRF_CLK(x) (((x) & 3) << 1)
  185. # define SEL_CLK_ENA_SC_CLK (1 << 3)
  186. #define REG_ANA_GENERAL REG(0x02, 0x12) /* read/write */
  187. /* Page 09h: EDID Control */
  188. #define REG_EDID_DATA_0 REG(0x09, 0x00) /* read */
  189. /* next 127 successive registers are the EDID block */
  190. #define REG_EDID_CTRL REG(0x09, 0xfa) /* read/write */
  191. #define REG_DDC_ADDR REG(0x09, 0xfb) /* read/write */
  192. #define REG_DDC_OFFS REG(0x09, 0xfc) /* read/write */
  193. #define REG_DDC_SEGM_ADDR REG(0x09, 0xfd) /* read/write */
  194. #define REG_DDC_SEGM REG(0x09, 0xfe) /* read/write */
  195. /* Page 10h: information frames and packets */
  196. /* Page 11h: audio settings and content info packets */
  197. #define REG_AIP_CNTRL_0 REG(0x11, 0x00) /* read/write */
  198. # define AIP_CNTRL_0_RST_FIFO (1 << 0)
  199. # define AIP_CNTRL_0_SWAP (1 << 1)
  200. # define AIP_CNTRL_0_LAYOUT (1 << 2)
  201. # define AIP_CNTRL_0_ACR_MAN (1 << 5)
  202. # define AIP_CNTRL_0_RST_CTS (1 << 6)
  203. #define REG_ENC_CNTRL REG(0x11, 0x0d) /* read/write */
  204. # define ENC_CNTRL_RST_ENC (1 << 0)
  205. # define ENC_CNTRL_RST_SEL (1 << 1)
  206. # define ENC_CNTRL_CTL_CODE(x) (((x) & 3) << 2)
  207. /* Page 12h: HDCP and OTP */
  208. #define REG_TX3 REG(0x12, 0x9a) /* read/write */
  209. #define REG_TX33 REG(0x12, 0xb8) /* read/write */
  210. # define TX33_HDMI (1 << 1)
  211. /* Page 13h: Gamut related metadata packets */
  212. /* CEC registers: (not paged)
  213. */
  214. #define REG_CEC_FRO_IM_CLK_CTRL 0xfb /* read/write */
  215. # define CEC_FRO_IM_CLK_CTRL_GHOST_DIS (1 << 7)
  216. # define CEC_FRO_IM_CLK_CTRL_ENA_OTP (1 << 6)
  217. # define CEC_FRO_IM_CLK_CTRL_IMCLK_SEL (1 << 1)
  218. # define CEC_FRO_IM_CLK_CTRL_FRO_DIV (1 << 0)
  219. #define REG_CEC_RXSHPDLEV 0xfe /* read */
  220. # define CEC_RXSHPDLEV_RXSENS (1 << 0)
  221. # define CEC_RXSHPDLEV_HPD (1 << 1)
  222. #define REG_CEC_ENAMODS 0xff /* read/write */
  223. # define CEC_ENAMODS_DIS_FRO (1 << 6)
  224. # define CEC_ENAMODS_DIS_CCLK (1 << 5)
  225. # define CEC_ENAMODS_EN_RXSENS (1 << 2)
  226. # define CEC_ENAMODS_EN_HDMI (1 << 1)
  227. # define CEC_ENAMODS_EN_CEC (1 << 0)
  228. /* Device versions: */
  229. #define TDA9989N2 0x0101
  230. #define TDA19989 0x0201
  231. #define TDA19989N2 0x0202
  232. #define TDA19988 0x0301
  233. static void
  234. cec_write(struct drm_encoder *encoder, uint16_t addr, uint8_t val)
  235. {
  236. struct i2c_client *client = to_tda998x_priv(encoder)->cec;
  237. uint8_t buf[] = {addr, val};
  238. int ret;
  239. ret = i2c_master_send(client, buf, ARRAY_SIZE(buf));
  240. if (ret < 0)
  241. dev_err(&client->dev, "Error %d writing to cec:0x%x\n", ret, addr);
  242. }
  243. static uint8_t
  244. cec_read(struct drm_encoder *encoder, uint8_t addr)
  245. {
  246. struct i2c_client *client = to_tda998x_priv(encoder)->cec;
  247. uint8_t val;
  248. int ret;
  249. ret = i2c_master_send(client, &addr, sizeof(addr));
  250. if (ret < 0)
  251. goto fail;
  252. ret = i2c_master_recv(client, &val, sizeof(val));
  253. if (ret < 0)
  254. goto fail;
  255. return val;
  256. fail:
  257. dev_err(&client->dev, "Error %d reading from cec:0x%x\n", ret, addr);
  258. return 0;
  259. }
  260. static void
  261. set_page(struct drm_encoder *encoder, uint16_t reg)
  262. {
  263. struct tda998x_priv *priv = to_tda998x_priv(encoder);
  264. if (REG2PAGE(reg) != priv->current_page) {
  265. struct i2c_client *client = drm_i2c_encoder_get_client(encoder);
  266. uint8_t buf[] = {
  267. REG_CURPAGE, REG2PAGE(reg)
  268. };
  269. int ret = i2c_master_send(client, buf, sizeof(buf));
  270. if (ret < 0)
  271. dev_err(&client->dev, "Error %d writing to REG_CURPAGE\n", ret);
  272. priv->current_page = REG2PAGE(reg);
  273. }
  274. }
  275. static int
  276. reg_read_range(struct drm_encoder *encoder, uint16_t reg, char *buf, int cnt)
  277. {
  278. struct i2c_client *client = drm_i2c_encoder_get_client(encoder);
  279. uint8_t addr = REG2ADDR(reg);
  280. int ret;
  281. set_page(encoder, reg);
  282. ret = i2c_master_send(client, &addr, sizeof(addr));
  283. if (ret < 0)
  284. goto fail;
  285. ret = i2c_master_recv(client, buf, cnt);
  286. if (ret < 0)
  287. goto fail;
  288. return ret;
  289. fail:
  290. dev_err(&client->dev, "Error %d reading from 0x%x\n", ret, reg);
  291. return ret;
  292. }
  293. static uint8_t
  294. reg_read(struct drm_encoder *encoder, uint16_t reg)
  295. {
  296. uint8_t val = 0;
  297. reg_read_range(encoder, reg, &val, sizeof(val));
  298. return val;
  299. }
  300. static void
  301. reg_write(struct drm_encoder *encoder, uint16_t reg, uint8_t val)
  302. {
  303. struct i2c_client *client = drm_i2c_encoder_get_client(encoder);
  304. uint8_t buf[] = {REG2ADDR(reg), val};
  305. int ret;
  306. set_page(encoder, reg);
  307. ret = i2c_master_send(client, buf, ARRAY_SIZE(buf));
  308. if (ret < 0)
  309. dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
  310. }
  311. static void
  312. reg_write16(struct drm_encoder *encoder, uint16_t reg, uint16_t val)
  313. {
  314. struct i2c_client *client = drm_i2c_encoder_get_client(encoder);
  315. uint8_t buf[] = {REG2ADDR(reg), val >> 8, val};
  316. int ret;
  317. set_page(encoder, reg);
  318. ret = i2c_master_send(client, buf, ARRAY_SIZE(buf));
  319. if (ret < 0)
  320. dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
  321. }
  322. static void
  323. reg_set(struct drm_encoder *encoder, uint16_t reg, uint8_t val)
  324. {
  325. reg_write(encoder, reg, reg_read(encoder, reg) | val);
  326. }
  327. static void
  328. reg_clear(struct drm_encoder *encoder, uint16_t reg, uint8_t val)
  329. {
  330. reg_write(encoder, reg, reg_read(encoder, reg) & ~val);
  331. }
  332. static void
  333. tda998x_reset(struct drm_encoder *encoder)
  334. {
  335. /* reset audio and i2c master: */
  336. reg_set(encoder, REG_SOFTRESET, SOFTRESET_AUDIO | SOFTRESET_I2C_MASTER);
  337. msleep(50);
  338. reg_clear(encoder, REG_SOFTRESET, SOFTRESET_AUDIO | SOFTRESET_I2C_MASTER);
  339. msleep(50);
  340. /* reset transmitter: */
  341. reg_set(encoder, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR);
  342. reg_clear(encoder, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR);
  343. /* PLL registers common configuration */
  344. reg_write(encoder, REG_PLL_SERIAL_1, 0x00);
  345. reg_write(encoder, REG_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(1));
  346. reg_write(encoder, REG_PLL_SERIAL_3, 0x00);
  347. reg_write(encoder, REG_SERIALIZER, 0x00);
  348. reg_write(encoder, REG_BUFFER_OUT, 0x00);
  349. reg_write(encoder, REG_PLL_SCG1, 0x00);
  350. reg_write(encoder, REG_AUDIO_DIV, 0x03);
  351. reg_write(encoder, REG_SEL_CLK, SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
  352. reg_write(encoder, REG_PLL_SCGN1, 0xfa);
  353. reg_write(encoder, REG_PLL_SCGN2, 0x00);
  354. reg_write(encoder, REG_PLL_SCGR1, 0x5b);
  355. reg_write(encoder, REG_PLL_SCGR2, 0x00);
  356. reg_write(encoder, REG_PLL_SCG2, 0x10);
  357. }
  358. /* DRM encoder functions */
  359. static void
  360. tda998x_encoder_set_config(struct drm_encoder *encoder, void *params)
  361. {
  362. }
  363. static void
  364. tda998x_encoder_dpms(struct drm_encoder *encoder, int mode)
  365. {
  366. struct tda998x_priv *priv = to_tda998x_priv(encoder);
  367. /* we only care about on or off: */
  368. if (mode != DRM_MODE_DPMS_ON)
  369. mode = DRM_MODE_DPMS_OFF;
  370. if (mode == priv->dpms)
  371. return;
  372. switch (mode) {
  373. case DRM_MODE_DPMS_ON:
  374. /* enable audio and video ports */
  375. reg_write(encoder, REG_ENA_AP, 0xff);
  376. reg_write(encoder, REG_ENA_VP_0, 0xff);
  377. reg_write(encoder, REG_ENA_VP_1, 0xff);
  378. reg_write(encoder, REG_ENA_VP_2, 0xff);
  379. /* set muxing after enabling ports: */
  380. reg_write(encoder, REG_VIP_CNTRL_0,
  381. VIP_CNTRL_0_SWAP_A(2) | VIP_CNTRL_0_SWAP_B(3));
  382. reg_write(encoder, REG_VIP_CNTRL_1,
  383. VIP_CNTRL_1_SWAP_C(0) | VIP_CNTRL_1_SWAP_D(1));
  384. reg_write(encoder, REG_VIP_CNTRL_2,
  385. VIP_CNTRL_2_SWAP_E(4) | VIP_CNTRL_2_SWAP_F(5));
  386. break;
  387. case DRM_MODE_DPMS_OFF:
  388. /* disable audio and video ports */
  389. reg_write(encoder, REG_ENA_AP, 0x00);
  390. reg_write(encoder, REG_ENA_VP_0, 0x00);
  391. reg_write(encoder, REG_ENA_VP_1, 0x00);
  392. reg_write(encoder, REG_ENA_VP_2, 0x00);
  393. break;
  394. }
  395. priv->dpms = mode;
  396. }
  397. static void
  398. tda998x_encoder_save(struct drm_encoder *encoder)
  399. {
  400. DBG("");
  401. }
  402. static void
  403. tda998x_encoder_restore(struct drm_encoder *encoder)
  404. {
  405. DBG("");
  406. }
  407. static bool
  408. tda998x_encoder_mode_fixup(struct drm_encoder *encoder,
  409. const struct drm_display_mode *mode,
  410. struct drm_display_mode *adjusted_mode)
  411. {
  412. return true;
  413. }
  414. static int
  415. tda998x_encoder_mode_valid(struct drm_encoder *encoder,
  416. struct drm_display_mode *mode)
  417. {
  418. return MODE_OK;
  419. }
  420. static void
  421. tda998x_encoder_mode_set(struct drm_encoder *encoder,
  422. struct drm_display_mode *mode,
  423. struct drm_display_mode *adjusted_mode)
  424. {
  425. struct tda998x_priv *priv = to_tda998x_priv(encoder);
  426. uint16_t hs_start, hs_end, line_start, line_end;
  427. uint16_t vwin_start, vwin_end, de_start, de_end;
  428. uint16_t ref_pix, ref_line, pix_start2;
  429. uint8_t reg, div, rep;
  430. hs_start = mode->hsync_start - mode->hdisplay;
  431. hs_end = mode->hsync_end - mode->hdisplay;
  432. line_start = 1;
  433. line_end = 1 + mode->vsync_end - mode->vsync_start;
  434. vwin_start = mode->vtotal - mode->vsync_start;
  435. vwin_end = vwin_start + mode->vdisplay;
  436. de_start = mode->htotal - mode->hdisplay;
  437. de_end = mode->htotal;
  438. pix_start2 = 0;
  439. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  440. pix_start2 = (mode->htotal / 2) + hs_start;
  441. /* TODO how is this value calculated? It is 2 for all common
  442. * formats in the tables in out of tree nxp driver (assuming
  443. * I've properly deciphered their byzantine table system)
  444. */
  445. ref_line = 2;
  446. /* this might changes for other color formats from the CRTC: */
  447. ref_pix = 3 + hs_start;
  448. div = 148500 / mode->clock;
  449. DBG("clock=%d, div=%u", mode->clock, div);
  450. DBG("hs_start=%u, hs_end=%u, line_start=%u, line_end=%u",
  451. hs_start, hs_end, line_start, line_end);
  452. DBG("vwin_start=%u, vwin_end=%u, de_start=%u, de_end=%u",
  453. vwin_start, vwin_end, de_start, de_end);
  454. DBG("ref_line=%u, ref_pix=%u, pix_start2=%u",
  455. ref_line, ref_pix, pix_start2);
  456. /* mute the audio FIFO: */
  457. reg_set(encoder, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
  458. /* set HDMI HDCP mode off: */
  459. reg_set(encoder, REG_TBG_CNTRL_1, TBG_CNTRL_1_DWIN_DIS);
  460. reg_clear(encoder, REG_TX33, TX33_HDMI);
  461. reg_write(encoder, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(0));
  462. /* no pre-filter or interpolator: */
  463. reg_write(encoder, REG_HVF_CNTRL_0, HVF_CNTRL_0_PREFIL(0) |
  464. HVF_CNTRL_0_INTPOL(0));
  465. reg_write(encoder, REG_VIP_CNTRL_5, VIP_CNTRL_5_SP_CNT(0));
  466. reg_write(encoder, REG_VIP_CNTRL_4, VIP_CNTRL_4_BLANKIT(0) |
  467. VIP_CNTRL_4_BLC(0));
  468. reg_clear(encoder, REG_PLL_SERIAL_3, PLL_SERIAL_3_SRL_CCIR);
  469. reg_clear(encoder, REG_PLL_SERIAL_1, PLL_SERIAL_1_SRL_MAN_IZ);
  470. reg_clear(encoder, REG_PLL_SERIAL_3, PLL_SERIAL_3_SRL_DE);
  471. reg_write(encoder, REG_SERIALIZER, 0);
  472. reg_write(encoder, REG_HVF_CNTRL_1, HVF_CNTRL_1_VQR(0));
  473. /* TODO enable pixel repeat for pixel rates less than 25Msamp/s */
  474. rep = 0;
  475. reg_write(encoder, REG_RPT_CNTRL, 0);
  476. reg_write(encoder, REG_SEL_CLK, SEL_CLK_SEL_VRF_CLK(0) |
  477. SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
  478. reg_write(encoder, REG_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(div) |
  479. PLL_SERIAL_2_SRL_PR(rep));
  480. reg_write16(encoder, REG_VS_PIX_STRT_2_MSB, pix_start2);
  481. reg_write16(encoder, REG_VS_PIX_END_2_MSB, pix_start2);
  482. /* set color matrix bypass flag: */
  483. reg_set(encoder, REG_MAT_CONTRL, MAT_CONTRL_MAT_BP);
  484. /* set BIAS tmds value: */
  485. reg_write(encoder, REG_ANA_GENERAL, 0x09);
  486. reg_clear(encoder, REG_TBG_CNTRL_0, TBG_CNTRL_0_SYNC_MTHD);
  487. reg_write(encoder, REG_VIP_CNTRL_3, 0);
  488. reg_set(encoder, REG_VIP_CNTRL_3, VIP_CNTRL_3_SYNC_HS);
  489. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  490. reg_set(encoder, REG_VIP_CNTRL_3, VIP_CNTRL_3_V_TGL);
  491. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  492. reg_set(encoder, REG_VIP_CNTRL_3, VIP_CNTRL_3_H_TGL);
  493. reg_write(encoder, REG_VIDFORMAT, 0x00);
  494. reg_write16(encoder, REG_NPIX_MSB, mode->hdisplay - 1);
  495. reg_write16(encoder, REG_NLINE_MSB, mode->vdisplay - 1);
  496. reg_write16(encoder, REG_VS_LINE_STRT_1_MSB, line_start);
  497. reg_write16(encoder, REG_VS_LINE_END_1_MSB, line_end);
  498. reg_write16(encoder, REG_VS_PIX_STRT_1_MSB, hs_start);
  499. reg_write16(encoder, REG_VS_PIX_END_1_MSB, hs_start);
  500. reg_write16(encoder, REG_HS_PIX_START_MSB, hs_start);
  501. reg_write16(encoder, REG_HS_PIX_STOP_MSB, hs_end);
  502. reg_write16(encoder, REG_VWIN_START_1_MSB, vwin_start);
  503. reg_write16(encoder, REG_VWIN_END_1_MSB, vwin_end);
  504. reg_write16(encoder, REG_DE_START_MSB, de_start);
  505. reg_write16(encoder, REG_DE_STOP_MSB, de_end);
  506. if (priv->rev == TDA19988) {
  507. /* let incoming pixels fill the active space (if any) */
  508. reg_write(encoder, REG_ENABLE_SPACE, 0x01);
  509. }
  510. reg_write16(encoder, REG_REFPIX_MSB, ref_pix);
  511. reg_write16(encoder, REG_REFLINE_MSB, ref_line);
  512. reg = TBG_CNTRL_1_VHX_EXT_DE |
  513. TBG_CNTRL_1_VHX_EXT_HS |
  514. TBG_CNTRL_1_VHX_EXT_VS |
  515. TBG_CNTRL_1_DWIN_DIS | /* HDCP off */
  516. TBG_CNTRL_1_VH_TGL_2;
  517. if (mode->flags & (DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC))
  518. reg |= TBG_CNTRL_1_VH_TGL_0;
  519. reg_set(encoder, REG_TBG_CNTRL_1, reg);
  520. /* must be last register set: */
  521. reg_clear(encoder, REG_TBG_CNTRL_0, TBG_CNTRL_0_SYNC_ONCE);
  522. }
  523. static enum drm_connector_status
  524. tda998x_encoder_detect(struct drm_encoder *encoder,
  525. struct drm_connector *connector)
  526. {
  527. uint8_t val = cec_read(encoder, REG_CEC_RXSHPDLEV);
  528. return (val & CEC_RXSHPDLEV_HPD) ? connector_status_connected :
  529. connector_status_disconnected;
  530. }
  531. static int
  532. read_edid_block(struct drm_encoder *encoder, uint8_t *buf, int blk)
  533. {
  534. uint8_t offset, segptr;
  535. int ret, i;
  536. /* enable EDID read irq: */
  537. reg_set(encoder, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
  538. offset = (blk & 1) ? 128 : 0;
  539. segptr = blk / 2;
  540. reg_write(encoder, REG_DDC_ADDR, 0xa0);
  541. reg_write(encoder, REG_DDC_OFFS, offset);
  542. reg_write(encoder, REG_DDC_SEGM_ADDR, 0x60);
  543. reg_write(encoder, REG_DDC_SEGM, segptr);
  544. /* enable reading EDID: */
  545. reg_write(encoder, REG_EDID_CTRL, 0x1);
  546. /* flag must be cleared by sw: */
  547. reg_write(encoder, REG_EDID_CTRL, 0x0);
  548. /* wait for block read to complete: */
  549. for (i = 100; i > 0; i--) {
  550. uint8_t val = reg_read(encoder, REG_INT_FLAGS_2);
  551. if (val & INT_FLAGS_2_EDID_BLK_RD)
  552. break;
  553. msleep(1);
  554. }
  555. if (i == 0)
  556. return -ETIMEDOUT;
  557. ret = reg_read_range(encoder, REG_EDID_DATA_0, buf, EDID_LENGTH);
  558. if (ret != EDID_LENGTH) {
  559. dev_err(encoder->dev->dev, "failed to read edid block %d: %d",
  560. blk, ret);
  561. return ret;
  562. }
  563. reg_clear(encoder, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
  564. return 0;
  565. }
  566. static uint8_t *
  567. do_get_edid(struct drm_encoder *encoder)
  568. {
  569. int j = 0, valid_extensions = 0;
  570. uint8_t *block, *new;
  571. bool print_bad_edid = drm_debug & DRM_UT_KMS;
  572. if ((block = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
  573. return NULL;
  574. /* base block fetch */
  575. if (read_edid_block(encoder, block, 0))
  576. goto fail;
  577. if (!drm_edid_block_valid(block, 0, print_bad_edid))
  578. goto fail;
  579. /* if there's no extensions, we're done */
  580. if (block[0x7e] == 0)
  581. return block;
  582. new = krealloc(block, (block[0x7e] + 1) * EDID_LENGTH, GFP_KERNEL);
  583. if (!new)
  584. goto fail;
  585. block = new;
  586. for (j = 1; j <= block[0x7e]; j++) {
  587. uint8_t *ext_block = block + (valid_extensions + 1) * EDID_LENGTH;
  588. if (read_edid_block(encoder, ext_block, j))
  589. goto fail;
  590. if (!drm_edid_block_valid(ext_block, j, print_bad_edid))
  591. goto fail;
  592. valid_extensions++;
  593. }
  594. if (valid_extensions != block[0x7e]) {
  595. block[EDID_LENGTH-1] += block[0x7e] - valid_extensions;
  596. block[0x7e] = valid_extensions;
  597. new = krealloc(block, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
  598. if (!new)
  599. goto fail;
  600. block = new;
  601. }
  602. return block;
  603. fail:
  604. dev_warn(encoder->dev->dev, "failed to read EDID\n");
  605. kfree(block);
  606. return NULL;
  607. }
  608. static int
  609. tda998x_encoder_get_modes(struct drm_encoder *encoder,
  610. struct drm_connector *connector)
  611. {
  612. struct edid *edid = (struct edid *)do_get_edid(encoder);
  613. int n = 0;
  614. if (edid) {
  615. drm_mode_connector_update_edid_property(connector, edid);
  616. n = drm_add_edid_modes(connector, edid);
  617. kfree(edid);
  618. }
  619. return n;
  620. }
  621. static int
  622. tda998x_encoder_create_resources(struct drm_encoder *encoder,
  623. struct drm_connector *connector)
  624. {
  625. DBG("");
  626. return 0;
  627. }
  628. static int
  629. tda998x_encoder_set_property(struct drm_encoder *encoder,
  630. struct drm_connector *connector,
  631. struct drm_property *property,
  632. uint64_t val)
  633. {
  634. DBG("");
  635. return 0;
  636. }
  637. static void
  638. tda998x_encoder_destroy(struct drm_encoder *encoder)
  639. {
  640. struct tda998x_priv *priv = to_tda998x_priv(encoder);
  641. drm_i2c_encoder_destroy(encoder);
  642. kfree(priv);
  643. }
  644. static struct drm_encoder_slave_funcs tda998x_encoder_funcs = {
  645. .set_config = tda998x_encoder_set_config,
  646. .destroy = tda998x_encoder_destroy,
  647. .dpms = tda998x_encoder_dpms,
  648. .save = tda998x_encoder_save,
  649. .restore = tda998x_encoder_restore,
  650. .mode_fixup = tda998x_encoder_mode_fixup,
  651. .mode_valid = tda998x_encoder_mode_valid,
  652. .mode_set = tda998x_encoder_mode_set,
  653. .detect = tda998x_encoder_detect,
  654. .get_modes = tda998x_encoder_get_modes,
  655. .create_resources = tda998x_encoder_create_resources,
  656. .set_property = tda998x_encoder_set_property,
  657. };
  658. /* I2C driver functions */
  659. static int
  660. tda998x_probe(struct i2c_client *client, const struct i2c_device_id *id)
  661. {
  662. return 0;
  663. }
  664. static int
  665. tda998x_remove(struct i2c_client *client)
  666. {
  667. return 0;
  668. }
  669. static int
  670. tda998x_encoder_init(struct i2c_client *client,
  671. struct drm_device *dev,
  672. struct drm_encoder_slave *encoder_slave)
  673. {
  674. struct drm_encoder *encoder = &encoder_slave->base;
  675. struct tda998x_priv *priv;
  676. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  677. if (!priv)
  678. return -ENOMEM;
  679. priv->current_page = 0;
  680. priv->cec = i2c_new_dummy(client->adapter, 0x34);
  681. priv->dpms = DRM_MODE_DPMS_OFF;
  682. encoder_slave->slave_priv = priv;
  683. encoder_slave->slave_funcs = &tda998x_encoder_funcs;
  684. /* wake up the device: */
  685. cec_write(encoder, REG_CEC_ENAMODS,
  686. CEC_ENAMODS_EN_RXSENS | CEC_ENAMODS_EN_HDMI);
  687. tda998x_reset(encoder);
  688. /* read version: */
  689. priv->rev = reg_read(encoder, REG_VERSION_LSB) |
  690. reg_read(encoder, REG_VERSION_MSB) << 8;
  691. /* mask off feature bits: */
  692. priv->rev &= ~0x30; /* not-hdcp and not-scalar bit */
  693. switch (priv->rev) {
  694. case TDA9989N2: dev_info(dev->dev, "found TDA9989 n2"); break;
  695. case TDA19989: dev_info(dev->dev, "found TDA19989"); break;
  696. case TDA19989N2: dev_info(dev->dev, "found TDA19989 n2"); break;
  697. case TDA19988: dev_info(dev->dev, "found TDA19988"); break;
  698. default:
  699. DBG("found unsupported device: %04x", priv->rev);
  700. goto fail;
  701. }
  702. /* after reset, enable DDC: */
  703. reg_write(encoder, REG_DDC_DISABLE, 0x00);
  704. /* set clock on DDC channel: */
  705. reg_write(encoder, REG_TX3, 39);
  706. /* if necessary, disable multi-master: */
  707. if (priv->rev == TDA19989)
  708. reg_set(encoder, REG_I2C_MASTER, I2C_MASTER_DIS_MM);
  709. cec_write(encoder, REG_CEC_FRO_IM_CLK_CTRL,
  710. CEC_FRO_IM_CLK_CTRL_GHOST_DIS | CEC_FRO_IM_CLK_CTRL_IMCLK_SEL);
  711. return 0;
  712. fail:
  713. /* if encoder_init fails, the encoder slave is never registered,
  714. * so cleanup here:
  715. */
  716. if (priv->cec)
  717. i2c_unregister_device(priv->cec);
  718. kfree(priv);
  719. encoder_slave->slave_priv = NULL;
  720. encoder_slave->slave_funcs = NULL;
  721. return -ENXIO;
  722. }
  723. static struct i2c_device_id tda998x_ids[] = {
  724. { "tda998x", 0 },
  725. { }
  726. };
  727. MODULE_DEVICE_TABLE(i2c, tda998x_ids);
  728. static struct drm_i2c_encoder_driver tda998x_driver = {
  729. .i2c_driver = {
  730. .probe = tda998x_probe,
  731. .remove = tda998x_remove,
  732. .driver = {
  733. .name = "tda998x",
  734. },
  735. .id_table = tda998x_ids,
  736. },
  737. .encoder_init = tda998x_encoder_init,
  738. };
  739. /* Module initialization */
  740. static int __init
  741. tda998x_init(void)
  742. {
  743. DBG("");
  744. return drm_i2c_encoder_register(THIS_MODULE, &tda998x_driver);
  745. }
  746. static void __exit
  747. tda998x_exit(void)
  748. {
  749. DBG("");
  750. drm_i2c_encoder_unregister(&tda998x_driver);
  751. }
  752. MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
  753. MODULE_DESCRIPTION("NXP Semiconductors TDA998X HDMI Encoder");
  754. MODULE_LICENSE("GPL");
  755. module_init(tda998x_init);
  756. module_exit(tda998x_exit);