oaktrail_hdmi.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870
  1. /*
  2. * Copyright © 2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Li Peng <peng.li@intel.com>
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm.h>
  28. #include "psb_intel_drv.h"
  29. #include "psb_intel_reg.h"
  30. #include "psb_drv.h"
  31. #define HDMI_READ(reg) readl(hdmi_dev->regs + (reg))
  32. #define HDMI_WRITE(reg, val) writel(val, hdmi_dev->regs + (reg))
  33. #define HDMI_HCR 0x1000
  34. #define HCR_ENABLE_HDCP (1 << 5)
  35. #define HCR_ENABLE_AUDIO (1 << 2)
  36. #define HCR_ENABLE_PIXEL (1 << 1)
  37. #define HCR_ENABLE_TMDS (1 << 0)
  38. #define HDMI_HICR 0x1004
  39. #define HDMI_HSR 0x1008
  40. #define HDMI_HISR 0x100C
  41. #define HDMI_DETECT_HDP (1 << 0)
  42. #define HDMI_VIDEO_REG 0x3000
  43. #define HDMI_UNIT_EN (1 << 7)
  44. #define HDMI_MODE_OUTPUT (1 << 0)
  45. #define HDMI_HBLANK_A 0x3100
  46. #define HDMI_AUDIO_CTRL 0x4000
  47. #define HDMI_ENABLE_AUDIO (1 << 0)
  48. #define PCH_HTOTAL_B 0x3100
  49. #define PCH_HBLANK_B 0x3104
  50. #define PCH_HSYNC_B 0x3108
  51. #define PCH_VTOTAL_B 0x310C
  52. #define PCH_VBLANK_B 0x3110
  53. #define PCH_VSYNC_B 0x3114
  54. #define PCH_PIPEBSRC 0x311C
  55. #define PCH_PIPEB_DSL 0x3800
  56. #define PCH_PIPEB_SLC 0x3804
  57. #define PCH_PIPEBCONF 0x3808
  58. #define PCH_PIPEBSTAT 0x3824
  59. #define CDVO_DFT 0x5000
  60. #define CDVO_SLEWRATE 0x5004
  61. #define CDVO_STRENGTH 0x5008
  62. #define CDVO_RCOMP 0x500C
  63. #define DPLL_CTRL 0x6000
  64. #define DPLL_PDIV_SHIFT 16
  65. #define DPLL_PDIV_MASK (0xf << 16)
  66. #define DPLL_PWRDN (1 << 4)
  67. #define DPLL_RESET (1 << 3)
  68. #define DPLL_FASTEN (1 << 2)
  69. #define DPLL_ENSTAT (1 << 1)
  70. #define DPLL_DITHEN (1 << 0)
  71. #define DPLL_DIV_CTRL 0x6004
  72. #define DPLL_CLKF_MASK 0xffffffc0
  73. #define DPLL_CLKR_MASK (0x3f)
  74. #define DPLL_CLK_ENABLE 0x6008
  75. #define DPLL_EN_DISP (1 << 31)
  76. #define DPLL_SEL_HDMI (1 << 8)
  77. #define DPLL_EN_HDMI (1 << 1)
  78. #define DPLL_EN_VGA (1 << 0)
  79. #define DPLL_ADJUST 0x600C
  80. #define DPLL_STATUS 0x6010
  81. #define DPLL_UPDATE 0x6014
  82. #define DPLL_DFT 0x6020
  83. struct intel_range {
  84. int min, max;
  85. };
  86. struct oaktrail_hdmi_limit {
  87. struct intel_range vco, np, nr, nf;
  88. };
  89. struct oaktrail_hdmi_clock {
  90. int np;
  91. int nr;
  92. int nf;
  93. int dot;
  94. };
  95. #define VCO_MIN 320000
  96. #define VCO_MAX 1650000
  97. #define NP_MIN 1
  98. #define NP_MAX 15
  99. #define NR_MIN 1
  100. #define NR_MAX 64
  101. #define NF_MIN 2
  102. #define NF_MAX 4095
  103. static const struct oaktrail_hdmi_limit oaktrail_hdmi_limit = {
  104. .vco = { .min = VCO_MIN, .max = VCO_MAX },
  105. .np = { .min = NP_MIN, .max = NP_MAX },
  106. .nr = { .min = NR_MIN, .max = NR_MAX },
  107. .nf = { .min = NF_MIN, .max = NF_MAX },
  108. };
  109. static void oaktrail_hdmi_audio_enable(struct drm_device *dev)
  110. {
  111. struct drm_psb_private *dev_priv = dev->dev_private;
  112. struct oaktrail_hdmi_dev *hdmi_dev = dev_priv->hdmi_priv;
  113. HDMI_WRITE(HDMI_HCR, 0x67);
  114. HDMI_READ(HDMI_HCR);
  115. HDMI_WRITE(0x51a8, 0x10);
  116. HDMI_READ(0x51a8);
  117. HDMI_WRITE(HDMI_AUDIO_CTRL, 0x1);
  118. HDMI_READ(HDMI_AUDIO_CTRL);
  119. }
  120. static void oaktrail_hdmi_audio_disable(struct drm_device *dev)
  121. {
  122. struct drm_psb_private *dev_priv = dev->dev_private;
  123. struct oaktrail_hdmi_dev *hdmi_dev = dev_priv->hdmi_priv;
  124. HDMI_WRITE(0x51a8, 0x0);
  125. HDMI_READ(0x51a8);
  126. HDMI_WRITE(HDMI_AUDIO_CTRL, 0x0);
  127. HDMI_READ(HDMI_AUDIO_CTRL);
  128. HDMI_WRITE(HDMI_HCR, 0x47);
  129. HDMI_READ(HDMI_HCR);
  130. }
  131. static void wait_for_vblank(struct drm_device *dev)
  132. {
  133. /* Wait for 20ms, i.e. one cycle at 50hz. */
  134. mdelay(20);
  135. }
  136. static unsigned int htotal_calculate(struct drm_display_mode *mode)
  137. {
  138. u32 htotal, new_crtc_htotal;
  139. htotal = (mode->crtc_hdisplay - 1) | ((mode->crtc_htotal - 1) << 16);
  140. /*
  141. * 1024 x 768 new_crtc_htotal = 0x1024;
  142. * 1280 x 1024 new_crtc_htotal = 0x0c34;
  143. */
  144. new_crtc_htotal = (mode->crtc_htotal - 1) * 200 * 1000 / mode->clock;
  145. DRM_DEBUG_KMS("new crtc htotal 0x%4x\n", new_crtc_htotal);
  146. return (mode->crtc_hdisplay - 1) | (new_crtc_htotal << 16);
  147. }
  148. static void oaktrail_hdmi_find_dpll(struct drm_crtc *crtc, int target,
  149. int refclk, struct oaktrail_hdmi_clock *best_clock)
  150. {
  151. int np_min, np_max, nr_min, nr_max;
  152. int np, nr, nf;
  153. np_min = DIV_ROUND_UP(oaktrail_hdmi_limit.vco.min, target * 10);
  154. np_max = oaktrail_hdmi_limit.vco.max / (target * 10);
  155. if (np_min < oaktrail_hdmi_limit.np.min)
  156. np_min = oaktrail_hdmi_limit.np.min;
  157. if (np_max > oaktrail_hdmi_limit.np.max)
  158. np_max = oaktrail_hdmi_limit.np.max;
  159. nr_min = DIV_ROUND_UP((refclk * 1000), (target * 10 * np_max));
  160. nr_max = DIV_ROUND_UP((refclk * 1000), (target * 10 * np_min));
  161. if (nr_min < oaktrail_hdmi_limit.nr.min)
  162. nr_min = oaktrail_hdmi_limit.nr.min;
  163. if (nr_max > oaktrail_hdmi_limit.nr.max)
  164. nr_max = oaktrail_hdmi_limit.nr.max;
  165. np = DIV_ROUND_UP((refclk * 1000), (target * 10 * nr_max));
  166. nr = DIV_ROUND_UP((refclk * 1000), (target * 10 * np));
  167. nf = DIV_ROUND_CLOSEST((target * 10 * np * nr), refclk);
  168. DRM_DEBUG_KMS("np, nr, nf %d %d %d\n", np, nr, nf);
  169. /*
  170. * 1024 x 768 np = 1; nr = 0x26; nf = 0x0fd8000;
  171. * 1280 x 1024 np = 1; nr = 0x17; nf = 0x1034000;
  172. */
  173. best_clock->np = np;
  174. best_clock->nr = nr - 1;
  175. best_clock->nf = (nf << 14);
  176. }
  177. static void scu_busy_loop(void __iomem *scu_base)
  178. {
  179. u32 status = 0;
  180. u32 loop_count = 0;
  181. status = readl(scu_base + 0x04);
  182. while (status & 1) {
  183. udelay(1); /* scu processing time is in few u secods */
  184. status = readl(scu_base + 0x04);
  185. loop_count++;
  186. /* break if scu doesn't reset busy bit after huge retry */
  187. if (loop_count > 1000) {
  188. DRM_DEBUG_KMS("SCU IPC timed out");
  189. return;
  190. }
  191. }
  192. }
  193. /*
  194. * You don't want to know, you really really don't want to know....
  195. *
  196. * This is magic. However it's safe magic because of the way the platform
  197. * works and it is necessary magic.
  198. */
  199. static void oaktrail_hdmi_reset(struct drm_device *dev)
  200. {
  201. void __iomem *base;
  202. unsigned long scu_ipc_mmio = 0xff11c000UL;
  203. int scu_len = 1024;
  204. base = ioremap((resource_size_t)scu_ipc_mmio, scu_len);
  205. if (base == NULL) {
  206. DRM_ERROR("failed to map scu mmio\n");
  207. return;
  208. }
  209. /* scu ipc: assert hdmi controller reset */
  210. writel(0xff11d118, base + 0x0c);
  211. writel(0x7fffffdf, base + 0x80);
  212. writel(0x42005, base + 0x0);
  213. scu_busy_loop(base);
  214. /* scu ipc: de-assert hdmi controller reset */
  215. writel(0xff11d118, base + 0x0c);
  216. writel(0x7fffffff, base + 0x80);
  217. writel(0x42005, base + 0x0);
  218. scu_busy_loop(base);
  219. iounmap(base);
  220. }
  221. int oaktrail_crtc_hdmi_mode_set(struct drm_crtc *crtc,
  222. struct drm_display_mode *mode,
  223. struct drm_display_mode *adjusted_mode,
  224. int x, int y,
  225. struct drm_framebuffer *old_fb)
  226. {
  227. struct drm_device *dev = crtc->dev;
  228. struct drm_psb_private *dev_priv = dev->dev_private;
  229. struct oaktrail_hdmi_dev *hdmi_dev = dev_priv->hdmi_priv;
  230. int pipe = 1;
  231. int htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
  232. int hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
  233. int hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
  234. int vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
  235. int vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
  236. int vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
  237. int dspsize_reg = (pipe == 0) ? DSPASIZE : DSPBSIZE;
  238. int dsppos_reg = (pipe == 0) ? DSPAPOS : DSPBPOS;
  239. int pipesrc_reg = (pipe == 0) ? PIPEASRC : PIPEBSRC;
  240. int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
  241. int refclk;
  242. struct oaktrail_hdmi_clock clock;
  243. u32 dspcntr, pipeconf, dpll, temp;
  244. int dspcntr_reg = DSPBCNTR;
  245. if (!gma_power_begin(dev, true))
  246. return 0;
  247. /* Disable the VGA plane that we never use */
  248. REG_WRITE(VGACNTRL, VGA_DISP_DISABLE);
  249. /* Disable dpll if necessary */
  250. dpll = REG_READ(DPLL_CTRL);
  251. if ((dpll & DPLL_PWRDN) == 0) {
  252. REG_WRITE(DPLL_CTRL, dpll | (DPLL_PWRDN | DPLL_RESET));
  253. REG_WRITE(DPLL_DIV_CTRL, 0x00000000);
  254. REG_WRITE(DPLL_STATUS, 0x1);
  255. }
  256. udelay(150);
  257. /* Reset controller */
  258. oaktrail_hdmi_reset(dev);
  259. /* program and enable dpll */
  260. refclk = 25000;
  261. oaktrail_hdmi_find_dpll(crtc, adjusted_mode->clock, refclk, &clock);
  262. /* Set the DPLL */
  263. dpll = REG_READ(DPLL_CTRL);
  264. dpll &= ~DPLL_PDIV_MASK;
  265. dpll &= ~(DPLL_PWRDN | DPLL_RESET);
  266. REG_WRITE(DPLL_CTRL, 0x00000008);
  267. REG_WRITE(DPLL_DIV_CTRL, ((clock.nf << 6) | clock.nr));
  268. REG_WRITE(DPLL_ADJUST, ((clock.nf >> 14) - 1));
  269. REG_WRITE(DPLL_CTRL, (dpll | (clock.np << DPLL_PDIV_SHIFT) | DPLL_ENSTAT | DPLL_DITHEN));
  270. REG_WRITE(DPLL_UPDATE, 0x80000000);
  271. REG_WRITE(DPLL_CLK_ENABLE, 0x80050102);
  272. udelay(150);
  273. /* configure HDMI */
  274. HDMI_WRITE(0x1004, 0x1fd);
  275. HDMI_WRITE(0x2000, 0x1);
  276. HDMI_WRITE(0x2008, 0x0);
  277. HDMI_WRITE(0x3130, 0x8);
  278. HDMI_WRITE(0x101c, 0x1800810);
  279. temp = htotal_calculate(adjusted_mode);
  280. REG_WRITE(htot_reg, temp);
  281. REG_WRITE(hblank_reg, (adjusted_mode->crtc_hblank_start - 1) | ((adjusted_mode->crtc_hblank_end - 1) << 16));
  282. REG_WRITE(hsync_reg, (adjusted_mode->crtc_hsync_start - 1) | ((adjusted_mode->crtc_hsync_end - 1) << 16));
  283. REG_WRITE(vtot_reg, (adjusted_mode->crtc_vdisplay - 1) | ((adjusted_mode->crtc_vtotal - 1) << 16));
  284. REG_WRITE(vblank_reg, (adjusted_mode->crtc_vblank_start - 1) | ((adjusted_mode->crtc_vblank_end - 1) << 16));
  285. REG_WRITE(vsync_reg, (adjusted_mode->crtc_vsync_start - 1) | ((adjusted_mode->crtc_vsync_end - 1) << 16));
  286. REG_WRITE(pipesrc_reg, ((mode->crtc_hdisplay - 1) << 16) | (mode->crtc_vdisplay - 1));
  287. REG_WRITE(PCH_HTOTAL_B, (adjusted_mode->crtc_hdisplay - 1) | ((adjusted_mode->crtc_htotal - 1) << 16));
  288. REG_WRITE(PCH_HBLANK_B, (adjusted_mode->crtc_hblank_start - 1) | ((adjusted_mode->crtc_hblank_end - 1) << 16));
  289. REG_WRITE(PCH_HSYNC_B, (adjusted_mode->crtc_hsync_start - 1) | ((adjusted_mode->crtc_hsync_end - 1) << 16));
  290. REG_WRITE(PCH_VTOTAL_B, (adjusted_mode->crtc_vdisplay - 1) | ((adjusted_mode->crtc_vtotal - 1) << 16));
  291. REG_WRITE(PCH_VBLANK_B, (adjusted_mode->crtc_vblank_start - 1) | ((adjusted_mode->crtc_vblank_end - 1) << 16));
  292. REG_WRITE(PCH_VSYNC_B, (adjusted_mode->crtc_vsync_start - 1) | ((adjusted_mode->crtc_vsync_end - 1) << 16));
  293. REG_WRITE(PCH_PIPEBSRC, ((mode->crtc_hdisplay - 1) << 16) | (mode->crtc_vdisplay - 1));
  294. temp = adjusted_mode->crtc_hblank_end - adjusted_mode->crtc_hblank_start;
  295. HDMI_WRITE(HDMI_HBLANK_A, ((adjusted_mode->crtc_hdisplay - 1) << 16) | temp);
  296. REG_WRITE(dspsize_reg, ((mode->vdisplay - 1) << 16) | (mode->hdisplay - 1));
  297. REG_WRITE(dsppos_reg, 0);
  298. /* Flush the plane changes */
  299. {
  300. struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
  301. crtc_funcs->mode_set_base(crtc, x, y, old_fb);
  302. }
  303. /* Set up the display plane register */
  304. dspcntr = REG_READ(dspcntr_reg);
  305. dspcntr |= DISPPLANE_GAMMA_ENABLE;
  306. dspcntr |= DISPPLANE_SEL_PIPE_B;
  307. dspcntr |= DISPLAY_PLANE_ENABLE;
  308. /* setup pipeconf */
  309. pipeconf = REG_READ(pipeconf_reg);
  310. pipeconf |= PIPEACONF_ENABLE;
  311. REG_WRITE(pipeconf_reg, pipeconf);
  312. REG_READ(pipeconf_reg);
  313. REG_WRITE(PCH_PIPEBCONF, pipeconf);
  314. REG_READ(PCH_PIPEBCONF);
  315. wait_for_vblank(dev);
  316. REG_WRITE(dspcntr_reg, dspcntr);
  317. wait_for_vblank(dev);
  318. gma_power_end(dev);
  319. return 0;
  320. }
  321. void oaktrail_crtc_hdmi_dpms(struct drm_crtc *crtc, int mode)
  322. {
  323. struct drm_device *dev = crtc->dev;
  324. u32 temp;
  325. DRM_DEBUG_KMS("%s %d\n", __func__, mode);
  326. switch (mode) {
  327. case DRM_MODE_DPMS_OFF:
  328. REG_WRITE(VGACNTRL, 0x80000000);
  329. /* Disable plane */
  330. temp = REG_READ(DSPBCNTR);
  331. if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
  332. REG_WRITE(DSPBCNTR, temp & ~DISPLAY_PLANE_ENABLE);
  333. REG_READ(DSPBCNTR);
  334. /* Flush the plane changes */
  335. REG_WRITE(DSPBSURF, REG_READ(DSPBSURF));
  336. REG_READ(DSPBSURF);
  337. }
  338. /* Disable pipe B */
  339. temp = REG_READ(PIPEBCONF);
  340. if ((temp & PIPEACONF_ENABLE) != 0) {
  341. REG_WRITE(PIPEBCONF, temp & ~PIPEACONF_ENABLE);
  342. REG_READ(PIPEBCONF);
  343. }
  344. /* Disable LNW Pipes, etc */
  345. temp = REG_READ(PCH_PIPEBCONF);
  346. if ((temp & PIPEACONF_ENABLE) != 0) {
  347. REG_WRITE(PCH_PIPEBCONF, temp & ~PIPEACONF_ENABLE);
  348. REG_READ(PCH_PIPEBCONF);
  349. }
  350. /* wait for pipe off */
  351. udelay(150);
  352. /* Disable dpll */
  353. temp = REG_READ(DPLL_CTRL);
  354. if ((temp & DPLL_PWRDN) == 0) {
  355. REG_WRITE(DPLL_CTRL, temp | (DPLL_PWRDN | DPLL_RESET));
  356. REG_WRITE(DPLL_STATUS, 0x1);
  357. }
  358. /* wait for dpll off */
  359. udelay(150);
  360. break;
  361. case DRM_MODE_DPMS_ON:
  362. case DRM_MODE_DPMS_STANDBY:
  363. case DRM_MODE_DPMS_SUSPEND:
  364. /* Enable dpll */
  365. temp = REG_READ(DPLL_CTRL);
  366. if ((temp & DPLL_PWRDN) != 0) {
  367. REG_WRITE(DPLL_CTRL, temp & ~(DPLL_PWRDN | DPLL_RESET));
  368. temp = REG_READ(DPLL_CLK_ENABLE);
  369. REG_WRITE(DPLL_CLK_ENABLE, temp | DPLL_EN_DISP | DPLL_SEL_HDMI | DPLL_EN_HDMI);
  370. REG_READ(DPLL_CLK_ENABLE);
  371. }
  372. /* wait for dpll warm up */
  373. udelay(150);
  374. /* Enable pipe B */
  375. temp = REG_READ(PIPEBCONF);
  376. if ((temp & PIPEACONF_ENABLE) == 0) {
  377. REG_WRITE(PIPEBCONF, temp | PIPEACONF_ENABLE);
  378. REG_READ(PIPEBCONF);
  379. }
  380. /* Enable LNW Pipe B */
  381. temp = REG_READ(PCH_PIPEBCONF);
  382. if ((temp & PIPEACONF_ENABLE) == 0) {
  383. REG_WRITE(PCH_PIPEBCONF, temp | PIPEACONF_ENABLE);
  384. REG_READ(PCH_PIPEBCONF);
  385. }
  386. wait_for_vblank(dev);
  387. /* Enable plane */
  388. temp = REG_READ(DSPBCNTR);
  389. if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
  390. REG_WRITE(DSPBCNTR, temp | DISPLAY_PLANE_ENABLE);
  391. /* Flush the plane changes */
  392. REG_WRITE(DSPBSURF, REG_READ(DSPBSURF));
  393. REG_READ(DSPBSURF);
  394. }
  395. psb_intel_crtc_load_lut(crtc);
  396. }
  397. /* DSPARB */
  398. REG_WRITE(DSPARB, 0x00003fbf);
  399. /* FW1 */
  400. REG_WRITE(0x70034, 0x3f880a0a);
  401. /* FW2 */
  402. REG_WRITE(0x70038, 0x0b060808);
  403. /* FW4 */
  404. REG_WRITE(0x70050, 0x08030404);
  405. /* FW5 */
  406. REG_WRITE(0x70054, 0x04040404);
  407. /* LNC Chicken Bits - Squawk! */
  408. REG_WRITE(0x70400, 0x4000);
  409. return;
  410. }
  411. static void oaktrail_hdmi_dpms(struct drm_encoder *encoder, int mode)
  412. {
  413. static int dpms_mode = -1;
  414. struct drm_device *dev = encoder->dev;
  415. struct drm_psb_private *dev_priv = dev->dev_private;
  416. struct oaktrail_hdmi_dev *hdmi_dev = dev_priv->hdmi_priv;
  417. u32 temp;
  418. if (dpms_mode == mode)
  419. return;
  420. if (mode != DRM_MODE_DPMS_ON)
  421. temp = 0x0;
  422. else
  423. temp = 0x99;
  424. dpms_mode = mode;
  425. HDMI_WRITE(HDMI_VIDEO_REG, temp);
  426. }
  427. static int oaktrail_hdmi_mode_valid(struct drm_connector *connector,
  428. struct drm_display_mode *mode)
  429. {
  430. if (mode->clock > 165000)
  431. return MODE_CLOCK_HIGH;
  432. if (mode->clock < 20000)
  433. return MODE_CLOCK_LOW;
  434. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  435. return MODE_NO_DBLESCAN;
  436. return MODE_OK;
  437. }
  438. static bool oaktrail_hdmi_mode_fixup(struct drm_encoder *encoder,
  439. const struct drm_display_mode *mode,
  440. struct drm_display_mode *adjusted_mode)
  441. {
  442. return true;
  443. }
  444. static enum drm_connector_status
  445. oaktrail_hdmi_detect(struct drm_connector *connector, bool force)
  446. {
  447. enum drm_connector_status status;
  448. struct drm_device *dev = connector->dev;
  449. struct drm_psb_private *dev_priv = dev->dev_private;
  450. struct oaktrail_hdmi_dev *hdmi_dev = dev_priv->hdmi_priv;
  451. u32 temp;
  452. temp = HDMI_READ(HDMI_HSR);
  453. DRM_DEBUG_KMS("HDMI_HSR %x\n", temp);
  454. if ((temp & HDMI_DETECT_HDP) != 0)
  455. status = connector_status_connected;
  456. else
  457. status = connector_status_disconnected;
  458. return status;
  459. }
  460. static const unsigned char raw_edid[] = {
  461. 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00, 0x10, 0xac, 0x2f, 0xa0,
  462. 0x53, 0x55, 0x33, 0x30, 0x16, 0x13, 0x01, 0x03, 0x0e, 0x3a, 0x24, 0x78,
  463. 0xea, 0xe9, 0xf5, 0xac, 0x51, 0x30, 0xb4, 0x25, 0x11, 0x50, 0x54, 0xa5,
  464. 0x4b, 0x00, 0x81, 0x80, 0xa9, 0x40, 0x71, 0x4f, 0xb3, 0x00, 0x01, 0x01,
  465. 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x28, 0x3c, 0x80, 0xa0, 0x70, 0xb0,
  466. 0x23, 0x40, 0x30, 0x20, 0x36, 0x00, 0x46, 0x6c, 0x21, 0x00, 0x00, 0x1a,
  467. 0x00, 0x00, 0x00, 0xff, 0x00, 0x47, 0x4e, 0x37, 0x32, 0x31, 0x39, 0x35,
  468. 0x52, 0x30, 0x33, 0x55, 0x53, 0x0a, 0x00, 0x00, 0x00, 0xfc, 0x00, 0x44,
  469. 0x45, 0x4c, 0x4c, 0x20, 0x32, 0x37, 0x30, 0x39, 0x57, 0x0a, 0x20, 0x20,
  470. 0x00, 0x00, 0x00, 0xfd, 0x00, 0x38, 0x4c, 0x1e, 0x53, 0x11, 0x00, 0x0a,
  471. 0x20, 0x20, 0x20, 0x20, 0x20, 0x20, 0x00, 0x8d
  472. };
  473. static int oaktrail_hdmi_get_modes(struct drm_connector *connector)
  474. {
  475. struct i2c_adapter *i2c_adap;
  476. struct edid *edid;
  477. int ret = 0;
  478. /*
  479. * FIXME: We need to figure this lot out. In theory we can
  480. * read the EDID somehow but I've yet to find working reference
  481. * code.
  482. */
  483. i2c_adap = i2c_get_adapter(3);
  484. if (i2c_adap == NULL) {
  485. DRM_ERROR("No ddc adapter available!\n");
  486. edid = (struct edid *)raw_edid;
  487. } else {
  488. edid = (struct edid *)raw_edid;
  489. /* FIXME ? edid = drm_get_edid(connector, i2c_adap); */
  490. }
  491. if (edid) {
  492. drm_mode_connector_update_edid_property(connector, edid);
  493. ret = drm_add_edid_modes(connector, edid);
  494. }
  495. return ret;
  496. }
  497. static void oaktrail_hdmi_mode_set(struct drm_encoder *encoder,
  498. struct drm_display_mode *mode,
  499. struct drm_display_mode *adjusted_mode)
  500. {
  501. struct drm_device *dev = encoder->dev;
  502. oaktrail_hdmi_audio_enable(dev);
  503. return;
  504. }
  505. static void oaktrail_hdmi_destroy(struct drm_connector *connector)
  506. {
  507. return;
  508. }
  509. static const struct drm_encoder_helper_funcs oaktrail_hdmi_helper_funcs = {
  510. .dpms = oaktrail_hdmi_dpms,
  511. .mode_fixup = oaktrail_hdmi_mode_fixup,
  512. .prepare = psb_intel_encoder_prepare,
  513. .mode_set = oaktrail_hdmi_mode_set,
  514. .commit = psb_intel_encoder_commit,
  515. };
  516. static const struct drm_connector_helper_funcs
  517. oaktrail_hdmi_connector_helper_funcs = {
  518. .get_modes = oaktrail_hdmi_get_modes,
  519. .mode_valid = oaktrail_hdmi_mode_valid,
  520. .best_encoder = psb_intel_best_encoder,
  521. };
  522. static const struct drm_connector_funcs oaktrail_hdmi_connector_funcs = {
  523. .dpms = drm_helper_connector_dpms,
  524. .detect = oaktrail_hdmi_detect,
  525. .fill_modes = drm_helper_probe_single_connector_modes,
  526. .destroy = oaktrail_hdmi_destroy,
  527. };
  528. static void oaktrail_hdmi_enc_destroy(struct drm_encoder *encoder)
  529. {
  530. drm_encoder_cleanup(encoder);
  531. }
  532. static const struct drm_encoder_funcs oaktrail_hdmi_enc_funcs = {
  533. .destroy = oaktrail_hdmi_enc_destroy,
  534. };
  535. void oaktrail_hdmi_init(struct drm_device *dev,
  536. struct psb_intel_mode_device *mode_dev)
  537. {
  538. struct psb_intel_encoder *psb_intel_encoder;
  539. struct psb_intel_connector *psb_intel_connector;
  540. struct drm_connector *connector;
  541. struct drm_encoder *encoder;
  542. psb_intel_encoder = kzalloc(sizeof(struct psb_intel_encoder), GFP_KERNEL);
  543. if (!psb_intel_encoder)
  544. return;
  545. psb_intel_connector = kzalloc(sizeof(struct psb_intel_connector), GFP_KERNEL);
  546. if (!psb_intel_connector)
  547. goto failed_connector;
  548. connector = &psb_intel_connector->base;
  549. encoder = &psb_intel_encoder->base;
  550. drm_connector_init(dev, connector,
  551. &oaktrail_hdmi_connector_funcs,
  552. DRM_MODE_CONNECTOR_DVID);
  553. drm_encoder_init(dev, encoder,
  554. &oaktrail_hdmi_enc_funcs,
  555. DRM_MODE_ENCODER_TMDS);
  556. psb_intel_connector_attach_encoder(psb_intel_connector,
  557. psb_intel_encoder);
  558. psb_intel_encoder->type = INTEL_OUTPUT_HDMI;
  559. drm_encoder_helper_add(encoder, &oaktrail_hdmi_helper_funcs);
  560. drm_connector_helper_add(connector, &oaktrail_hdmi_connector_helper_funcs);
  561. connector->display_info.subpixel_order = SubPixelHorizontalRGB;
  562. connector->interlace_allowed = false;
  563. connector->doublescan_allowed = false;
  564. drm_sysfs_connector_add(connector);
  565. dev_info(dev->dev, "HDMI initialised.\n");
  566. return;
  567. failed_connector:
  568. kfree(psb_intel_encoder);
  569. }
  570. static DEFINE_PCI_DEVICE_TABLE(hdmi_ids) = {
  571. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x080d) },
  572. { 0 }
  573. };
  574. void oaktrail_hdmi_setup(struct drm_device *dev)
  575. {
  576. struct drm_psb_private *dev_priv = dev->dev_private;
  577. struct pci_dev *pdev;
  578. struct oaktrail_hdmi_dev *hdmi_dev;
  579. int ret;
  580. pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x080d, NULL);
  581. if (!pdev)
  582. return;
  583. hdmi_dev = kzalloc(sizeof(struct oaktrail_hdmi_dev), GFP_KERNEL);
  584. if (!hdmi_dev) {
  585. dev_err(dev->dev, "failed to allocate memory\n");
  586. goto out;
  587. }
  588. ret = pci_enable_device(pdev);
  589. if (ret) {
  590. dev_err(dev->dev, "failed to enable hdmi controller\n");
  591. goto free;
  592. }
  593. hdmi_dev->mmio = pci_resource_start(pdev, 0);
  594. hdmi_dev->mmio_len = pci_resource_len(pdev, 0);
  595. hdmi_dev->regs = ioremap(hdmi_dev->mmio, hdmi_dev->mmio_len);
  596. if (!hdmi_dev->regs) {
  597. dev_err(dev->dev, "failed to map hdmi mmio\n");
  598. goto free;
  599. }
  600. hdmi_dev->dev = pdev;
  601. pci_set_drvdata(pdev, hdmi_dev);
  602. /* Initialize i2c controller */
  603. ret = oaktrail_hdmi_i2c_init(hdmi_dev->dev);
  604. if (ret)
  605. dev_err(dev->dev, "HDMI I2C initialization failed\n");
  606. dev_priv->hdmi_priv = hdmi_dev;
  607. oaktrail_hdmi_audio_disable(dev);
  608. dev_info(dev->dev, "HDMI hardware present.\n");
  609. return;
  610. free:
  611. kfree(hdmi_dev);
  612. out:
  613. return;
  614. }
  615. void oaktrail_hdmi_teardown(struct drm_device *dev)
  616. {
  617. struct drm_psb_private *dev_priv = dev->dev_private;
  618. struct oaktrail_hdmi_dev *hdmi_dev = dev_priv->hdmi_priv;
  619. struct pci_dev *pdev;
  620. if (hdmi_dev) {
  621. pdev = hdmi_dev->dev;
  622. pci_set_drvdata(pdev, NULL);
  623. oaktrail_hdmi_i2c_exit(pdev);
  624. iounmap(hdmi_dev->regs);
  625. kfree(hdmi_dev);
  626. pci_dev_put(pdev);
  627. }
  628. }
  629. /* save HDMI register state */
  630. void oaktrail_hdmi_save(struct drm_device *dev)
  631. {
  632. struct drm_psb_private *dev_priv = dev->dev_private;
  633. struct oaktrail_hdmi_dev *hdmi_dev = dev_priv->hdmi_priv;
  634. struct psb_state *regs = &dev_priv->regs.psb;
  635. struct psb_pipe *pipeb = &dev_priv->regs.pipe[1];
  636. int i;
  637. /* dpll */
  638. hdmi_dev->saveDPLL_CTRL = PSB_RVDC32(DPLL_CTRL);
  639. hdmi_dev->saveDPLL_DIV_CTRL = PSB_RVDC32(DPLL_DIV_CTRL);
  640. hdmi_dev->saveDPLL_ADJUST = PSB_RVDC32(DPLL_ADJUST);
  641. hdmi_dev->saveDPLL_UPDATE = PSB_RVDC32(DPLL_UPDATE);
  642. hdmi_dev->saveDPLL_CLK_ENABLE = PSB_RVDC32(DPLL_CLK_ENABLE);
  643. /* pipe B */
  644. pipeb->conf = PSB_RVDC32(PIPEBCONF);
  645. pipeb->src = PSB_RVDC32(PIPEBSRC);
  646. pipeb->htotal = PSB_RVDC32(HTOTAL_B);
  647. pipeb->hblank = PSB_RVDC32(HBLANK_B);
  648. pipeb->hsync = PSB_RVDC32(HSYNC_B);
  649. pipeb->vtotal = PSB_RVDC32(VTOTAL_B);
  650. pipeb->vblank = PSB_RVDC32(VBLANK_B);
  651. pipeb->vsync = PSB_RVDC32(VSYNC_B);
  652. hdmi_dev->savePCH_PIPEBCONF = PSB_RVDC32(PCH_PIPEBCONF);
  653. hdmi_dev->savePCH_PIPEBSRC = PSB_RVDC32(PCH_PIPEBSRC);
  654. hdmi_dev->savePCH_HTOTAL_B = PSB_RVDC32(PCH_HTOTAL_B);
  655. hdmi_dev->savePCH_HBLANK_B = PSB_RVDC32(PCH_HBLANK_B);
  656. hdmi_dev->savePCH_HSYNC_B = PSB_RVDC32(PCH_HSYNC_B);
  657. hdmi_dev->savePCH_VTOTAL_B = PSB_RVDC32(PCH_VTOTAL_B);
  658. hdmi_dev->savePCH_VBLANK_B = PSB_RVDC32(PCH_VBLANK_B);
  659. hdmi_dev->savePCH_VSYNC_B = PSB_RVDC32(PCH_VSYNC_B);
  660. /* plane */
  661. pipeb->cntr = PSB_RVDC32(DSPBCNTR);
  662. pipeb->stride = PSB_RVDC32(DSPBSTRIDE);
  663. pipeb->addr = PSB_RVDC32(DSPBBASE);
  664. pipeb->surf = PSB_RVDC32(DSPBSURF);
  665. pipeb->linoff = PSB_RVDC32(DSPBLINOFF);
  666. pipeb->tileoff = PSB_RVDC32(DSPBTILEOFF);
  667. /* cursor B */
  668. regs->saveDSPBCURSOR_CTRL = PSB_RVDC32(CURBCNTR);
  669. regs->saveDSPBCURSOR_BASE = PSB_RVDC32(CURBBASE);
  670. regs->saveDSPBCURSOR_POS = PSB_RVDC32(CURBPOS);
  671. /* save palette */
  672. for (i = 0; i < 256; i++)
  673. pipeb->palette[i] = PSB_RVDC32(PALETTE_B + (i << 2));
  674. }
  675. /* restore HDMI register state */
  676. void oaktrail_hdmi_restore(struct drm_device *dev)
  677. {
  678. struct drm_psb_private *dev_priv = dev->dev_private;
  679. struct oaktrail_hdmi_dev *hdmi_dev = dev_priv->hdmi_priv;
  680. struct psb_state *regs = &dev_priv->regs.psb;
  681. struct psb_pipe *pipeb = &dev_priv->regs.pipe[1];
  682. int i;
  683. /* dpll */
  684. PSB_WVDC32(hdmi_dev->saveDPLL_CTRL, DPLL_CTRL);
  685. PSB_WVDC32(hdmi_dev->saveDPLL_DIV_CTRL, DPLL_DIV_CTRL);
  686. PSB_WVDC32(hdmi_dev->saveDPLL_ADJUST, DPLL_ADJUST);
  687. PSB_WVDC32(hdmi_dev->saveDPLL_UPDATE, DPLL_UPDATE);
  688. PSB_WVDC32(hdmi_dev->saveDPLL_CLK_ENABLE, DPLL_CLK_ENABLE);
  689. DRM_UDELAY(150);
  690. /* pipe */
  691. PSB_WVDC32(pipeb->src, PIPEBSRC);
  692. PSB_WVDC32(pipeb->htotal, HTOTAL_B);
  693. PSB_WVDC32(pipeb->hblank, HBLANK_B);
  694. PSB_WVDC32(pipeb->hsync, HSYNC_B);
  695. PSB_WVDC32(pipeb->vtotal, VTOTAL_B);
  696. PSB_WVDC32(pipeb->vblank, VBLANK_B);
  697. PSB_WVDC32(pipeb->vsync, VSYNC_B);
  698. PSB_WVDC32(hdmi_dev->savePCH_PIPEBSRC, PCH_PIPEBSRC);
  699. PSB_WVDC32(hdmi_dev->savePCH_HTOTAL_B, PCH_HTOTAL_B);
  700. PSB_WVDC32(hdmi_dev->savePCH_HBLANK_B, PCH_HBLANK_B);
  701. PSB_WVDC32(hdmi_dev->savePCH_HSYNC_B, PCH_HSYNC_B);
  702. PSB_WVDC32(hdmi_dev->savePCH_VTOTAL_B, PCH_VTOTAL_B);
  703. PSB_WVDC32(hdmi_dev->savePCH_VBLANK_B, PCH_VBLANK_B);
  704. PSB_WVDC32(hdmi_dev->savePCH_VSYNC_B, PCH_VSYNC_B);
  705. PSB_WVDC32(pipeb->conf, PIPEBCONF);
  706. PSB_WVDC32(hdmi_dev->savePCH_PIPEBCONF, PCH_PIPEBCONF);
  707. /* plane */
  708. PSB_WVDC32(pipeb->linoff, DSPBLINOFF);
  709. PSB_WVDC32(pipeb->stride, DSPBSTRIDE);
  710. PSB_WVDC32(pipeb->tileoff, DSPBTILEOFF);
  711. PSB_WVDC32(pipeb->cntr, DSPBCNTR);
  712. PSB_WVDC32(pipeb->surf, DSPBSURF);
  713. /* cursor B */
  714. PSB_WVDC32(regs->saveDSPBCURSOR_CTRL, CURBCNTR);
  715. PSB_WVDC32(regs->saveDSPBCURSOR_POS, CURBPOS);
  716. PSB_WVDC32(regs->saveDSPBCURSOR_BASE, CURBBASE);
  717. /* restore palette */
  718. for (i = 0; i < 256; i++)
  719. PSB_WVDC32(pipeb->palette[i], PALETTE_B + (i << 2));
  720. }