intel_gmbus.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492
  1. /*
  2. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2008,2010 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. *
  25. * Authors:
  26. * Eric Anholt <eric@anholt.net>
  27. * Chris Wilson <chris@chris-wilson.co.uk>
  28. */
  29. #include <linux/module.h>
  30. #include <linux/i2c.h>
  31. #include <linux/i2c-algo-bit.h>
  32. #include <drm/drmP.h>
  33. #include "psb_intel_drv.h"
  34. #include <drm/gma_drm.h>
  35. #include "psb_drv.h"
  36. #include "psb_intel_reg.h"
  37. #define _wait_for(COND, MS, W) ({ \
  38. unsigned long timeout__ = jiffies + msecs_to_jiffies(MS); \
  39. int ret__ = 0; \
  40. while (! (COND)) { \
  41. if (time_after(jiffies, timeout__)) { \
  42. ret__ = -ETIMEDOUT; \
  43. break; \
  44. } \
  45. if (W && !(in_atomic() || in_dbg_master())) msleep(W); \
  46. } \
  47. ret__; \
  48. })
  49. #define wait_for(COND, MS) _wait_for(COND, MS, 1)
  50. #define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
  51. /* Intel GPIO access functions */
  52. #define I2C_RISEFALL_TIME 20
  53. static inline struct intel_gmbus *
  54. to_intel_gmbus(struct i2c_adapter *i2c)
  55. {
  56. return container_of(i2c, struct intel_gmbus, adapter);
  57. }
  58. struct intel_gpio {
  59. struct i2c_adapter adapter;
  60. struct i2c_algo_bit_data algo;
  61. struct drm_psb_private *dev_priv;
  62. u32 reg;
  63. };
  64. void
  65. gma_intel_i2c_reset(struct drm_device *dev)
  66. {
  67. REG_WRITE(GMBUS0, 0);
  68. }
  69. static void intel_i2c_quirk_set(struct drm_psb_private *dev_priv, bool enable)
  70. {
  71. /* When using bit bashing for I2C, this bit needs to be set to 1 */
  72. /* FIXME: We are never Pineview, right?
  73. u32 val;
  74. if (!IS_PINEVIEW(dev_priv->dev))
  75. return;
  76. val = REG_READ(DSPCLK_GATE_D);
  77. if (enable)
  78. val |= DPCUNIT_CLOCK_GATE_DISABLE;
  79. else
  80. val &= ~DPCUNIT_CLOCK_GATE_DISABLE;
  81. REG_WRITE(DSPCLK_GATE_D, val);
  82. return;
  83. */
  84. }
  85. static u32 get_reserved(struct intel_gpio *gpio)
  86. {
  87. struct drm_psb_private *dev_priv = gpio->dev_priv;
  88. struct drm_device *dev = dev_priv->dev;
  89. u32 reserved = 0;
  90. /* On most chips, these bits must be preserved in software. */
  91. reserved = REG_READ(gpio->reg) &
  92. (GPIO_DATA_PULLUP_DISABLE |
  93. GPIO_CLOCK_PULLUP_DISABLE);
  94. return reserved;
  95. }
  96. static int get_clock(void *data)
  97. {
  98. struct intel_gpio *gpio = data;
  99. struct drm_psb_private *dev_priv = gpio->dev_priv;
  100. struct drm_device *dev = dev_priv->dev;
  101. u32 reserved = get_reserved(gpio);
  102. REG_WRITE(gpio->reg, reserved | GPIO_CLOCK_DIR_MASK);
  103. REG_WRITE(gpio->reg, reserved);
  104. return (REG_READ(gpio->reg) & GPIO_CLOCK_VAL_IN) != 0;
  105. }
  106. static int get_data(void *data)
  107. {
  108. struct intel_gpio *gpio = data;
  109. struct drm_psb_private *dev_priv = gpio->dev_priv;
  110. struct drm_device *dev = dev_priv->dev;
  111. u32 reserved = get_reserved(gpio);
  112. REG_WRITE(gpio->reg, reserved | GPIO_DATA_DIR_MASK);
  113. REG_WRITE(gpio->reg, reserved);
  114. return (REG_READ(gpio->reg) & GPIO_DATA_VAL_IN) != 0;
  115. }
  116. static void set_clock(void *data, int state_high)
  117. {
  118. struct intel_gpio *gpio = data;
  119. struct drm_psb_private *dev_priv = gpio->dev_priv;
  120. struct drm_device *dev = dev_priv->dev;
  121. u32 reserved = get_reserved(gpio);
  122. u32 clock_bits;
  123. if (state_high)
  124. clock_bits = GPIO_CLOCK_DIR_IN | GPIO_CLOCK_DIR_MASK;
  125. else
  126. clock_bits = GPIO_CLOCK_DIR_OUT | GPIO_CLOCK_DIR_MASK |
  127. GPIO_CLOCK_VAL_MASK;
  128. REG_WRITE(gpio->reg, reserved | clock_bits);
  129. REG_READ(gpio->reg); /* Posting */
  130. }
  131. static void set_data(void *data, int state_high)
  132. {
  133. struct intel_gpio *gpio = data;
  134. struct drm_psb_private *dev_priv = gpio->dev_priv;
  135. struct drm_device *dev = dev_priv->dev;
  136. u32 reserved = get_reserved(gpio);
  137. u32 data_bits;
  138. if (state_high)
  139. data_bits = GPIO_DATA_DIR_IN | GPIO_DATA_DIR_MASK;
  140. else
  141. data_bits = GPIO_DATA_DIR_OUT | GPIO_DATA_DIR_MASK |
  142. GPIO_DATA_VAL_MASK;
  143. REG_WRITE(gpio->reg, reserved | data_bits);
  144. REG_READ(gpio->reg);
  145. }
  146. static struct i2c_adapter *
  147. intel_gpio_create(struct drm_psb_private *dev_priv, u32 pin)
  148. {
  149. static const int map_pin_to_reg[] = {
  150. 0,
  151. GPIOB,
  152. GPIOA,
  153. GPIOC,
  154. GPIOD,
  155. GPIOE,
  156. 0,
  157. GPIOF,
  158. };
  159. struct intel_gpio *gpio;
  160. if (pin >= ARRAY_SIZE(map_pin_to_reg) || !map_pin_to_reg[pin])
  161. return NULL;
  162. gpio = kzalloc(sizeof(struct intel_gpio), GFP_KERNEL);
  163. if (gpio == NULL)
  164. return NULL;
  165. gpio->reg = map_pin_to_reg[pin];
  166. gpio->dev_priv = dev_priv;
  167. snprintf(gpio->adapter.name, sizeof(gpio->adapter.name),
  168. "gma500 GPIO%c", "?BACDE?F"[pin]);
  169. gpio->adapter.owner = THIS_MODULE;
  170. gpio->adapter.algo_data = &gpio->algo;
  171. gpio->adapter.dev.parent = &dev_priv->dev->pdev->dev;
  172. gpio->algo.setsda = set_data;
  173. gpio->algo.setscl = set_clock;
  174. gpio->algo.getsda = get_data;
  175. gpio->algo.getscl = get_clock;
  176. gpio->algo.udelay = I2C_RISEFALL_TIME;
  177. gpio->algo.timeout = usecs_to_jiffies(2200);
  178. gpio->algo.data = gpio;
  179. if (i2c_bit_add_bus(&gpio->adapter))
  180. goto out_free;
  181. return &gpio->adapter;
  182. out_free:
  183. kfree(gpio);
  184. return NULL;
  185. }
  186. static int
  187. intel_i2c_quirk_xfer(struct drm_psb_private *dev_priv,
  188. struct i2c_adapter *adapter,
  189. struct i2c_msg *msgs,
  190. int num)
  191. {
  192. struct intel_gpio *gpio = container_of(adapter,
  193. struct intel_gpio,
  194. adapter);
  195. int ret;
  196. gma_intel_i2c_reset(dev_priv->dev);
  197. intel_i2c_quirk_set(dev_priv, true);
  198. set_data(gpio, 1);
  199. set_clock(gpio, 1);
  200. udelay(I2C_RISEFALL_TIME);
  201. ret = adapter->algo->master_xfer(adapter, msgs, num);
  202. set_data(gpio, 1);
  203. set_clock(gpio, 1);
  204. intel_i2c_quirk_set(dev_priv, false);
  205. return ret;
  206. }
  207. static int
  208. gmbus_xfer(struct i2c_adapter *adapter,
  209. struct i2c_msg *msgs,
  210. int num)
  211. {
  212. struct intel_gmbus *bus = container_of(adapter,
  213. struct intel_gmbus,
  214. adapter);
  215. struct drm_psb_private *dev_priv = adapter->algo_data;
  216. struct drm_device *dev = dev_priv->dev;
  217. int i, reg_offset;
  218. if (bus->force_bit)
  219. return intel_i2c_quirk_xfer(dev_priv,
  220. bus->force_bit, msgs, num);
  221. reg_offset = 0;
  222. REG_WRITE(GMBUS0 + reg_offset, bus->reg0);
  223. for (i = 0; i < num; i++) {
  224. u16 len = msgs[i].len;
  225. u8 *buf = msgs[i].buf;
  226. if (msgs[i].flags & I2C_M_RD) {
  227. REG_WRITE(GMBUS1 + reg_offset,
  228. GMBUS_CYCLE_WAIT | (i + 1 == num ? GMBUS_CYCLE_STOP : 0) |
  229. (len << GMBUS_BYTE_COUNT_SHIFT) |
  230. (msgs[i].addr << GMBUS_SLAVE_ADDR_SHIFT) |
  231. GMBUS_SLAVE_READ | GMBUS_SW_RDY);
  232. REG_READ(GMBUS2+reg_offset);
  233. do {
  234. u32 val, loop = 0;
  235. if (wait_for(REG_READ(GMBUS2 + reg_offset) & (GMBUS_SATOER | GMBUS_HW_RDY), 50))
  236. goto timeout;
  237. if (REG_READ(GMBUS2 + reg_offset) & GMBUS_SATOER)
  238. goto clear_err;
  239. val = REG_READ(GMBUS3 + reg_offset);
  240. do {
  241. *buf++ = val & 0xff;
  242. val >>= 8;
  243. } while (--len && ++loop < 4);
  244. } while (len);
  245. } else {
  246. u32 val, loop;
  247. val = loop = 0;
  248. do {
  249. val |= *buf++ << (8 * loop);
  250. } while (--len && ++loop < 4);
  251. REG_WRITE(GMBUS3 + reg_offset, val);
  252. REG_WRITE(GMBUS1 + reg_offset,
  253. (i + 1 == num ? GMBUS_CYCLE_STOP : GMBUS_CYCLE_WAIT) |
  254. (msgs[i].len << GMBUS_BYTE_COUNT_SHIFT) |
  255. (msgs[i].addr << GMBUS_SLAVE_ADDR_SHIFT) |
  256. GMBUS_SLAVE_WRITE | GMBUS_SW_RDY);
  257. REG_READ(GMBUS2+reg_offset);
  258. while (len) {
  259. if (wait_for(REG_READ(GMBUS2 + reg_offset) & (GMBUS_SATOER | GMBUS_HW_RDY), 50))
  260. goto timeout;
  261. if (REG_READ(GMBUS2 + reg_offset) & GMBUS_SATOER)
  262. goto clear_err;
  263. val = loop = 0;
  264. do {
  265. val |= *buf++ << (8 * loop);
  266. } while (--len && ++loop < 4);
  267. REG_WRITE(GMBUS3 + reg_offset, val);
  268. REG_READ(GMBUS2+reg_offset);
  269. }
  270. }
  271. if (i + 1 < num && wait_for(REG_READ(GMBUS2 + reg_offset) & (GMBUS_SATOER | GMBUS_HW_WAIT_PHASE), 50))
  272. goto timeout;
  273. if (REG_READ(GMBUS2 + reg_offset) & GMBUS_SATOER)
  274. goto clear_err;
  275. }
  276. goto done;
  277. clear_err:
  278. /* Toggle the Software Clear Interrupt bit. This has the effect
  279. * of resetting the GMBUS controller and so clearing the
  280. * BUS_ERROR raised by the slave's NAK.
  281. */
  282. REG_WRITE(GMBUS1 + reg_offset, GMBUS_SW_CLR_INT);
  283. REG_WRITE(GMBUS1 + reg_offset, 0);
  284. done:
  285. /* Mark the GMBUS interface as disabled. We will re-enable it at the
  286. * start of the next xfer, till then let it sleep.
  287. */
  288. REG_WRITE(GMBUS0 + reg_offset, 0);
  289. return i;
  290. timeout:
  291. DRM_INFO("GMBUS timed out, falling back to bit banging on pin %d [%s]\n",
  292. bus->reg0 & 0xff, bus->adapter.name);
  293. REG_WRITE(GMBUS0 + reg_offset, 0);
  294. /* Hardware may not support GMBUS over these pins? Try GPIO bitbanging instead. */
  295. bus->force_bit = intel_gpio_create(dev_priv, bus->reg0 & 0xff);
  296. if (!bus->force_bit)
  297. return -ENOMEM;
  298. return intel_i2c_quirk_xfer(dev_priv, bus->force_bit, msgs, num);
  299. }
  300. static u32 gmbus_func(struct i2c_adapter *adapter)
  301. {
  302. struct intel_gmbus *bus = container_of(adapter,
  303. struct intel_gmbus,
  304. adapter);
  305. if (bus->force_bit)
  306. bus->force_bit->algo->functionality(bus->force_bit);
  307. return (I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
  308. /* I2C_FUNC_10BIT_ADDR | */
  309. I2C_FUNC_SMBUS_READ_BLOCK_DATA |
  310. I2C_FUNC_SMBUS_BLOCK_PROC_CALL);
  311. }
  312. static const struct i2c_algorithm gmbus_algorithm = {
  313. .master_xfer = gmbus_xfer,
  314. .functionality = gmbus_func
  315. };
  316. /**
  317. * intel_gmbus_setup - instantiate all Intel i2c GMBuses
  318. * @dev: DRM device
  319. */
  320. int gma_intel_setup_gmbus(struct drm_device *dev)
  321. {
  322. static const char *names[GMBUS_NUM_PORTS] = {
  323. "disabled",
  324. "ssc",
  325. "vga",
  326. "panel",
  327. "dpc",
  328. "dpb",
  329. "reserved",
  330. "dpd",
  331. };
  332. struct drm_psb_private *dev_priv = dev->dev_private;
  333. int ret, i;
  334. dev_priv->gmbus = kcalloc(GMBUS_NUM_PORTS, sizeof(struct intel_gmbus),
  335. GFP_KERNEL);
  336. if (dev_priv->gmbus == NULL)
  337. return -ENOMEM;
  338. for (i = 0; i < GMBUS_NUM_PORTS; i++) {
  339. struct intel_gmbus *bus = &dev_priv->gmbus[i];
  340. bus->adapter.owner = THIS_MODULE;
  341. bus->adapter.class = I2C_CLASS_DDC;
  342. snprintf(bus->adapter.name,
  343. sizeof(bus->adapter.name),
  344. "gma500 gmbus %s",
  345. names[i]);
  346. bus->adapter.dev.parent = &dev->pdev->dev;
  347. bus->adapter.algo_data = dev_priv;
  348. bus->adapter.algo = &gmbus_algorithm;
  349. ret = i2c_add_adapter(&bus->adapter);
  350. if (ret)
  351. goto err;
  352. /* By default use a conservative clock rate */
  353. bus->reg0 = i | GMBUS_RATE_100KHZ;
  354. /* XXX force bit banging until GMBUS is fully debugged */
  355. bus->force_bit = intel_gpio_create(dev_priv, i);
  356. }
  357. gma_intel_i2c_reset(dev_priv->dev);
  358. return 0;
  359. err:
  360. while (--i) {
  361. struct intel_gmbus *bus = &dev_priv->gmbus[i];
  362. i2c_del_adapter(&bus->adapter);
  363. }
  364. kfree(dev_priv->gmbus);
  365. dev_priv->gmbus = NULL;
  366. return ret;
  367. }
  368. void gma_intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed)
  369. {
  370. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  371. /* speed:
  372. * 0x0 = 100 KHz
  373. * 0x1 = 50 KHz
  374. * 0x2 = 400 KHz
  375. * 0x3 = 1000 Khz
  376. */
  377. bus->reg0 = (bus->reg0 & ~(0x3 << 8)) | (speed << 8);
  378. }
  379. void gma_intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit)
  380. {
  381. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  382. if (force_bit) {
  383. if (bus->force_bit == NULL) {
  384. struct drm_psb_private *dev_priv = adapter->algo_data;
  385. bus->force_bit = intel_gpio_create(dev_priv,
  386. bus->reg0 & 0xff);
  387. }
  388. } else {
  389. if (bus->force_bit) {
  390. i2c_del_adapter(bus->force_bit);
  391. kfree(bus->force_bit);
  392. bus->force_bit = NULL;
  393. }
  394. }
  395. }
  396. void gma_intel_teardown_gmbus(struct drm_device *dev)
  397. {
  398. struct drm_psb_private *dev_priv = dev->dev_private;
  399. int i;
  400. if (dev_priv->gmbus == NULL)
  401. return;
  402. for (i = 0; i < GMBUS_NUM_PORTS; i++) {
  403. struct intel_gmbus *bus = &dev_priv->gmbus[i];
  404. if (bus->force_bit) {
  405. i2c_del_adapter(bus->force_bit);
  406. kfree(bus->force_bit);
  407. }
  408. i2c_del_adapter(&bus->adapter);
  409. }
  410. kfree(dev_priv->gmbus);
  411. dev_priv->gmbus = NULL;
  412. }