cdv_device.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658
  1. /**************************************************************************
  2. * Copyright (c) 2011, Intel Corporation.
  3. * All Rights Reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  17. *
  18. **************************************************************************/
  19. #include <linux/backlight.h>
  20. #include <drm/drmP.h>
  21. #include <drm/drm.h>
  22. #include <drm/gma_drm.h>
  23. #include "psb_drv.h"
  24. #include "psb_reg.h"
  25. #include "psb_intel_reg.h"
  26. #include "intel_bios.h"
  27. #include "cdv_device.h"
  28. #define VGA_SR_INDEX 0x3c4
  29. #define VGA_SR_DATA 0x3c5
  30. static void cdv_disable_vga(struct drm_device *dev)
  31. {
  32. u8 sr1;
  33. u32 vga_reg;
  34. vga_reg = VGACNTRL;
  35. outb(1, VGA_SR_INDEX);
  36. sr1 = inb(VGA_SR_DATA);
  37. outb(sr1 | 1<<5, VGA_SR_DATA);
  38. udelay(300);
  39. REG_WRITE(vga_reg, VGA_DISP_DISABLE);
  40. REG_READ(vga_reg);
  41. }
  42. static int cdv_output_init(struct drm_device *dev)
  43. {
  44. struct drm_psb_private *dev_priv = dev->dev_private;
  45. drm_mode_create_scaling_mode_property(dev);
  46. cdv_disable_vga(dev);
  47. cdv_intel_crt_init(dev, &dev_priv->mode_dev);
  48. cdv_intel_lvds_init(dev, &dev_priv->mode_dev);
  49. /* These bits indicate HDMI not SDVO on CDV */
  50. if (REG_READ(SDVOB) & SDVO_DETECTED) {
  51. cdv_hdmi_init(dev, &dev_priv->mode_dev, SDVOB);
  52. if (REG_READ(DP_B) & DP_DETECTED)
  53. cdv_intel_dp_init(dev, &dev_priv->mode_dev, DP_B);
  54. }
  55. if (REG_READ(SDVOC) & SDVO_DETECTED) {
  56. cdv_hdmi_init(dev, &dev_priv->mode_dev, SDVOC);
  57. if (REG_READ(DP_C) & DP_DETECTED)
  58. cdv_intel_dp_init(dev, &dev_priv->mode_dev, DP_C);
  59. }
  60. return 0;
  61. }
  62. #ifdef CONFIG_BACKLIGHT_CLASS_DEVICE
  63. /*
  64. * Cedartrail Backlght Interfaces
  65. */
  66. static struct backlight_device *cdv_backlight_device;
  67. static int cdv_backlight_combination_mode(struct drm_device *dev)
  68. {
  69. return REG_READ(BLC_PWM_CTL2) & PWM_LEGACY_MODE;
  70. }
  71. static u32 cdv_get_max_backlight(struct drm_device *dev)
  72. {
  73. u32 max = REG_READ(BLC_PWM_CTL);
  74. if (max == 0) {
  75. DRM_DEBUG_KMS("LVDS Panel PWM value is 0!\n");
  76. /* i915 does this, I believe which means that we should not
  77. * smash PWM control as firmware will take control of it. */
  78. return 1;
  79. }
  80. max >>= 16;
  81. if (cdv_backlight_combination_mode(dev))
  82. max *= 0xff;
  83. return max;
  84. }
  85. static int cdv_get_brightness(struct backlight_device *bd)
  86. {
  87. struct drm_device *dev = bl_get_data(bd);
  88. u32 val = REG_READ(BLC_PWM_CTL) & BACKLIGHT_DUTY_CYCLE_MASK;
  89. if (cdv_backlight_combination_mode(dev)) {
  90. u8 lbpc;
  91. val &= ~1;
  92. pci_read_config_byte(dev->pdev, 0xF4, &lbpc);
  93. val *= lbpc;
  94. }
  95. return (val * 100)/cdv_get_max_backlight(dev);
  96. }
  97. static int cdv_set_brightness(struct backlight_device *bd)
  98. {
  99. struct drm_device *dev = bl_get_data(bd);
  100. int level = bd->props.brightness;
  101. u32 blc_pwm_ctl;
  102. /* Percentage 1-100% being valid */
  103. if (level < 1)
  104. level = 1;
  105. level *= cdv_get_max_backlight(dev);
  106. level /= 100;
  107. if (cdv_backlight_combination_mode(dev)) {
  108. u32 max = cdv_get_max_backlight(dev);
  109. u8 lbpc;
  110. lbpc = level * 0xfe / max + 1;
  111. level /= lbpc;
  112. pci_write_config_byte(dev->pdev, 0xF4, lbpc);
  113. }
  114. blc_pwm_ctl = REG_READ(BLC_PWM_CTL) & ~BACKLIGHT_DUTY_CYCLE_MASK;
  115. REG_WRITE(BLC_PWM_CTL, (blc_pwm_ctl |
  116. (level << BACKLIGHT_DUTY_CYCLE_SHIFT)));
  117. return 0;
  118. }
  119. static const struct backlight_ops cdv_ops = {
  120. .get_brightness = cdv_get_brightness,
  121. .update_status = cdv_set_brightness,
  122. };
  123. static int cdv_backlight_init(struct drm_device *dev)
  124. {
  125. struct drm_psb_private *dev_priv = dev->dev_private;
  126. struct backlight_properties props;
  127. memset(&props, 0, sizeof(struct backlight_properties));
  128. props.max_brightness = 100;
  129. props.type = BACKLIGHT_PLATFORM;
  130. cdv_backlight_device = backlight_device_register("psb-bl",
  131. NULL, (void *)dev, &cdv_ops, &props);
  132. if (IS_ERR(cdv_backlight_device))
  133. return PTR_ERR(cdv_backlight_device);
  134. cdv_backlight_device->props.brightness =
  135. cdv_get_brightness(cdv_backlight_device);
  136. backlight_update_status(cdv_backlight_device);
  137. dev_priv->backlight_device = cdv_backlight_device;
  138. dev_priv->backlight_enabled = true;
  139. return 0;
  140. }
  141. #endif
  142. /*
  143. * Provide the Cedarview specific chip logic and low level methods
  144. * for power management
  145. *
  146. * FIXME: we need to implement the apm/ospm base management bits
  147. * for this and the MID devices.
  148. */
  149. static inline u32 CDV_MSG_READ32(uint port, uint offset)
  150. {
  151. int mcr = (0x10<<24) | (port << 16) | (offset << 8);
  152. uint32_t ret_val = 0;
  153. struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
  154. pci_write_config_dword(pci_root, 0xD0, mcr);
  155. pci_read_config_dword(pci_root, 0xD4, &ret_val);
  156. pci_dev_put(pci_root);
  157. return ret_val;
  158. }
  159. static inline void CDV_MSG_WRITE32(uint port, uint offset, u32 value)
  160. {
  161. int mcr = (0x11<<24) | (port << 16) | (offset << 8) | 0xF0;
  162. struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
  163. pci_write_config_dword(pci_root, 0xD4, value);
  164. pci_write_config_dword(pci_root, 0xD0, mcr);
  165. pci_dev_put(pci_root);
  166. }
  167. #define PSB_PM_SSC 0x20
  168. #define PSB_PM_SSS 0x30
  169. #define PSB_PWRGT_GFX_ON 0x02
  170. #define PSB_PWRGT_GFX_OFF 0x01
  171. #define PSB_PWRGT_GFX_D0 0x00
  172. #define PSB_PWRGT_GFX_D3 0x03
  173. static void cdv_init_pm(struct drm_device *dev)
  174. {
  175. struct drm_psb_private *dev_priv = dev->dev_private;
  176. u32 pwr_cnt;
  177. int i;
  178. dev_priv->apm_base = CDV_MSG_READ32(PSB_PUNIT_PORT,
  179. PSB_APMBA) & 0xFFFF;
  180. dev_priv->ospm_base = CDV_MSG_READ32(PSB_PUNIT_PORT,
  181. PSB_OSPMBA) & 0xFFFF;
  182. /* Power status */
  183. pwr_cnt = inl(dev_priv->apm_base + PSB_APM_CMD);
  184. /* Enable the GPU */
  185. pwr_cnt &= ~PSB_PWRGT_GFX_MASK;
  186. pwr_cnt |= PSB_PWRGT_GFX_ON;
  187. outl(pwr_cnt, dev_priv->apm_base + PSB_APM_CMD);
  188. /* Wait for the GPU power */
  189. for (i = 0; i < 5; i++) {
  190. u32 pwr_sts = inl(dev_priv->apm_base + PSB_APM_STS);
  191. if ((pwr_sts & PSB_PWRGT_GFX_MASK) == 0)
  192. return;
  193. udelay(10);
  194. }
  195. dev_err(dev->dev, "GPU: power management timed out.\n");
  196. }
  197. static void cdv_errata(struct drm_device *dev)
  198. {
  199. /* Disable bonus launch.
  200. * CPU and GPU competes for memory and display misses updates and
  201. * flickers. Worst with dual core, dual displays.
  202. *
  203. * Fixes were done to Win 7 gfx driver to disable a feature called
  204. * Bonus Launch to work around the issue, by degrading
  205. * performance.
  206. */
  207. CDV_MSG_WRITE32(3, 0x30, 0x08027108);
  208. }
  209. /**
  210. * cdv_save_display_registers - save registers lost on suspend
  211. * @dev: our DRM device
  212. *
  213. * Save the state we need in order to be able to restore the interface
  214. * upon resume from suspend
  215. */
  216. static int cdv_save_display_registers(struct drm_device *dev)
  217. {
  218. struct drm_psb_private *dev_priv = dev->dev_private;
  219. struct psb_save_area *regs = &dev_priv->regs;
  220. struct drm_connector *connector;
  221. dev_dbg(dev->dev, "Saving GPU registers.\n");
  222. pci_read_config_byte(dev->pdev, 0xF4, &regs->cdv.saveLBB);
  223. regs->cdv.saveDSPCLK_GATE_D = REG_READ(DSPCLK_GATE_D);
  224. regs->cdv.saveRAMCLK_GATE_D = REG_READ(RAMCLK_GATE_D);
  225. regs->cdv.saveDSPARB = REG_READ(DSPARB);
  226. regs->cdv.saveDSPFW[0] = REG_READ(DSPFW1);
  227. regs->cdv.saveDSPFW[1] = REG_READ(DSPFW2);
  228. regs->cdv.saveDSPFW[2] = REG_READ(DSPFW3);
  229. regs->cdv.saveDSPFW[3] = REG_READ(DSPFW4);
  230. regs->cdv.saveDSPFW[4] = REG_READ(DSPFW5);
  231. regs->cdv.saveDSPFW[5] = REG_READ(DSPFW6);
  232. regs->cdv.saveADPA = REG_READ(ADPA);
  233. regs->cdv.savePP_CONTROL = REG_READ(PP_CONTROL);
  234. regs->cdv.savePFIT_PGM_RATIOS = REG_READ(PFIT_PGM_RATIOS);
  235. regs->saveBLC_PWM_CTL = REG_READ(BLC_PWM_CTL);
  236. regs->saveBLC_PWM_CTL2 = REG_READ(BLC_PWM_CTL2);
  237. regs->cdv.saveLVDS = REG_READ(LVDS);
  238. regs->cdv.savePFIT_CONTROL = REG_READ(PFIT_CONTROL);
  239. regs->cdv.savePP_ON_DELAYS = REG_READ(PP_ON_DELAYS);
  240. regs->cdv.savePP_OFF_DELAYS = REG_READ(PP_OFF_DELAYS);
  241. regs->cdv.savePP_CYCLE = REG_READ(PP_CYCLE);
  242. regs->cdv.saveVGACNTRL = REG_READ(VGACNTRL);
  243. regs->cdv.saveIER = REG_READ(PSB_INT_ENABLE_R);
  244. regs->cdv.saveIMR = REG_READ(PSB_INT_MASK_R);
  245. list_for_each_entry(connector, &dev->mode_config.connector_list, head)
  246. connector->funcs->dpms(connector, DRM_MODE_DPMS_OFF);
  247. return 0;
  248. }
  249. /**
  250. * cdv_restore_display_registers - restore lost register state
  251. * @dev: our DRM device
  252. *
  253. * Restore register state that was lost during suspend and resume.
  254. *
  255. * FIXME: review
  256. */
  257. static int cdv_restore_display_registers(struct drm_device *dev)
  258. {
  259. struct drm_psb_private *dev_priv = dev->dev_private;
  260. struct psb_save_area *regs = &dev_priv->regs;
  261. struct drm_connector *connector;
  262. u32 temp;
  263. pci_write_config_byte(dev->pdev, 0xF4, regs->cdv.saveLBB);
  264. REG_WRITE(DSPCLK_GATE_D, regs->cdv.saveDSPCLK_GATE_D);
  265. REG_WRITE(RAMCLK_GATE_D, regs->cdv.saveRAMCLK_GATE_D);
  266. /* BIOS does below anyway */
  267. REG_WRITE(DPIO_CFG, 0);
  268. REG_WRITE(DPIO_CFG, DPIO_MODE_SELECT_0 | DPIO_CMN_RESET_N);
  269. temp = REG_READ(DPLL_A);
  270. if ((temp & DPLL_SYNCLOCK_ENABLE) == 0) {
  271. REG_WRITE(DPLL_A, temp | DPLL_SYNCLOCK_ENABLE);
  272. REG_READ(DPLL_A);
  273. }
  274. temp = REG_READ(DPLL_B);
  275. if ((temp & DPLL_SYNCLOCK_ENABLE) == 0) {
  276. REG_WRITE(DPLL_B, temp | DPLL_SYNCLOCK_ENABLE);
  277. REG_READ(DPLL_B);
  278. }
  279. udelay(500);
  280. REG_WRITE(DSPFW1, regs->cdv.saveDSPFW[0]);
  281. REG_WRITE(DSPFW2, regs->cdv.saveDSPFW[1]);
  282. REG_WRITE(DSPFW3, regs->cdv.saveDSPFW[2]);
  283. REG_WRITE(DSPFW4, regs->cdv.saveDSPFW[3]);
  284. REG_WRITE(DSPFW5, regs->cdv.saveDSPFW[4]);
  285. REG_WRITE(DSPFW6, regs->cdv.saveDSPFW[5]);
  286. REG_WRITE(DSPARB, regs->cdv.saveDSPARB);
  287. REG_WRITE(ADPA, regs->cdv.saveADPA);
  288. REG_WRITE(BLC_PWM_CTL2, regs->saveBLC_PWM_CTL2);
  289. REG_WRITE(LVDS, regs->cdv.saveLVDS);
  290. REG_WRITE(PFIT_CONTROL, regs->cdv.savePFIT_CONTROL);
  291. REG_WRITE(PFIT_PGM_RATIOS, regs->cdv.savePFIT_PGM_RATIOS);
  292. REG_WRITE(BLC_PWM_CTL, regs->saveBLC_PWM_CTL);
  293. REG_WRITE(PP_ON_DELAYS, regs->cdv.savePP_ON_DELAYS);
  294. REG_WRITE(PP_OFF_DELAYS, regs->cdv.savePP_OFF_DELAYS);
  295. REG_WRITE(PP_CYCLE, regs->cdv.savePP_CYCLE);
  296. REG_WRITE(PP_CONTROL, regs->cdv.savePP_CONTROL);
  297. REG_WRITE(VGACNTRL, regs->cdv.saveVGACNTRL);
  298. REG_WRITE(PSB_INT_ENABLE_R, regs->cdv.saveIER);
  299. REG_WRITE(PSB_INT_MASK_R, regs->cdv.saveIMR);
  300. /* Fix arbitration bug */
  301. cdv_errata(dev);
  302. drm_mode_config_reset(dev);
  303. list_for_each_entry(connector, &dev->mode_config.connector_list, head)
  304. connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
  305. /* Resume the modeset for every activated CRTC */
  306. drm_helper_resume_force_mode(dev);
  307. return 0;
  308. }
  309. static int cdv_power_down(struct drm_device *dev)
  310. {
  311. struct drm_psb_private *dev_priv = dev->dev_private;
  312. u32 pwr_cnt, pwr_mask, pwr_sts;
  313. int tries = 5;
  314. pwr_cnt = inl(dev_priv->apm_base + PSB_APM_CMD);
  315. pwr_cnt &= ~PSB_PWRGT_GFX_MASK;
  316. pwr_cnt |= PSB_PWRGT_GFX_OFF;
  317. pwr_mask = PSB_PWRGT_GFX_MASK;
  318. outl(pwr_cnt, dev_priv->apm_base + PSB_APM_CMD);
  319. while (tries--) {
  320. pwr_sts = inl(dev_priv->apm_base + PSB_APM_STS);
  321. if ((pwr_sts & pwr_mask) == PSB_PWRGT_GFX_D3)
  322. return 0;
  323. udelay(10);
  324. }
  325. return 0;
  326. }
  327. static int cdv_power_up(struct drm_device *dev)
  328. {
  329. struct drm_psb_private *dev_priv = dev->dev_private;
  330. u32 pwr_cnt, pwr_mask, pwr_sts;
  331. int tries = 5;
  332. pwr_cnt = inl(dev_priv->apm_base + PSB_APM_CMD);
  333. pwr_cnt &= ~PSB_PWRGT_GFX_MASK;
  334. pwr_cnt |= PSB_PWRGT_GFX_ON;
  335. pwr_mask = PSB_PWRGT_GFX_MASK;
  336. outl(pwr_cnt, dev_priv->apm_base + PSB_APM_CMD);
  337. while (tries--) {
  338. pwr_sts = inl(dev_priv->apm_base + PSB_APM_STS);
  339. if ((pwr_sts & pwr_mask) == PSB_PWRGT_GFX_D0)
  340. return 0;
  341. udelay(10);
  342. }
  343. return 0;
  344. }
  345. /* FIXME ? - shared with Poulsbo */
  346. static void cdv_get_core_freq(struct drm_device *dev)
  347. {
  348. uint32_t clock;
  349. struct pci_dev *pci_root = pci_get_bus_and_slot(0, 0);
  350. struct drm_psb_private *dev_priv = dev->dev_private;
  351. pci_write_config_dword(pci_root, 0xD0, 0xD0050300);
  352. pci_read_config_dword(pci_root, 0xD4, &clock);
  353. pci_dev_put(pci_root);
  354. switch (clock & 0x07) {
  355. case 0:
  356. dev_priv->core_freq = 100;
  357. break;
  358. case 1:
  359. dev_priv->core_freq = 133;
  360. break;
  361. case 2:
  362. dev_priv->core_freq = 150;
  363. break;
  364. case 3:
  365. dev_priv->core_freq = 178;
  366. break;
  367. case 4:
  368. dev_priv->core_freq = 200;
  369. break;
  370. case 5:
  371. case 6:
  372. case 7:
  373. dev_priv->core_freq = 266;
  374. break;
  375. default:
  376. dev_priv->core_freq = 0;
  377. }
  378. }
  379. static void cdv_hotplug_work_func(struct work_struct *work)
  380. {
  381. struct drm_psb_private *dev_priv = container_of(work, struct drm_psb_private,
  382. hotplug_work);
  383. struct drm_device *dev = dev_priv->dev;
  384. /* Just fire off a uevent and let userspace tell us what to do */
  385. drm_helper_hpd_irq_event(dev);
  386. }
  387. /* The core driver has received a hotplug IRQ. We are in IRQ context
  388. so extract the needed information and kick off queued processing */
  389. static int cdv_hotplug_event(struct drm_device *dev)
  390. {
  391. struct drm_psb_private *dev_priv = dev->dev_private;
  392. schedule_work(&dev_priv->hotplug_work);
  393. REG_WRITE(PORT_HOTPLUG_STAT, REG_READ(PORT_HOTPLUG_STAT));
  394. return 1;
  395. }
  396. static void cdv_hotplug_enable(struct drm_device *dev, bool on)
  397. {
  398. if (on) {
  399. u32 hotplug = REG_READ(PORT_HOTPLUG_EN);
  400. hotplug |= HDMIB_HOTPLUG_INT_EN | HDMIC_HOTPLUG_INT_EN |
  401. HDMID_HOTPLUG_INT_EN | CRT_HOTPLUG_INT_EN;
  402. REG_WRITE(PORT_HOTPLUG_EN, hotplug);
  403. } else {
  404. REG_WRITE(PORT_HOTPLUG_EN, 0);
  405. REG_WRITE(PORT_HOTPLUG_STAT, REG_READ(PORT_HOTPLUG_STAT));
  406. }
  407. }
  408. static const char *force_audio_names[] = {
  409. "off",
  410. "auto",
  411. "on",
  412. };
  413. void cdv_intel_attach_force_audio_property(struct drm_connector *connector)
  414. {
  415. struct drm_device *dev = connector->dev;
  416. struct drm_psb_private *dev_priv = dev->dev_private;
  417. struct drm_property *prop;
  418. int i;
  419. prop = dev_priv->force_audio_property;
  420. if (prop == NULL) {
  421. prop = drm_property_create(dev, DRM_MODE_PROP_ENUM,
  422. "audio",
  423. ARRAY_SIZE(force_audio_names));
  424. if (prop == NULL)
  425. return;
  426. for (i = 0; i < ARRAY_SIZE(force_audio_names); i++)
  427. drm_property_add_enum(prop, i, i-1, force_audio_names[i]);
  428. dev_priv->force_audio_property = prop;
  429. }
  430. drm_object_attach_property(&connector->base, prop, 0);
  431. }
  432. static const char *broadcast_rgb_names[] = {
  433. "Full",
  434. "Limited 16:235",
  435. };
  436. void cdv_intel_attach_broadcast_rgb_property(struct drm_connector *connector)
  437. {
  438. struct drm_device *dev = connector->dev;
  439. struct drm_psb_private *dev_priv = dev->dev_private;
  440. struct drm_property *prop;
  441. int i;
  442. prop = dev_priv->broadcast_rgb_property;
  443. if (prop == NULL) {
  444. prop = drm_property_create(dev, DRM_MODE_PROP_ENUM,
  445. "Broadcast RGB",
  446. ARRAY_SIZE(broadcast_rgb_names));
  447. if (prop == NULL)
  448. return;
  449. for (i = 0; i < ARRAY_SIZE(broadcast_rgb_names); i++)
  450. drm_property_add_enum(prop, i, i, broadcast_rgb_names[i]);
  451. dev_priv->broadcast_rgb_property = prop;
  452. }
  453. drm_object_attach_property(&connector->base, prop, 0);
  454. }
  455. /* Cedarview */
  456. static const struct psb_offset cdv_regmap[2] = {
  457. {
  458. .fp0 = FPA0,
  459. .fp1 = FPA1,
  460. .cntr = DSPACNTR,
  461. .conf = PIPEACONF,
  462. .src = PIPEASRC,
  463. .dpll = DPLL_A,
  464. .dpll_md = DPLL_A_MD,
  465. .htotal = HTOTAL_A,
  466. .hblank = HBLANK_A,
  467. .hsync = HSYNC_A,
  468. .vtotal = VTOTAL_A,
  469. .vblank = VBLANK_A,
  470. .vsync = VSYNC_A,
  471. .stride = DSPASTRIDE,
  472. .size = DSPASIZE,
  473. .pos = DSPAPOS,
  474. .base = DSPABASE,
  475. .surf = DSPASURF,
  476. .addr = DSPABASE,
  477. .status = PIPEASTAT,
  478. .linoff = DSPALINOFF,
  479. .tileoff = DSPATILEOFF,
  480. .palette = PALETTE_A,
  481. },
  482. {
  483. .fp0 = FPB0,
  484. .fp1 = FPB1,
  485. .cntr = DSPBCNTR,
  486. .conf = PIPEBCONF,
  487. .src = PIPEBSRC,
  488. .dpll = DPLL_B,
  489. .dpll_md = DPLL_B_MD,
  490. .htotal = HTOTAL_B,
  491. .hblank = HBLANK_B,
  492. .hsync = HSYNC_B,
  493. .vtotal = VTOTAL_B,
  494. .vblank = VBLANK_B,
  495. .vsync = VSYNC_B,
  496. .stride = DSPBSTRIDE,
  497. .size = DSPBSIZE,
  498. .pos = DSPBPOS,
  499. .base = DSPBBASE,
  500. .surf = DSPBSURF,
  501. .addr = DSPBBASE,
  502. .status = PIPEBSTAT,
  503. .linoff = DSPBLINOFF,
  504. .tileoff = DSPBTILEOFF,
  505. .palette = PALETTE_B,
  506. }
  507. };
  508. static int cdv_chip_setup(struct drm_device *dev)
  509. {
  510. struct drm_psb_private *dev_priv = dev->dev_private;
  511. INIT_WORK(&dev_priv->hotplug_work, cdv_hotplug_work_func);
  512. if (pci_enable_msi(dev->pdev))
  513. dev_warn(dev->dev, "Enabling MSI failed!\n");
  514. dev_priv->regmap = cdv_regmap;
  515. cdv_get_core_freq(dev);
  516. psb_intel_opregion_init(dev);
  517. psb_intel_init_bios(dev);
  518. cdv_hotplug_enable(dev, false);
  519. return 0;
  520. }
  521. /* CDV is much like Poulsbo but has MID like SGX offsets and PM */
  522. const struct psb_ops cdv_chip_ops = {
  523. .name = "GMA3600/3650",
  524. .accel_2d = 0,
  525. .pipes = 2,
  526. .crtcs = 2,
  527. .hdmi_mask = (1 << 0) | (1 << 1),
  528. .lvds_mask = (1 << 1),
  529. .cursor_needs_phys = 0,
  530. .sgx_offset = MRST_SGX_OFFSET,
  531. .chip_setup = cdv_chip_setup,
  532. .errata = cdv_errata,
  533. .crtc_helper = &cdv_intel_helper_funcs,
  534. .crtc_funcs = &cdv_intel_crtc_funcs,
  535. .output_init = cdv_output_init,
  536. .hotplug = cdv_hotplug_event,
  537. .hotplug_enable = cdv_hotplug_enable,
  538. #ifdef CONFIG_BACKLIGHT_CLASS_DEVICE
  539. .backlight_init = cdv_backlight_init,
  540. #endif
  541. .init_pm = cdv_init_pm,
  542. .save_regs = cdv_save_display_registers,
  543. .restore_regs = cdv_restore_display_registers,
  544. .power_down = cdv_power_down,
  545. .power_up = cdv_power_up,
  546. };