exynos_drm_fimd.c 26 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/clk.h>
  19. #include <linux/of_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <video/samsung_fimd.h>
  22. #include <drm/exynos_drm.h>
  23. #include "exynos_drm_drv.h"
  24. #include "exynos_drm_fbdev.h"
  25. #include "exynos_drm_crtc.h"
  26. #include "exynos_drm_iommu.h"
  27. /*
  28. * FIMD is stand for Fully Interactive Mobile Display and
  29. * as a display controller, it transfers contents drawn on memory
  30. * to a LCD Panel through Display Interfaces such as RGB or
  31. * CPU Interface.
  32. */
  33. /* position control register for hardware window 0, 2 ~ 4.*/
  34. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  35. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  36. /*
  37. * size control register for hardware windows 0 and alpha control register
  38. * for hardware windows 1 ~ 4
  39. */
  40. #define VIDOSD_C(win) (VIDOSD_BASE + 0x08 + (win) * 16)
  41. /* size control register for hardware windows 1 ~ 2. */
  42. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  43. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  44. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  45. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  46. /* color key control register for hardware window 1 ~ 4. */
  47. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + ((x - 1) * 8))
  48. /* color key value register for hardware window 1 ~ 4. */
  49. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + ((x - 1) * 8))
  50. /* FIMD has totally five hardware windows. */
  51. #define WINDOWS_NR 5
  52. #define get_fimd_context(dev) platform_get_drvdata(to_platform_device(dev))
  53. struct fimd_driver_data {
  54. unsigned int timing_base;
  55. };
  56. static struct fimd_driver_data exynos4_fimd_driver_data = {
  57. .timing_base = 0x0,
  58. };
  59. static struct fimd_driver_data exynos5_fimd_driver_data = {
  60. .timing_base = 0x20000,
  61. };
  62. struct fimd_win_data {
  63. unsigned int offset_x;
  64. unsigned int offset_y;
  65. unsigned int ovl_width;
  66. unsigned int ovl_height;
  67. unsigned int fb_width;
  68. unsigned int fb_height;
  69. unsigned int bpp;
  70. dma_addr_t dma_addr;
  71. unsigned int buf_offsize;
  72. unsigned int line_size; /* bytes */
  73. bool enabled;
  74. bool resume;
  75. };
  76. struct fimd_context {
  77. struct exynos_drm_subdrv subdrv;
  78. int irq;
  79. struct drm_crtc *crtc;
  80. struct clk *bus_clk;
  81. struct clk *lcd_clk;
  82. void __iomem *regs;
  83. struct fimd_win_data win_data[WINDOWS_NR];
  84. unsigned int clkdiv;
  85. unsigned int default_win;
  86. unsigned long irq_flags;
  87. u32 vidcon0;
  88. u32 vidcon1;
  89. bool suspended;
  90. struct mutex lock;
  91. wait_queue_head_t wait_vsync_queue;
  92. atomic_t wait_vsync_event;
  93. struct exynos_drm_panel_info *panel;
  94. };
  95. #ifdef CONFIG_OF
  96. static const struct of_device_id fimd_driver_dt_match[] = {
  97. { .compatible = "samsung,exynos4210-fimd",
  98. .data = &exynos4_fimd_driver_data },
  99. { .compatible = "samsung,exynos5250-fimd",
  100. .data = &exynos5_fimd_driver_data },
  101. {},
  102. };
  103. MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
  104. #endif
  105. static inline struct fimd_driver_data *drm_fimd_get_driver_data(
  106. struct platform_device *pdev)
  107. {
  108. #ifdef CONFIG_OF
  109. const struct of_device_id *of_id =
  110. of_match_device(fimd_driver_dt_match, &pdev->dev);
  111. if (of_id)
  112. return (struct fimd_driver_data *)of_id->data;
  113. #endif
  114. return (struct fimd_driver_data *)
  115. platform_get_device_id(pdev)->driver_data;
  116. }
  117. static bool fimd_display_is_connected(struct device *dev)
  118. {
  119. DRM_DEBUG_KMS("%s\n", __FILE__);
  120. /* TODO. */
  121. return true;
  122. }
  123. static void *fimd_get_panel(struct device *dev)
  124. {
  125. struct fimd_context *ctx = get_fimd_context(dev);
  126. DRM_DEBUG_KMS("%s\n", __FILE__);
  127. return ctx->panel;
  128. }
  129. static int fimd_check_timing(struct device *dev, void *timing)
  130. {
  131. DRM_DEBUG_KMS("%s\n", __FILE__);
  132. /* TODO. */
  133. return 0;
  134. }
  135. static int fimd_display_power_on(struct device *dev, int mode)
  136. {
  137. DRM_DEBUG_KMS("%s\n", __FILE__);
  138. /* TODO */
  139. return 0;
  140. }
  141. static struct exynos_drm_display_ops fimd_display_ops = {
  142. .type = EXYNOS_DISPLAY_TYPE_LCD,
  143. .is_connected = fimd_display_is_connected,
  144. .get_panel = fimd_get_panel,
  145. .check_timing = fimd_check_timing,
  146. .power_on = fimd_display_power_on,
  147. };
  148. static void fimd_dpms(struct device *subdrv_dev, int mode)
  149. {
  150. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  151. DRM_DEBUG_KMS("%s, %d\n", __FILE__, mode);
  152. mutex_lock(&ctx->lock);
  153. switch (mode) {
  154. case DRM_MODE_DPMS_ON:
  155. /*
  156. * enable fimd hardware only if suspended status.
  157. *
  158. * P.S. fimd_dpms function would be called at booting time so
  159. * clk_enable could be called double time.
  160. */
  161. if (ctx->suspended)
  162. pm_runtime_get_sync(subdrv_dev);
  163. break;
  164. case DRM_MODE_DPMS_STANDBY:
  165. case DRM_MODE_DPMS_SUSPEND:
  166. case DRM_MODE_DPMS_OFF:
  167. if (!ctx->suspended)
  168. pm_runtime_put_sync(subdrv_dev);
  169. break;
  170. default:
  171. DRM_DEBUG_KMS("unspecified mode %d\n", mode);
  172. break;
  173. }
  174. mutex_unlock(&ctx->lock);
  175. }
  176. static void fimd_apply(struct device *subdrv_dev)
  177. {
  178. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  179. struct exynos_drm_manager *mgr = ctx->subdrv.manager;
  180. struct exynos_drm_manager_ops *mgr_ops = mgr->ops;
  181. struct exynos_drm_overlay_ops *ovl_ops = mgr->overlay_ops;
  182. struct fimd_win_data *win_data;
  183. int i;
  184. DRM_DEBUG_KMS("%s\n", __FILE__);
  185. for (i = 0; i < WINDOWS_NR; i++) {
  186. win_data = &ctx->win_data[i];
  187. if (win_data->enabled && (ovl_ops && ovl_ops->commit))
  188. ovl_ops->commit(subdrv_dev, i);
  189. }
  190. if (mgr_ops && mgr_ops->commit)
  191. mgr_ops->commit(subdrv_dev);
  192. }
  193. static void fimd_commit(struct device *dev)
  194. {
  195. struct fimd_context *ctx = get_fimd_context(dev);
  196. struct exynos_drm_panel_info *panel = ctx->panel;
  197. struct fb_videomode *timing = &panel->timing;
  198. struct fimd_driver_data *driver_data;
  199. struct platform_device *pdev = to_platform_device(dev);
  200. u32 val;
  201. driver_data = drm_fimd_get_driver_data(pdev);
  202. if (ctx->suspended)
  203. return;
  204. DRM_DEBUG_KMS("%s\n", __FILE__);
  205. /* setup polarity values from machine code. */
  206. writel(ctx->vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
  207. /* setup vertical timing values. */
  208. val = VIDTCON0_VBPD(timing->upper_margin - 1) |
  209. VIDTCON0_VFPD(timing->lower_margin - 1) |
  210. VIDTCON0_VSPW(timing->vsync_len - 1);
  211. writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
  212. /* setup horizontal timing values. */
  213. val = VIDTCON1_HBPD(timing->left_margin - 1) |
  214. VIDTCON1_HFPD(timing->right_margin - 1) |
  215. VIDTCON1_HSPW(timing->hsync_len - 1);
  216. writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
  217. /* setup horizontal and vertical display size. */
  218. val = VIDTCON2_LINEVAL(timing->yres - 1) |
  219. VIDTCON2_HOZVAL(timing->xres - 1) |
  220. VIDTCON2_LINEVAL_E(timing->yres - 1) |
  221. VIDTCON2_HOZVAL_E(timing->xres - 1);
  222. writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
  223. /* setup clock source, clock divider, enable dma. */
  224. val = ctx->vidcon0;
  225. val &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);
  226. if (ctx->clkdiv > 1)
  227. val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
  228. else
  229. val &= ~VIDCON0_CLKDIR; /* 1:1 clock */
  230. /*
  231. * fields of register with prefix '_F' would be updated
  232. * at vsync(same as dma start)
  233. */
  234. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  235. writel(val, ctx->regs + VIDCON0);
  236. }
  237. static int fimd_enable_vblank(struct device *dev)
  238. {
  239. struct fimd_context *ctx = get_fimd_context(dev);
  240. u32 val;
  241. DRM_DEBUG_KMS("%s\n", __FILE__);
  242. if (ctx->suspended)
  243. return -EPERM;
  244. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  245. val = readl(ctx->regs + VIDINTCON0);
  246. val |= VIDINTCON0_INT_ENABLE;
  247. val |= VIDINTCON0_INT_FRAME;
  248. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  249. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  250. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  251. val |= VIDINTCON0_FRAMESEL1_NONE;
  252. writel(val, ctx->regs + VIDINTCON0);
  253. }
  254. return 0;
  255. }
  256. static void fimd_disable_vblank(struct device *dev)
  257. {
  258. struct fimd_context *ctx = get_fimd_context(dev);
  259. u32 val;
  260. DRM_DEBUG_KMS("%s\n", __FILE__);
  261. if (ctx->suspended)
  262. return;
  263. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  264. val = readl(ctx->regs + VIDINTCON0);
  265. val &= ~VIDINTCON0_INT_FRAME;
  266. val &= ~VIDINTCON0_INT_ENABLE;
  267. writel(val, ctx->regs + VIDINTCON0);
  268. }
  269. }
  270. static void fimd_wait_for_vblank(struct device *dev)
  271. {
  272. struct fimd_context *ctx = get_fimd_context(dev);
  273. if (ctx->suspended)
  274. return;
  275. atomic_set(&ctx->wait_vsync_event, 1);
  276. /*
  277. * wait for FIMD to signal VSYNC interrupt or return after
  278. * timeout which is set to 50ms (refresh rate of 20).
  279. */
  280. if (!wait_event_timeout(ctx->wait_vsync_queue,
  281. !atomic_read(&ctx->wait_vsync_event),
  282. DRM_HZ/20))
  283. DRM_DEBUG_KMS("vblank wait timed out.\n");
  284. }
  285. static struct exynos_drm_manager_ops fimd_manager_ops = {
  286. .dpms = fimd_dpms,
  287. .apply = fimd_apply,
  288. .commit = fimd_commit,
  289. .enable_vblank = fimd_enable_vblank,
  290. .disable_vblank = fimd_disable_vblank,
  291. .wait_for_vblank = fimd_wait_for_vblank,
  292. };
  293. static void fimd_win_mode_set(struct device *dev,
  294. struct exynos_drm_overlay *overlay)
  295. {
  296. struct fimd_context *ctx = get_fimd_context(dev);
  297. struct fimd_win_data *win_data;
  298. int win;
  299. unsigned long offset;
  300. DRM_DEBUG_KMS("%s\n", __FILE__);
  301. if (!overlay) {
  302. dev_err(dev, "overlay is NULL\n");
  303. return;
  304. }
  305. win = overlay->zpos;
  306. if (win == DEFAULT_ZPOS)
  307. win = ctx->default_win;
  308. if (win < 0 || win > WINDOWS_NR)
  309. return;
  310. offset = overlay->fb_x * (overlay->bpp >> 3);
  311. offset += overlay->fb_y * overlay->pitch;
  312. DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);
  313. win_data = &ctx->win_data[win];
  314. win_data->offset_x = overlay->crtc_x;
  315. win_data->offset_y = overlay->crtc_y;
  316. win_data->ovl_width = overlay->crtc_width;
  317. win_data->ovl_height = overlay->crtc_height;
  318. win_data->fb_width = overlay->fb_width;
  319. win_data->fb_height = overlay->fb_height;
  320. win_data->dma_addr = overlay->dma_addr[0] + offset;
  321. win_data->bpp = overlay->bpp;
  322. win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
  323. (overlay->bpp >> 3);
  324. win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);
  325. DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
  326. win_data->offset_x, win_data->offset_y);
  327. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  328. win_data->ovl_width, win_data->ovl_height);
  329. DRM_DEBUG_KMS("paddr = 0x%lx\n", (unsigned long)win_data->dma_addr);
  330. DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
  331. overlay->fb_width, overlay->crtc_width);
  332. }
  333. static void fimd_win_set_pixfmt(struct device *dev, unsigned int win)
  334. {
  335. struct fimd_context *ctx = get_fimd_context(dev);
  336. struct fimd_win_data *win_data = &ctx->win_data[win];
  337. unsigned long val;
  338. DRM_DEBUG_KMS("%s\n", __FILE__);
  339. val = WINCONx_ENWIN;
  340. switch (win_data->bpp) {
  341. case 1:
  342. val |= WINCON0_BPPMODE_1BPP;
  343. val |= WINCONx_BITSWP;
  344. val |= WINCONx_BURSTLEN_4WORD;
  345. break;
  346. case 2:
  347. val |= WINCON0_BPPMODE_2BPP;
  348. val |= WINCONx_BITSWP;
  349. val |= WINCONx_BURSTLEN_8WORD;
  350. break;
  351. case 4:
  352. val |= WINCON0_BPPMODE_4BPP;
  353. val |= WINCONx_BITSWP;
  354. val |= WINCONx_BURSTLEN_8WORD;
  355. break;
  356. case 8:
  357. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  358. val |= WINCONx_BURSTLEN_8WORD;
  359. val |= WINCONx_BYTSWP;
  360. break;
  361. case 16:
  362. val |= WINCON0_BPPMODE_16BPP_565;
  363. val |= WINCONx_HAWSWP;
  364. val |= WINCONx_BURSTLEN_16WORD;
  365. break;
  366. case 24:
  367. val |= WINCON0_BPPMODE_24BPP_888;
  368. val |= WINCONx_WSWP;
  369. val |= WINCONx_BURSTLEN_16WORD;
  370. break;
  371. case 32:
  372. val |= WINCON1_BPPMODE_28BPP_A4888
  373. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  374. val |= WINCONx_WSWP;
  375. val |= WINCONx_BURSTLEN_16WORD;
  376. break;
  377. default:
  378. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  379. val |= WINCON0_BPPMODE_24BPP_888;
  380. val |= WINCONx_WSWP;
  381. val |= WINCONx_BURSTLEN_16WORD;
  382. break;
  383. }
  384. DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);
  385. writel(val, ctx->regs + WINCON(win));
  386. }
  387. static void fimd_win_set_colkey(struct device *dev, unsigned int win)
  388. {
  389. struct fimd_context *ctx = get_fimd_context(dev);
  390. unsigned int keycon0 = 0, keycon1 = 0;
  391. DRM_DEBUG_KMS("%s\n", __FILE__);
  392. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  393. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  394. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  395. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  396. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  397. }
  398. static void fimd_win_commit(struct device *dev, int zpos)
  399. {
  400. struct fimd_context *ctx = get_fimd_context(dev);
  401. struct fimd_win_data *win_data;
  402. int win = zpos;
  403. unsigned long val, alpha, size;
  404. unsigned int last_x;
  405. unsigned int last_y;
  406. DRM_DEBUG_KMS("%s\n", __FILE__);
  407. if (ctx->suspended)
  408. return;
  409. if (win == DEFAULT_ZPOS)
  410. win = ctx->default_win;
  411. if (win < 0 || win > WINDOWS_NR)
  412. return;
  413. win_data = &ctx->win_data[win];
  414. /*
  415. * SHADOWCON register is used for enabling timing.
  416. *
  417. * for example, once only width value of a register is set,
  418. * if the dma is started then fimd hardware could malfunction so
  419. * with protect window setting, the register fields with prefix '_F'
  420. * wouldn't be updated at vsync also but updated once unprotect window
  421. * is set.
  422. */
  423. /* protect windows */
  424. val = readl(ctx->regs + SHADOWCON);
  425. val |= SHADOWCON_WINx_PROTECT(win);
  426. writel(val, ctx->regs + SHADOWCON);
  427. /* buffer start address */
  428. val = (unsigned long)win_data->dma_addr;
  429. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  430. /* buffer end address */
  431. size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
  432. val = (unsigned long)(win_data->dma_addr + size);
  433. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  434. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  435. (unsigned long)win_data->dma_addr, val, size);
  436. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  437. win_data->ovl_width, win_data->ovl_height);
  438. /* buffer size */
  439. val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
  440. VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size) |
  441. VIDW_BUF_SIZE_OFFSET_E(win_data->buf_offsize) |
  442. VIDW_BUF_SIZE_PAGEWIDTH_E(win_data->line_size);
  443. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  444. /* OSD position */
  445. val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
  446. VIDOSDxA_TOPLEFT_Y(win_data->offset_y) |
  447. VIDOSDxA_TOPLEFT_X_E(win_data->offset_x) |
  448. VIDOSDxA_TOPLEFT_Y_E(win_data->offset_y);
  449. writel(val, ctx->regs + VIDOSD_A(win));
  450. last_x = win_data->offset_x + win_data->ovl_width;
  451. if (last_x)
  452. last_x--;
  453. last_y = win_data->offset_y + win_data->ovl_height;
  454. if (last_y)
  455. last_y--;
  456. val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
  457. VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
  458. writel(val, ctx->regs + VIDOSD_B(win));
  459. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  460. win_data->offset_x, win_data->offset_y, last_x, last_y);
  461. /* hardware window 0 doesn't support alpha channel. */
  462. if (win != 0) {
  463. /* OSD alpha */
  464. alpha = VIDISD14C_ALPHA1_R(0xf) |
  465. VIDISD14C_ALPHA1_G(0xf) |
  466. VIDISD14C_ALPHA1_B(0xf);
  467. writel(alpha, ctx->regs + VIDOSD_C(win));
  468. }
  469. /* OSD size */
  470. if (win != 3 && win != 4) {
  471. u32 offset = VIDOSD_D(win);
  472. if (win == 0)
  473. offset = VIDOSD_C(win);
  474. val = win_data->ovl_width * win_data->ovl_height;
  475. writel(val, ctx->regs + offset);
  476. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  477. }
  478. fimd_win_set_pixfmt(dev, win);
  479. /* hardware window 0 doesn't support color key. */
  480. if (win != 0)
  481. fimd_win_set_colkey(dev, win);
  482. /* wincon */
  483. val = readl(ctx->regs + WINCON(win));
  484. val |= WINCONx_ENWIN;
  485. writel(val, ctx->regs + WINCON(win));
  486. /* Enable DMA channel and unprotect windows */
  487. val = readl(ctx->regs + SHADOWCON);
  488. val |= SHADOWCON_CHx_ENABLE(win);
  489. val &= ~SHADOWCON_WINx_PROTECT(win);
  490. writel(val, ctx->regs + SHADOWCON);
  491. win_data->enabled = true;
  492. }
  493. static void fimd_win_disable(struct device *dev, int zpos)
  494. {
  495. struct fimd_context *ctx = get_fimd_context(dev);
  496. struct fimd_win_data *win_data;
  497. int win = zpos;
  498. u32 val;
  499. DRM_DEBUG_KMS("%s\n", __FILE__);
  500. if (win == DEFAULT_ZPOS)
  501. win = ctx->default_win;
  502. if (win < 0 || win > WINDOWS_NR)
  503. return;
  504. win_data = &ctx->win_data[win];
  505. if (ctx->suspended) {
  506. /* do not resume this window*/
  507. win_data->resume = false;
  508. return;
  509. }
  510. /* protect windows */
  511. val = readl(ctx->regs + SHADOWCON);
  512. val |= SHADOWCON_WINx_PROTECT(win);
  513. writel(val, ctx->regs + SHADOWCON);
  514. /* wincon */
  515. val = readl(ctx->regs + WINCON(win));
  516. val &= ~WINCONx_ENWIN;
  517. writel(val, ctx->regs + WINCON(win));
  518. /* unprotect windows */
  519. val = readl(ctx->regs + SHADOWCON);
  520. val &= ~SHADOWCON_CHx_ENABLE(win);
  521. val &= ~SHADOWCON_WINx_PROTECT(win);
  522. writel(val, ctx->regs + SHADOWCON);
  523. win_data->enabled = false;
  524. }
  525. static struct exynos_drm_overlay_ops fimd_overlay_ops = {
  526. .mode_set = fimd_win_mode_set,
  527. .commit = fimd_win_commit,
  528. .disable = fimd_win_disable,
  529. };
  530. static struct exynos_drm_manager fimd_manager = {
  531. .pipe = -1,
  532. .ops = &fimd_manager_ops,
  533. .overlay_ops = &fimd_overlay_ops,
  534. .display_ops = &fimd_display_ops,
  535. };
  536. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  537. {
  538. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  539. struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
  540. struct drm_device *drm_dev = subdrv->drm_dev;
  541. struct exynos_drm_manager *manager = subdrv->manager;
  542. u32 val;
  543. val = readl(ctx->regs + VIDINTCON1);
  544. if (val & VIDINTCON1_INT_FRAME)
  545. /* VSYNC interrupt */
  546. writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);
  547. /* check the crtc is detached already from encoder */
  548. if (manager->pipe < 0)
  549. goto out;
  550. drm_handle_vblank(drm_dev, manager->pipe);
  551. exynos_drm_crtc_finish_pageflip(drm_dev, manager->pipe);
  552. /* set wait vsync event to zero and wake up queue. */
  553. if (atomic_read(&ctx->wait_vsync_event)) {
  554. atomic_set(&ctx->wait_vsync_event, 0);
  555. DRM_WAKEUP(&ctx->wait_vsync_queue);
  556. }
  557. out:
  558. return IRQ_HANDLED;
  559. }
  560. static int fimd_subdrv_probe(struct drm_device *drm_dev, struct device *dev)
  561. {
  562. DRM_DEBUG_KMS("%s\n", __FILE__);
  563. /*
  564. * enable drm irq mode.
  565. * - with irq_enabled = 1, we can use the vblank feature.
  566. *
  567. * P.S. note that we wouldn't use drm irq handler but
  568. * just specific driver own one instead because
  569. * drm framework supports only one irq handler.
  570. */
  571. drm_dev->irq_enabled = 1;
  572. /*
  573. * with vblank_disable_allowed = 1, vblank interrupt will be disabled
  574. * by drm timer once a current process gives up ownership of
  575. * vblank event.(after drm_vblank_put function is called)
  576. */
  577. drm_dev->vblank_disable_allowed = 1;
  578. /* attach this sub driver to iommu mapping if supported. */
  579. if (is_drm_iommu_supported(drm_dev))
  580. drm_iommu_attach_device(drm_dev, dev);
  581. return 0;
  582. }
  583. static void fimd_subdrv_remove(struct drm_device *drm_dev, struct device *dev)
  584. {
  585. DRM_DEBUG_KMS("%s\n", __FILE__);
  586. /* detach this sub driver from iommu mapping if supported. */
  587. if (is_drm_iommu_supported(drm_dev))
  588. drm_iommu_detach_device(drm_dev, dev);
  589. }
  590. static int fimd_calc_clkdiv(struct fimd_context *ctx,
  591. struct fb_videomode *timing)
  592. {
  593. unsigned long clk = clk_get_rate(ctx->lcd_clk);
  594. u32 retrace;
  595. u32 clkdiv;
  596. u32 best_framerate = 0;
  597. u32 framerate;
  598. DRM_DEBUG_KMS("%s\n", __FILE__);
  599. retrace = timing->left_margin + timing->hsync_len +
  600. timing->right_margin + timing->xres;
  601. retrace *= timing->upper_margin + timing->vsync_len +
  602. timing->lower_margin + timing->yres;
  603. /* default framerate is 60Hz */
  604. if (!timing->refresh)
  605. timing->refresh = 60;
  606. clk /= retrace;
  607. for (clkdiv = 1; clkdiv < 0x100; clkdiv++) {
  608. int tmp;
  609. /* get best framerate */
  610. framerate = clk / clkdiv;
  611. tmp = timing->refresh - framerate;
  612. if (tmp < 0) {
  613. best_framerate = framerate;
  614. continue;
  615. } else {
  616. if (!best_framerate)
  617. best_framerate = framerate;
  618. else if (tmp < (best_framerate - framerate))
  619. best_framerate = framerate;
  620. break;
  621. }
  622. }
  623. return clkdiv;
  624. }
  625. static void fimd_clear_win(struct fimd_context *ctx, int win)
  626. {
  627. u32 val;
  628. DRM_DEBUG_KMS("%s\n", __FILE__);
  629. writel(0, ctx->regs + WINCON(win));
  630. writel(0, ctx->regs + VIDOSD_A(win));
  631. writel(0, ctx->regs + VIDOSD_B(win));
  632. writel(0, ctx->regs + VIDOSD_C(win));
  633. if (win == 1 || win == 2)
  634. writel(0, ctx->regs + VIDOSD_D(win));
  635. val = readl(ctx->regs + SHADOWCON);
  636. val &= ~SHADOWCON_WINx_PROTECT(win);
  637. writel(val, ctx->regs + SHADOWCON);
  638. }
  639. static int fimd_clock(struct fimd_context *ctx, bool enable)
  640. {
  641. DRM_DEBUG_KMS("%s\n", __FILE__);
  642. if (enable) {
  643. int ret;
  644. ret = clk_enable(ctx->bus_clk);
  645. if (ret < 0)
  646. return ret;
  647. ret = clk_enable(ctx->lcd_clk);
  648. if (ret < 0) {
  649. clk_disable(ctx->bus_clk);
  650. return ret;
  651. }
  652. } else {
  653. clk_disable(ctx->lcd_clk);
  654. clk_disable(ctx->bus_clk);
  655. }
  656. return 0;
  657. }
  658. static void fimd_window_suspend(struct device *dev)
  659. {
  660. struct fimd_context *ctx = get_fimd_context(dev);
  661. struct fimd_win_data *win_data;
  662. int i;
  663. for (i = 0; i < WINDOWS_NR; i++) {
  664. win_data = &ctx->win_data[i];
  665. win_data->resume = win_data->enabled;
  666. fimd_win_disable(dev, i);
  667. }
  668. fimd_wait_for_vblank(dev);
  669. }
  670. static void fimd_window_resume(struct device *dev)
  671. {
  672. struct fimd_context *ctx = get_fimd_context(dev);
  673. struct fimd_win_data *win_data;
  674. int i;
  675. for (i = 0; i < WINDOWS_NR; i++) {
  676. win_data = &ctx->win_data[i];
  677. win_data->enabled = win_data->resume;
  678. win_data->resume = false;
  679. }
  680. }
  681. static int fimd_activate(struct fimd_context *ctx, bool enable)
  682. {
  683. struct device *dev = ctx->subdrv.dev;
  684. if (enable) {
  685. int ret;
  686. ret = fimd_clock(ctx, true);
  687. if (ret < 0)
  688. return ret;
  689. ctx->suspended = false;
  690. /* if vblank was enabled status, enable it again. */
  691. if (test_and_clear_bit(0, &ctx->irq_flags))
  692. fimd_enable_vblank(dev);
  693. fimd_window_resume(dev);
  694. } else {
  695. fimd_window_suspend(dev);
  696. fimd_clock(ctx, false);
  697. ctx->suspended = true;
  698. }
  699. return 0;
  700. }
  701. static int fimd_probe(struct platform_device *pdev)
  702. {
  703. struct device *dev = &pdev->dev;
  704. struct fimd_context *ctx;
  705. struct exynos_drm_subdrv *subdrv;
  706. struct exynos_drm_fimd_pdata *pdata;
  707. struct exynos_drm_panel_info *panel;
  708. struct resource *res;
  709. int win;
  710. int ret = -EINVAL;
  711. DRM_DEBUG_KMS("%s\n", __FILE__);
  712. pdata = pdev->dev.platform_data;
  713. if (!pdata) {
  714. dev_err(dev, "no platform data specified\n");
  715. return -EINVAL;
  716. }
  717. panel = &pdata->panel;
  718. if (!panel) {
  719. dev_err(dev, "panel is null.\n");
  720. return -EINVAL;
  721. }
  722. ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL);
  723. if (!ctx)
  724. return -ENOMEM;
  725. ctx->bus_clk = devm_clk_get(dev, "fimd");
  726. if (IS_ERR(ctx->bus_clk)) {
  727. dev_err(dev, "failed to get bus clock\n");
  728. return PTR_ERR(ctx->bus_clk);
  729. }
  730. ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
  731. if (IS_ERR(ctx->lcd_clk)) {
  732. dev_err(dev, "failed to get lcd clock\n");
  733. return PTR_ERR(ctx->lcd_clk);
  734. }
  735. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  736. ctx->regs = devm_ioremap_resource(&pdev->dev, res);
  737. if (IS_ERR(ctx->regs))
  738. return PTR_ERR(ctx->regs);
  739. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  740. if (!res) {
  741. dev_err(dev, "irq request failed.\n");
  742. return -ENXIO;
  743. }
  744. ctx->irq = res->start;
  745. ret = devm_request_irq(&pdev->dev, ctx->irq, fimd_irq_handler,
  746. 0, "drm_fimd", ctx);
  747. if (ret) {
  748. dev_err(dev, "irq request failed.\n");
  749. return ret;
  750. }
  751. ctx->vidcon0 = pdata->vidcon0;
  752. ctx->vidcon1 = pdata->vidcon1;
  753. ctx->default_win = pdata->default_win;
  754. ctx->panel = panel;
  755. DRM_INIT_WAITQUEUE(&ctx->wait_vsync_queue);
  756. atomic_set(&ctx->wait_vsync_event, 0);
  757. subdrv = &ctx->subdrv;
  758. subdrv->dev = dev;
  759. subdrv->manager = &fimd_manager;
  760. subdrv->probe = fimd_subdrv_probe;
  761. subdrv->remove = fimd_subdrv_remove;
  762. mutex_init(&ctx->lock);
  763. platform_set_drvdata(pdev, ctx);
  764. pm_runtime_enable(dev);
  765. pm_runtime_get_sync(dev);
  766. ctx->clkdiv = fimd_calc_clkdiv(ctx, &panel->timing);
  767. panel->timing.pixclock = clk_get_rate(ctx->lcd_clk) / ctx->clkdiv;
  768. DRM_DEBUG_KMS("pixel clock = %d, clkdiv = %d\n",
  769. panel->timing.pixclock, ctx->clkdiv);
  770. for (win = 0; win < WINDOWS_NR; win++)
  771. fimd_clear_win(ctx, win);
  772. exynos_drm_subdrv_register(subdrv);
  773. return 0;
  774. }
  775. static int fimd_remove(struct platform_device *pdev)
  776. {
  777. struct device *dev = &pdev->dev;
  778. struct fimd_context *ctx = platform_get_drvdata(pdev);
  779. DRM_DEBUG_KMS("%s\n", __FILE__);
  780. exynos_drm_subdrv_unregister(&ctx->subdrv);
  781. if (ctx->suspended)
  782. goto out;
  783. clk_disable(ctx->lcd_clk);
  784. clk_disable(ctx->bus_clk);
  785. pm_runtime_set_suspended(dev);
  786. pm_runtime_put_sync(dev);
  787. out:
  788. pm_runtime_disable(dev);
  789. return 0;
  790. }
  791. #ifdef CONFIG_PM_SLEEP
  792. static int fimd_suspend(struct device *dev)
  793. {
  794. struct fimd_context *ctx = get_fimd_context(dev);
  795. /*
  796. * do not use pm_runtime_suspend(). if pm_runtime_suspend() is
  797. * called here, an error would be returned by that interface
  798. * because the usage_count of pm runtime is more than 1.
  799. */
  800. if (!pm_runtime_suspended(dev))
  801. return fimd_activate(ctx, false);
  802. return 0;
  803. }
  804. static int fimd_resume(struct device *dev)
  805. {
  806. struct fimd_context *ctx = get_fimd_context(dev);
  807. /*
  808. * if entered to sleep when lcd panel was on, the usage_count
  809. * of pm runtime would still be 1 so in this case, fimd driver
  810. * should be on directly not drawing on pm runtime interface.
  811. */
  812. if (!pm_runtime_suspended(dev)) {
  813. int ret;
  814. ret = fimd_activate(ctx, true);
  815. if (ret < 0)
  816. return ret;
  817. /*
  818. * in case of dpms on(standby), fimd_apply function will
  819. * be called by encoder's dpms callback to update fimd's
  820. * registers but in case of sleep wakeup, it's not.
  821. * so fimd_apply function should be called at here.
  822. */
  823. fimd_apply(dev);
  824. }
  825. return 0;
  826. }
  827. #endif
  828. #ifdef CONFIG_PM_RUNTIME
  829. static int fimd_runtime_suspend(struct device *dev)
  830. {
  831. struct fimd_context *ctx = get_fimd_context(dev);
  832. DRM_DEBUG_KMS("%s\n", __FILE__);
  833. return fimd_activate(ctx, false);
  834. }
  835. static int fimd_runtime_resume(struct device *dev)
  836. {
  837. struct fimd_context *ctx = get_fimd_context(dev);
  838. DRM_DEBUG_KMS("%s\n", __FILE__);
  839. return fimd_activate(ctx, true);
  840. }
  841. #endif
  842. static struct platform_device_id fimd_driver_ids[] = {
  843. {
  844. .name = "exynos4-fb",
  845. .driver_data = (unsigned long)&exynos4_fimd_driver_data,
  846. }, {
  847. .name = "exynos5-fb",
  848. .driver_data = (unsigned long)&exynos5_fimd_driver_data,
  849. },
  850. {},
  851. };
  852. MODULE_DEVICE_TABLE(platform, fimd_driver_ids);
  853. static const struct dev_pm_ops fimd_pm_ops = {
  854. SET_SYSTEM_SLEEP_PM_OPS(fimd_suspend, fimd_resume)
  855. SET_RUNTIME_PM_OPS(fimd_runtime_suspend, fimd_runtime_resume, NULL)
  856. };
  857. struct platform_driver fimd_driver = {
  858. .probe = fimd_probe,
  859. .remove = fimd_remove,
  860. .id_table = fimd_driver_ids,
  861. .driver = {
  862. .name = "exynos4-fb",
  863. .owner = THIS_MODULE,
  864. .pm = &fimd_pm_ops,
  865. .of_match_table = of_match_ptr(fimd_driver_dt_match),
  866. },
  867. };