gpio-tegra.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560
  1. /*
  2. * arch/arm/mach-tegra/gpio.c
  3. *
  4. * Copyright (c) 2010 Google, Inc
  5. *
  6. * Author:
  7. * Erik Gilling <konkers@google.com>
  8. *
  9. * This software is licensed under the terms of the GNU General Public
  10. * License version 2, as published by the Free Software Foundation, and
  11. * may be copied, distributed, and modified under those terms.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. */
  19. #include <linux/err.h>
  20. #include <linux/init.h>
  21. #include <linux/irq.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/io.h>
  24. #include <linux/gpio.h>
  25. #include <linux/of_device.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/module.h>
  28. #include <linux/irqdomain.h>
  29. #include <linux/pinctrl/consumer.h>
  30. #include <linux/pm.h>
  31. #include <asm/mach/irq.h>
  32. #define GPIO_BANK(x) ((x) >> 5)
  33. #define GPIO_PORT(x) (((x) >> 3) & 0x3)
  34. #define GPIO_BIT(x) ((x) & 0x7)
  35. #define GPIO_REG(x) (GPIO_BANK(x) * tegra_gpio_bank_stride + \
  36. GPIO_PORT(x) * 4)
  37. #define GPIO_CNF(x) (GPIO_REG(x) + 0x00)
  38. #define GPIO_OE(x) (GPIO_REG(x) + 0x10)
  39. #define GPIO_OUT(x) (GPIO_REG(x) + 0X20)
  40. #define GPIO_IN(x) (GPIO_REG(x) + 0x30)
  41. #define GPIO_INT_STA(x) (GPIO_REG(x) + 0x40)
  42. #define GPIO_INT_ENB(x) (GPIO_REG(x) + 0x50)
  43. #define GPIO_INT_LVL(x) (GPIO_REG(x) + 0x60)
  44. #define GPIO_INT_CLR(x) (GPIO_REG(x) + 0x70)
  45. #define GPIO_MSK_CNF(x) (GPIO_REG(x) + tegra_gpio_upper_offset + 0x00)
  46. #define GPIO_MSK_OE(x) (GPIO_REG(x) + tegra_gpio_upper_offset + 0x10)
  47. #define GPIO_MSK_OUT(x) (GPIO_REG(x) + tegra_gpio_upper_offset + 0X20)
  48. #define GPIO_MSK_INT_STA(x) (GPIO_REG(x) + tegra_gpio_upper_offset + 0x40)
  49. #define GPIO_MSK_INT_ENB(x) (GPIO_REG(x) + tegra_gpio_upper_offset + 0x50)
  50. #define GPIO_MSK_INT_LVL(x) (GPIO_REG(x) + tegra_gpio_upper_offset + 0x60)
  51. #define GPIO_INT_LVL_MASK 0x010101
  52. #define GPIO_INT_LVL_EDGE_RISING 0x000101
  53. #define GPIO_INT_LVL_EDGE_FALLING 0x000100
  54. #define GPIO_INT_LVL_EDGE_BOTH 0x010100
  55. #define GPIO_INT_LVL_LEVEL_HIGH 0x000001
  56. #define GPIO_INT_LVL_LEVEL_LOW 0x000000
  57. struct tegra_gpio_bank {
  58. int bank;
  59. int irq;
  60. spinlock_t lvl_lock[4];
  61. #ifdef CONFIG_PM_SLEEP
  62. u32 cnf[4];
  63. u32 out[4];
  64. u32 oe[4];
  65. u32 int_enb[4];
  66. u32 int_lvl[4];
  67. #endif
  68. };
  69. static struct irq_domain *irq_domain;
  70. static void __iomem *regs;
  71. static u32 tegra_gpio_bank_count;
  72. static u32 tegra_gpio_bank_stride;
  73. static u32 tegra_gpio_upper_offset;
  74. static struct tegra_gpio_bank *tegra_gpio_banks;
  75. static inline void tegra_gpio_writel(u32 val, u32 reg)
  76. {
  77. __raw_writel(val, regs + reg);
  78. }
  79. static inline u32 tegra_gpio_readl(u32 reg)
  80. {
  81. return __raw_readl(regs + reg);
  82. }
  83. static int tegra_gpio_compose(int bank, int port, int bit)
  84. {
  85. return (bank << 5) | ((port & 0x3) << 3) | (bit & 0x7);
  86. }
  87. static void tegra_gpio_mask_write(u32 reg, int gpio, int value)
  88. {
  89. u32 val;
  90. val = 0x100 << GPIO_BIT(gpio);
  91. if (value)
  92. val |= 1 << GPIO_BIT(gpio);
  93. tegra_gpio_writel(val, reg);
  94. }
  95. static void tegra_gpio_enable(int gpio)
  96. {
  97. tegra_gpio_mask_write(GPIO_MSK_CNF(gpio), gpio, 1);
  98. }
  99. static void tegra_gpio_disable(int gpio)
  100. {
  101. tegra_gpio_mask_write(GPIO_MSK_CNF(gpio), gpio, 0);
  102. }
  103. static int tegra_gpio_request(struct gpio_chip *chip, unsigned offset)
  104. {
  105. return pinctrl_request_gpio(offset);
  106. }
  107. static void tegra_gpio_free(struct gpio_chip *chip, unsigned offset)
  108. {
  109. pinctrl_free_gpio(offset);
  110. tegra_gpio_disable(offset);
  111. }
  112. static void tegra_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  113. {
  114. tegra_gpio_mask_write(GPIO_MSK_OUT(offset), offset, value);
  115. }
  116. static int tegra_gpio_get(struct gpio_chip *chip, unsigned offset)
  117. {
  118. /* If gpio is in output mode then read from the out value */
  119. if ((tegra_gpio_readl(GPIO_OE(offset)) >> GPIO_BIT(offset)) & 1)
  120. return (tegra_gpio_readl(GPIO_OUT(offset)) >>
  121. GPIO_BIT(offset)) & 0x1;
  122. return (tegra_gpio_readl(GPIO_IN(offset)) >> GPIO_BIT(offset)) & 0x1;
  123. }
  124. static int tegra_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
  125. {
  126. tegra_gpio_mask_write(GPIO_MSK_OE(offset), offset, 0);
  127. tegra_gpio_enable(offset);
  128. return 0;
  129. }
  130. static int tegra_gpio_direction_output(struct gpio_chip *chip, unsigned offset,
  131. int value)
  132. {
  133. tegra_gpio_set(chip, offset, value);
  134. tegra_gpio_mask_write(GPIO_MSK_OE(offset), offset, 1);
  135. tegra_gpio_enable(offset);
  136. return 0;
  137. }
  138. static int tegra_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
  139. {
  140. return irq_find_mapping(irq_domain, offset);
  141. }
  142. static struct gpio_chip tegra_gpio_chip = {
  143. .label = "tegra-gpio",
  144. .request = tegra_gpio_request,
  145. .free = tegra_gpio_free,
  146. .direction_input = tegra_gpio_direction_input,
  147. .get = tegra_gpio_get,
  148. .direction_output = tegra_gpio_direction_output,
  149. .set = tegra_gpio_set,
  150. .to_irq = tegra_gpio_to_irq,
  151. .base = 0,
  152. };
  153. static void tegra_gpio_irq_ack(struct irq_data *d)
  154. {
  155. int gpio = d->hwirq;
  156. tegra_gpio_writel(1 << GPIO_BIT(gpio), GPIO_INT_CLR(gpio));
  157. }
  158. static void tegra_gpio_irq_mask(struct irq_data *d)
  159. {
  160. int gpio = d->hwirq;
  161. tegra_gpio_mask_write(GPIO_MSK_INT_ENB(gpio), gpio, 0);
  162. }
  163. static void tegra_gpio_irq_unmask(struct irq_data *d)
  164. {
  165. int gpio = d->hwirq;
  166. tegra_gpio_mask_write(GPIO_MSK_INT_ENB(gpio), gpio, 1);
  167. }
  168. static int tegra_gpio_irq_set_type(struct irq_data *d, unsigned int type)
  169. {
  170. int gpio = d->hwirq;
  171. struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
  172. int port = GPIO_PORT(gpio);
  173. int lvl_type;
  174. int val;
  175. unsigned long flags;
  176. switch (type & IRQ_TYPE_SENSE_MASK) {
  177. case IRQ_TYPE_EDGE_RISING:
  178. lvl_type = GPIO_INT_LVL_EDGE_RISING;
  179. break;
  180. case IRQ_TYPE_EDGE_FALLING:
  181. lvl_type = GPIO_INT_LVL_EDGE_FALLING;
  182. break;
  183. case IRQ_TYPE_EDGE_BOTH:
  184. lvl_type = GPIO_INT_LVL_EDGE_BOTH;
  185. break;
  186. case IRQ_TYPE_LEVEL_HIGH:
  187. lvl_type = GPIO_INT_LVL_LEVEL_HIGH;
  188. break;
  189. case IRQ_TYPE_LEVEL_LOW:
  190. lvl_type = GPIO_INT_LVL_LEVEL_LOW;
  191. break;
  192. default:
  193. return -EINVAL;
  194. }
  195. spin_lock_irqsave(&bank->lvl_lock[port], flags);
  196. val = tegra_gpio_readl(GPIO_INT_LVL(gpio));
  197. val &= ~(GPIO_INT_LVL_MASK << GPIO_BIT(gpio));
  198. val |= lvl_type << GPIO_BIT(gpio);
  199. tegra_gpio_writel(val, GPIO_INT_LVL(gpio));
  200. spin_unlock_irqrestore(&bank->lvl_lock[port], flags);
  201. tegra_gpio_mask_write(GPIO_MSK_OE(gpio), gpio, 0);
  202. tegra_gpio_enable(gpio);
  203. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  204. __irq_set_handler_locked(d->irq, handle_level_irq);
  205. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  206. __irq_set_handler_locked(d->irq, handle_edge_irq);
  207. return 0;
  208. }
  209. static void tegra_gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  210. {
  211. struct tegra_gpio_bank *bank;
  212. int port;
  213. int pin;
  214. int unmasked = 0;
  215. struct irq_chip *chip = irq_desc_get_chip(desc);
  216. chained_irq_enter(chip, desc);
  217. bank = irq_get_handler_data(irq);
  218. for (port = 0; port < 4; port++) {
  219. int gpio = tegra_gpio_compose(bank->bank, port, 0);
  220. unsigned long sta = tegra_gpio_readl(GPIO_INT_STA(gpio)) &
  221. tegra_gpio_readl(GPIO_INT_ENB(gpio));
  222. u32 lvl = tegra_gpio_readl(GPIO_INT_LVL(gpio));
  223. for_each_set_bit(pin, &sta, 8) {
  224. tegra_gpio_writel(1 << pin, GPIO_INT_CLR(gpio));
  225. /* if gpio is edge triggered, clear condition
  226. * before executing the hander so that we don't
  227. * miss edges
  228. */
  229. if (lvl & (0x100 << pin)) {
  230. unmasked = 1;
  231. chained_irq_exit(chip, desc);
  232. }
  233. generic_handle_irq(gpio_to_irq(gpio + pin));
  234. }
  235. }
  236. if (!unmasked)
  237. chained_irq_exit(chip, desc);
  238. }
  239. #ifdef CONFIG_PM_SLEEP
  240. static int tegra_gpio_resume(struct device *dev)
  241. {
  242. unsigned long flags;
  243. int b;
  244. int p;
  245. local_irq_save(flags);
  246. for (b = 0; b < tegra_gpio_bank_count; b++) {
  247. struct tegra_gpio_bank *bank = &tegra_gpio_banks[b];
  248. for (p = 0; p < ARRAY_SIZE(bank->oe); p++) {
  249. unsigned int gpio = (b<<5) | (p<<3);
  250. tegra_gpio_writel(bank->cnf[p], GPIO_CNF(gpio));
  251. tegra_gpio_writel(bank->out[p], GPIO_OUT(gpio));
  252. tegra_gpio_writel(bank->oe[p], GPIO_OE(gpio));
  253. tegra_gpio_writel(bank->int_lvl[p], GPIO_INT_LVL(gpio));
  254. tegra_gpio_writel(bank->int_enb[p], GPIO_INT_ENB(gpio));
  255. }
  256. }
  257. local_irq_restore(flags);
  258. return 0;
  259. }
  260. static int tegra_gpio_suspend(struct device *dev)
  261. {
  262. unsigned long flags;
  263. int b;
  264. int p;
  265. local_irq_save(flags);
  266. for (b = 0; b < tegra_gpio_bank_count; b++) {
  267. struct tegra_gpio_bank *bank = &tegra_gpio_banks[b];
  268. for (p = 0; p < ARRAY_SIZE(bank->oe); p++) {
  269. unsigned int gpio = (b<<5) | (p<<3);
  270. bank->cnf[p] = tegra_gpio_readl(GPIO_CNF(gpio));
  271. bank->out[p] = tegra_gpio_readl(GPIO_OUT(gpio));
  272. bank->oe[p] = tegra_gpio_readl(GPIO_OE(gpio));
  273. bank->int_enb[p] = tegra_gpio_readl(GPIO_INT_ENB(gpio));
  274. bank->int_lvl[p] = tegra_gpio_readl(GPIO_INT_LVL(gpio));
  275. }
  276. }
  277. local_irq_restore(flags);
  278. return 0;
  279. }
  280. static int tegra_gpio_wake_enable(struct irq_data *d, unsigned int enable)
  281. {
  282. struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
  283. return irq_set_irq_wake(bank->irq, enable);
  284. }
  285. #endif
  286. static struct irq_chip tegra_gpio_irq_chip = {
  287. .name = "GPIO",
  288. .irq_ack = tegra_gpio_irq_ack,
  289. .irq_mask = tegra_gpio_irq_mask,
  290. .irq_unmask = tegra_gpio_irq_unmask,
  291. .irq_set_type = tegra_gpio_irq_set_type,
  292. #ifdef CONFIG_PM_SLEEP
  293. .irq_set_wake = tegra_gpio_wake_enable,
  294. #endif
  295. };
  296. static const struct dev_pm_ops tegra_gpio_pm_ops = {
  297. SET_SYSTEM_SLEEP_PM_OPS(tegra_gpio_suspend, tegra_gpio_resume)
  298. };
  299. struct tegra_gpio_soc_config {
  300. u32 bank_stride;
  301. u32 upper_offset;
  302. };
  303. static struct tegra_gpio_soc_config tegra20_gpio_config = {
  304. .bank_stride = 0x80,
  305. .upper_offset = 0x800,
  306. };
  307. static struct tegra_gpio_soc_config tegra30_gpio_config = {
  308. .bank_stride = 0x100,
  309. .upper_offset = 0x80,
  310. };
  311. static struct of_device_id tegra_gpio_of_match[] = {
  312. { .compatible = "nvidia,tegra30-gpio", .data = &tegra30_gpio_config },
  313. { .compatible = "nvidia,tegra20-gpio", .data = &tegra20_gpio_config },
  314. { },
  315. };
  316. /* This lock class tells lockdep that GPIO irqs are in a different
  317. * category than their parents, so it won't report false recursion.
  318. */
  319. static struct lock_class_key gpio_lock_class;
  320. static int tegra_gpio_probe(struct platform_device *pdev)
  321. {
  322. const struct of_device_id *match;
  323. struct tegra_gpio_soc_config *config;
  324. struct resource *res;
  325. struct tegra_gpio_bank *bank;
  326. int gpio;
  327. int i;
  328. int j;
  329. match = of_match_device(tegra_gpio_of_match, &pdev->dev);
  330. if (match)
  331. config = (struct tegra_gpio_soc_config *)match->data;
  332. else
  333. config = &tegra20_gpio_config;
  334. tegra_gpio_bank_stride = config->bank_stride;
  335. tegra_gpio_upper_offset = config->upper_offset;
  336. for (;;) {
  337. res = platform_get_resource(pdev, IORESOURCE_IRQ, tegra_gpio_bank_count);
  338. if (!res)
  339. break;
  340. tegra_gpio_bank_count++;
  341. }
  342. if (!tegra_gpio_bank_count) {
  343. dev_err(&pdev->dev, "Missing IRQ resource\n");
  344. return -ENODEV;
  345. }
  346. tegra_gpio_chip.ngpio = tegra_gpio_bank_count * 32;
  347. tegra_gpio_banks = devm_kzalloc(&pdev->dev,
  348. tegra_gpio_bank_count * sizeof(*tegra_gpio_banks),
  349. GFP_KERNEL);
  350. if (!tegra_gpio_banks) {
  351. dev_err(&pdev->dev, "Couldn't allocate bank structure\n");
  352. return -ENODEV;
  353. }
  354. irq_domain = irq_domain_add_linear(pdev->dev.of_node,
  355. tegra_gpio_chip.ngpio,
  356. &irq_domain_simple_ops, NULL);
  357. if (!irq_domain)
  358. return -ENODEV;
  359. for (i = 0; i < tegra_gpio_bank_count; i++) {
  360. res = platform_get_resource(pdev, IORESOURCE_IRQ, i);
  361. if (!res) {
  362. dev_err(&pdev->dev, "Missing IRQ resource\n");
  363. return -ENODEV;
  364. }
  365. bank = &tegra_gpio_banks[i];
  366. bank->bank = i;
  367. bank->irq = res->start;
  368. }
  369. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  370. if (!res) {
  371. dev_err(&pdev->dev, "Missing MEM resource\n");
  372. return -ENODEV;
  373. }
  374. regs = devm_ioremap_resource(&pdev->dev, res);
  375. if (IS_ERR(regs))
  376. return PTR_ERR(regs);
  377. for (i = 0; i < tegra_gpio_bank_count; i++) {
  378. for (j = 0; j < 4; j++) {
  379. int gpio = tegra_gpio_compose(i, j, 0);
  380. tegra_gpio_writel(0x00, GPIO_INT_ENB(gpio));
  381. }
  382. }
  383. #ifdef CONFIG_OF_GPIO
  384. tegra_gpio_chip.of_node = pdev->dev.of_node;
  385. #endif
  386. gpiochip_add(&tegra_gpio_chip);
  387. for (gpio = 0; gpio < tegra_gpio_chip.ngpio; gpio++) {
  388. int irq = irq_create_mapping(irq_domain, gpio);
  389. /* No validity check; all Tegra GPIOs are valid IRQs */
  390. bank = &tegra_gpio_banks[GPIO_BANK(gpio)];
  391. irq_set_lockdep_class(irq, &gpio_lock_class);
  392. irq_set_chip_data(irq, bank);
  393. irq_set_chip_and_handler(irq, &tegra_gpio_irq_chip,
  394. handle_simple_irq);
  395. set_irq_flags(irq, IRQF_VALID);
  396. }
  397. for (i = 0; i < tegra_gpio_bank_count; i++) {
  398. bank = &tegra_gpio_banks[i];
  399. irq_set_chained_handler(bank->irq, tegra_gpio_irq_handler);
  400. irq_set_handler_data(bank->irq, bank);
  401. for (j = 0; j < 4; j++)
  402. spin_lock_init(&bank->lvl_lock[j]);
  403. }
  404. return 0;
  405. }
  406. static struct platform_driver tegra_gpio_driver = {
  407. .driver = {
  408. .name = "tegra-gpio",
  409. .owner = THIS_MODULE,
  410. .pm = &tegra_gpio_pm_ops,
  411. .of_match_table = tegra_gpio_of_match,
  412. },
  413. .probe = tegra_gpio_probe,
  414. };
  415. static int __init tegra_gpio_init(void)
  416. {
  417. return platform_driver_register(&tegra_gpio_driver);
  418. }
  419. postcore_initcall(tegra_gpio_init);
  420. #ifdef CONFIG_DEBUG_FS
  421. #include <linux/debugfs.h>
  422. #include <linux/seq_file.h>
  423. static int dbg_gpio_show(struct seq_file *s, void *unused)
  424. {
  425. int i;
  426. int j;
  427. for (i = 0; i < tegra_gpio_bank_count; i++) {
  428. for (j = 0; j < 4; j++) {
  429. int gpio = tegra_gpio_compose(i, j, 0);
  430. seq_printf(s,
  431. "%d:%d %02x %02x %02x %02x %02x %02x %06x\n",
  432. i, j,
  433. tegra_gpio_readl(GPIO_CNF(gpio)),
  434. tegra_gpio_readl(GPIO_OE(gpio)),
  435. tegra_gpio_readl(GPIO_OUT(gpio)),
  436. tegra_gpio_readl(GPIO_IN(gpio)),
  437. tegra_gpio_readl(GPIO_INT_STA(gpio)),
  438. tegra_gpio_readl(GPIO_INT_ENB(gpio)),
  439. tegra_gpio_readl(GPIO_INT_LVL(gpio)));
  440. }
  441. }
  442. return 0;
  443. }
  444. static int dbg_gpio_open(struct inode *inode, struct file *file)
  445. {
  446. return single_open(file, dbg_gpio_show, &inode->i_private);
  447. }
  448. static const struct file_operations debug_fops = {
  449. .open = dbg_gpio_open,
  450. .read = seq_read,
  451. .llseek = seq_lseek,
  452. .release = single_release,
  453. };
  454. static int __init tegra_gpio_debuginit(void)
  455. {
  456. (void) debugfs_create_file("tegra_gpio", S_IRUGO,
  457. NULL, NULL, &debug_fops);
  458. return 0;
  459. }
  460. late_initcall(tegra_gpio_debuginit);
  461. #endif