i5100_edac.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253
  1. /*
  2. * Intel 5100 Memory Controllers kernel module
  3. *
  4. * This file may be distributed under the terms of the
  5. * GNU General Public License.
  6. *
  7. * This module is based on the following document:
  8. *
  9. * Intel 5100X Chipset Memory Controller Hub (MCH) - Datasheet
  10. * http://download.intel.com/design/chipsets/datashts/318378.pdf
  11. *
  12. * The intel 5100 has two independent channels. EDAC core currently
  13. * can not reflect this configuration so instead the chip-select
  14. * rows for each respective channel are laid out one after another,
  15. * the first half belonging to channel 0, the second half belonging
  16. * to channel 1.
  17. *
  18. * This driver is for DDR2 DIMMs, and it uses chip select to select among the
  19. * several ranks. However, instead of showing memories as ranks, it outputs
  20. * them as DIMM's. An internal table creates the association between ranks
  21. * and DIMM's.
  22. */
  23. #include <linux/module.h>
  24. #include <linux/init.h>
  25. #include <linux/pci.h>
  26. #include <linux/pci_ids.h>
  27. #include <linux/edac.h>
  28. #include <linux/delay.h>
  29. #include <linux/mmzone.h>
  30. #include <linux/debugfs.h>
  31. #include "edac_core.h"
  32. /* register addresses */
  33. /* device 16, func 1 */
  34. #define I5100_MC 0x40 /* Memory Control Register */
  35. #define I5100_MC_SCRBEN_MASK (1 << 7)
  36. #define I5100_MC_SCRBDONE_MASK (1 << 4)
  37. #define I5100_MS 0x44 /* Memory Status Register */
  38. #define I5100_SPDDATA 0x48 /* Serial Presence Detect Status Reg */
  39. #define I5100_SPDCMD 0x4c /* Serial Presence Detect Command Reg */
  40. #define I5100_TOLM 0x6c /* Top of Low Memory */
  41. #define I5100_MIR0 0x80 /* Memory Interleave Range 0 */
  42. #define I5100_MIR1 0x84 /* Memory Interleave Range 1 */
  43. #define I5100_AMIR_0 0x8c /* Adjusted Memory Interleave Range 0 */
  44. #define I5100_AMIR_1 0x90 /* Adjusted Memory Interleave Range 1 */
  45. #define I5100_FERR_NF_MEM 0xa0 /* MC First Non Fatal Errors */
  46. #define I5100_FERR_NF_MEM_M16ERR_MASK (1 << 16)
  47. #define I5100_FERR_NF_MEM_M15ERR_MASK (1 << 15)
  48. #define I5100_FERR_NF_MEM_M14ERR_MASK (1 << 14)
  49. #define I5100_FERR_NF_MEM_M12ERR_MASK (1 << 12)
  50. #define I5100_FERR_NF_MEM_M11ERR_MASK (1 << 11)
  51. #define I5100_FERR_NF_MEM_M10ERR_MASK (1 << 10)
  52. #define I5100_FERR_NF_MEM_M6ERR_MASK (1 << 6)
  53. #define I5100_FERR_NF_MEM_M5ERR_MASK (1 << 5)
  54. #define I5100_FERR_NF_MEM_M4ERR_MASK (1 << 4)
  55. #define I5100_FERR_NF_MEM_M1ERR_MASK (1 << 1)
  56. #define I5100_FERR_NF_MEM_ANY_MASK \
  57. (I5100_FERR_NF_MEM_M16ERR_MASK | \
  58. I5100_FERR_NF_MEM_M15ERR_MASK | \
  59. I5100_FERR_NF_MEM_M14ERR_MASK | \
  60. I5100_FERR_NF_MEM_M12ERR_MASK | \
  61. I5100_FERR_NF_MEM_M11ERR_MASK | \
  62. I5100_FERR_NF_MEM_M10ERR_MASK | \
  63. I5100_FERR_NF_MEM_M6ERR_MASK | \
  64. I5100_FERR_NF_MEM_M5ERR_MASK | \
  65. I5100_FERR_NF_MEM_M4ERR_MASK | \
  66. I5100_FERR_NF_MEM_M1ERR_MASK)
  67. #define I5100_NERR_NF_MEM 0xa4 /* MC Next Non-Fatal Errors */
  68. #define I5100_EMASK_MEM 0xa8 /* MC Error Mask Register */
  69. #define I5100_MEM0EINJMSK0 0x200 /* Injection Mask0 Register Channel 0 */
  70. #define I5100_MEM1EINJMSK0 0x208 /* Injection Mask0 Register Channel 1 */
  71. #define I5100_MEMXEINJMSK0_EINJEN (1 << 27)
  72. #define I5100_MEM0EINJMSK1 0x204 /* Injection Mask1 Register Channel 0 */
  73. #define I5100_MEM1EINJMSK1 0x206 /* Injection Mask1 Register Channel 1 */
  74. /* Device 19, Function 0 */
  75. #define I5100_DINJ0 0x9a
  76. /* device 21 and 22, func 0 */
  77. #define I5100_MTR_0 0x154 /* Memory Technology Registers 0-3 */
  78. #define I5100_DMIR 0x15c /* DIMM Interleave Range */
  79. #define I5100_VALIDLOG 0x18c /* Valid Log Markers */
  80. #define I5100_NRECMEMA 0x190 /* Non-Recoverable Memory Error Log Reg A */
  81. #define I5100_NRECMEMB 0x194 /* Non-Recoverable Memory Error Log Reg B */
  82. #define I5100_REDMEMA 0x198 /* Recoverable Memory Data Error Log Reg A */
  83. #define I5100_REDMEMB 0x19c /* Recoverable Memory Data Error Log Reg B */
  84. #define I5100_RECMEMA 0x1a0 /* Recoverable Memory Error Log Reg A */
  85. #define I5100_RECMEMB 0x1a4 /* Recoverable Memory Error Log Reg B */
  86. #define I5100_MTR_4 0x1b0 /* Memory Technology Registers 4,5 */
  87. /* bit field accessors */
  88. static inline u32 i5100_mc_scrben(u32 mc)
  89. {
  90. return mc >> 7 & 1;
  91. }
  92. static inline u32 i5100_mc_errdeten(u32 mc)
  93. {
  94. return mc >> 5 & 1;
  95. }
  96. static inline u32 i5100_mc_scrbdone(u32 mc)
  97. {
  98. return mc >> 4 & 1;
  99. }
  100. static inline u16 i5100_spddata_rdo(u16 a)
  101. {
  102. return a >> 15 & 1;
  103. }
  104. static inline u16 i5100_spddata_sbe(u16 a)
  105. {
  106. return a >> 13 & 1;
  107. }
  108. static inline u16 i5100_spddata_busy(u16 a)
  109. {
  110. return a >> 12 & 1;
  111. }
  112. static inline u16 i5100_spddata_data(u16 a)
  113. {
  114. return a & ((1 << 8) - 1);
  115. }
  116. static inline u32 i5100_spdcmd_create(u32 dti, u32 ckovrd, u32 sa, u32 ba,
  117. u32 data, u32 cmd)
  118. {
  119. return ((dti & ((1 << 4) - 1)) << 28) |
  120. ((ckovrd & 1) << 27) |
  121. ((sa & ((1 << 3) - 1)) << 24) |
  122. ((ba & ((1 << 8) - 1)) << 16) |
  123. ((data & ((1 << 8) - 1)) << 8) |
  124. (cmd & 1);
  125. }
  126. static inline u16 i5100_tolm_tolm(u16 a)
  127. {
  128. return a >> 12 & ((1 << 4) - 1);
  129. }
  130. static inline u16 i5100_mir_limit(u16 a)
  131. {
  132. return a >> 4 & ((1 << 12) - 1);
  133. }
  134. static inline u16 i5100_mir_way1(u16 a)
  135. {
  136. return a >> 1 & 1;
  137. }
  138. static inline u16 i5100_mir_way0(u16 a)
  139. {
  140. return a & 1;
  141. }
  142. static inline u32 i5100_ferr_nf_mem_chan_indx(u32 a)
  143. {
  144. return a >> 28 & 1;
  145. }
  146. static inline u32 i5100_ferr_nf_mem_any(u32 a)
  147. {
  148. return a & I5100_FERR_NF_MEM_ANY_MASK;
  149. }
  150. static inline u32 i5100_nerr_nf_mem_any(u32 a)
  151. {
  152. return i5100_ferr_nf_mem_any(a);
  153. }
  154. static inline u32 i5100_dmir_limit(u32 a)
  155. {
  156. return a >> 16 & ((1 << 11) - 1);
  157. }
  158. static inline u32 i5100_dmir_rank(u32 a, u32 i)
  159. {
  160. return a >> (4 * i) & ((1 << 2) - 1);
  161. }
  162. static inline u16 i5100_mtr_present(u16 a)
  163. {
  164. return a >> 10 & 1;
  165. }
  166. static inline u16 i5100_mtr_ethrottle(u16 a)
  167. {
  168. return a >> 9 & 1;
  169. }
  170. static inline u16 i5100_mtr_width(u16 a)
  171. {
  172. return a >> 8 & 1;
  173. }
  174. static inline u16 i5100_mtr_numbank(u16 a)
  175. {
  176. return a >> 6 & 1;
  177. }
  178. static inline u16 i5100_mtr_numrow(u16 a)
  179. {
  180. return a >> 2 & ((1 << 2) - 1);
  181. }
  182. static inline u16 i5100_mtr_numcol(u16 a)
  183. {
  184. return a & ((1 << 2) - 1);
  185. }
  186. static inline u32 i5100_validlog_redmemvalid(u32 a)
  187. {
  188. return a >> 2 & 1;
  189. }
  190. static inline u32 i5100_validlog_recmemvalid(u32 a)
  191. {
  192. return a >> 1 & 1;
  193. }
  194. static inline u32 i5100_validlog_nrecmemvalid(u32 a)
  195. {
  196. return a & 1;
  197. }
  198. static inline u32 i5100_nrecmema_merr(u32 a)
  199. {
  200. return a >> 15 & ((1 << 5) - 1);
  201. }
  202. static inline u32 i5100_nrecmema_bank(u32 a)
  203. {
  204. return a >> 12 & ((1 << 3) - 1);
  205. }
  206. static inline u32 i5100_nrecmema_rank(u32 a)
  207. {
  208. return a >> 8 & ((1 << 3) - 1);
  209. }
  210. static inline u32 i5100_nrecmema_dm_buf_id(u32 a)
  211. {
  212. return a & ((1 << 8) - 1);
  213. }
  214. static inline u32 i5100_nrecmemb_cas(u32 a)
  215. {
  216. return a >> 16 & ((1 << 13) - 1);
  217. }
  218. static inline u32 i5100_nrecmemb_ras(u32 a)
  219. {
  220. return a & ((1 << 16) - 1);
  221. }
  222. static inline u32 i5100_redmemb_ecc_locator(u32 a)
  223. {
  224. return a & ((1 << 18) - 1);
  225. }
  226. static inline u32 i5100_recmema_merr(u32 a)
  227. {
  228. return i5100_nrecmema_merr(a);
  229. }
  230. static inline u32 i5100_recmema_bank(u32 a)
  231. {
  232. return i5100_nrecmema_bank(a);
  233. }
  234. static inline u32 i5100_recmema_rank(u32 a)
  235. {
  236. return i5100_nrecmema_rank(a);
  237. }
  238. static inline u32 i5100_recmema_dm_buf_id(u32 a)
  239. {
  240. return i5100_nrecmema_dm_buf_id(a);
  241. }
  242. static inline u32 i5100_recmemb_cas(u32 a)
  243. {
  244. return i5100_nrecmemb_cas(a);
  245. }
  246. static inline u32 i5100_recmemb_ras(u32 a)
  247. {
  248. return i5100_nrecmemb_ras(a);
  249. }
  250. /* some generic limits */
  251. #define I5100_MAX_RANKS_PER_CHAN 6
  252. #define I5100_CHANNELS 2
  253. #define I5100_MAX_RANKS_PER_DIMM 4
  254. #define I5100_DIMM_ADDR_LINES (6 - 3) /* 64 bits / 8 bits per byte */
  255. #define I5100_MAX_DIMM_SLOTS_PER_CHAN 4
  256. #define I5100_MAX_RANK_INTERLEAVE 4
  257. #define I5100_MAX_DMIRS 5
  258. #define I5100_SCRUB_REFRESH_RATE (5 * 60 * HZ)
  259. struct i5100_priv {
  260. /* ranks on each dimm -- 0 maps to not present -- obtained via SPD */
  261. int dimm_numrank[I5100_CHANNELS][I5100_MAX_DIMM_SLOTS_PER_CHAN];
  262. /*
  263. * mainboard chip select map -- maps i5100 chip selects to
  264. * DIMM slot chip selects. In the case of only 4 ranks per
  265. * channel, the mapping is fairly obvious but not unique.
  266. * we map -1 -> NC and assume both channels use the same
  267. * map...
  268. *
  269. */
  270. int dimm_csmap[I5100_MAX_DIMM_SLOTS_PER_CHAN][I5100_MAX_RANKS_PER_DIMM];
  271. /* memory interleave range */
  272. struct {
  273. u64 limit;
  274. unsigned way[2];
  275. } mir[I5100_CHANNELS];
  276. /* adjusted memory interleave range register */
  277. unsigned amir[I5100_CHANNELS];
  278. /* dimm interleave range */
  279. struct {
  280. unsigned rank[I5100_MAX_RANK_INTERLEAVE];
  281. u64 limit;
  282. } dmir[I5100_CHANNELS][I5100_MAX_DMIRS];
  283. /* memory technology registers... */
  284. struct {
  285. unsigned present; /* 0 or 1 */
  286. unsigned ethrottle; /* 0 or 1 */
  287. unsigned width; /* 4 or 8 bits */
  288. unsigned numbank; /* 2 or 3 lines */
  289. unsigned numrow; /* 13 .. 16 lines */
  290. unsigned numcol; /* 11 .. 12 lines */
  291. } mtr[I5100_CHANNELS][I5100_MAX_RANKS_PER_CHAN];
  292. u64 tolm; /* top of low memory in bytes */
  293. unsigned ranksperchan; /* number of ranks per channel */
  294. struct pci_dev *mc; /* device 16 func 1 */
  295. struct pci_dev *einj; /* device 19 func 0 */
  296. struct pci_dev *ch0mm; /* device 21 func 0 */
  297. struct pci_dev *ch1mm; /* device 22 func 0 */
  298. struct delayed_work i5100_scrubbing;
  299. int scrub_enable;
  300. /* Error injection */
  301. u8 inject_channel;
  302. u8 inject_hlinesel;
  303. u8 inject_deviceptr1;
  304. u8 inject_deviceptr2;
  305. u16 inject_eccmask1;
  306. u16 inject_eccmask2;
  307. struct dentry *debugfs;
  308. };
  309. static struct dentry *i5100_debugfs;
  310. /* map a rank/chan to a slot number on the mainboard */
  311. static int i5100_rank_to_slot(const struct mem_ctl_info *mci,
  312. int chan, int rank)
  313. {
  314. const struct i5100_priv *priv = mci->pvt_info;
  315. int i;
  316. for (i = 0; i < I5100_MAX_DIMM_SLOTS_PER_CHAN; i++) {
  317. int j;
  318. const int numrank = priv->dimm_numrank[chan][i];
  319. for (j = 0; j < numrank; j++)
  320. if (priv->dimm_csmap[i][j] == rank)
  321. return i * 2 + chan;
  322. }
  323. return -1;
  324. }
  325. static const char *i5100_err_msg(unsigned err)
  326. {
  327. static const char *merrs[] = {
  328. "unknown", /* 0 */
  329. "uncorrectable data ECC on replay", /* 1 */
  330. "unknown", /* 2 */
  331. "unknown", /* 3 */
  332. "aliased uncorrectable demand data ECC", /* 4 */
  333. "aliased uncorrectable spare-copy data ECC", /* 5 */
  334. "aliased uncorrectable patrol data ECC", /* 6 */
  335. "unknown", /* 7 */
  336. "unknown", /* 8 */
  337. "unknown", /* 9 */
  338. "non-aliased uncorrectable demand data ECC", /* 10 */
  339. "non-aliased uncorrectable spare-copy data ECC", /* 11 */
  340. "non-aliased uncorrectable patrol data ECC", /* 12 */
  341. "unknown", /* 13 */
  342. "correctable demand data ECC", /* 14 */
  343. "correctable spare-copy data ECC", /* 15 */
  344. "correctable patrol data ECC", /* 16 */
  345. "unknown", /* 17 */
  346. "SPD protocol error", /* 18 */
  347. "unknown", /* 19 */
  348. "spare copy initiated", /* 20 */
  349. "spare copy completed", /* 21 */
  350. };
  351. unsigned i;
  352. for (i = 0; i < ARRAY_SIZE(merrs); i++)
  353. if (1 << i & err)
  354. return merrs[i];
  355. return "none";
  356. }
  357. /* convert csrow index into a rank (per channel -- 0..5) */
  358. static int i5100_csrow_to_rank(const struct mem_ctl_info *mci, int csrow)
  359. {
  360. const struct i5100_priv *priv = mci->pvt_info;
  361. return csrow % priv->ranksperchan;
  362. }
  363. /* convert csrow index into a channel (0..1) */
  364. static int i5100_csrow_to_chan(const struct mem_ctl_info *mci, int csrow)
  365. {
  366. const struct i5100_priv *priv = mci->pvt_info;
  367. return csrow / priv->ranksperchan;
  368. }
  369. static void i5100_handle_ce(struct mem_ctl_info *mci,
  370. int chan,
  371. unsigned bank,
  372. unsigned rank,
  373. unsigned long syndrome,
  374. unsigned cas,
  375. unsigned ras,
  376. const char *msg)
  377. {
  378. char detail[80];
  379. /* Form out message */
  380. snprintf(detail, sizeof(detail),
  381. "bank %u, cas %u, ras %u\n",
  382. bank, cas, ras);
  383. edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, 1,
  384. 0, 0, syndrome,
  385. chan, rank, -1,
  386. msg, detail);
  387. }
  388. static void i5100_handle_ue(struct mem_ctl_info *mci,
  389. int chan,
  390. unsigned bank,
  391. unsigned rank,
  392. unsigned long syndrome,
  393. unsigned cas,
  394. unsigned ras,
  395. const char *msg)
  396. {
  397. char detail[80];
  398. /* Form out message */
  399. snprintf(detail, sizeof(detail),
  400. "bank %u, cas %u, ras %u\n",
  401. bank, cas, ras);
  402. edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 1,
  403. 0, 0, syndrome,
  404. chan, rank, -1,
  405. msg, detail);
  406. }
  407. static void i5100_read_log(struct mem_ctl_info *mci, int chan,
  408. u32 ferr, u32 nerr)
  409. {
  410. struct i5100_priv *priv = mci->pvt_info;
  411. struct pci_dev *pdev = (chan) ? priv->ch1mm : priv->ch0mm;
  412. u32 dw;
  413. u32 dw2;
  414. unsigned syndrome = 0;
  415. unsigned ecc_loc = 0;
  416. unsigned merr;
  417. unsigned bank;
  418. unsigned rank;
  419. unsigned cas;
  420. unsigned ras;
  421. pci_read_config_dword(pdev, I5100_VALIDLOG, &dw);
  422. if (i5100_validlog_redmemvalid(dw)) {
  423. pci_read_config_dword(pdev, I5100_REDMEMA, &dw2);
  424. syndrome = dw2;
  425. pci_read_config_dword(pdev, I5100_REDMEMB, &dw2);
  426. ecc_loc = i5100_redmemb_ecc_locator(dw2);
  427. }
  428. if (i5100_validlog_recmemvalid(dw)) {
  429. const char *msg;
  430. pci_read_config_dword(pdev, I5100_RECMEMA, &dw2);
  431. merr = i5100_recmema_merr(dw2);
  432. bank = i5100_recmema_bank(dw2);
  433. rank = i5100_recmema_rank(dw2);
  434. pci_read_config_dword(pdev, I5100_RECMEMB, &dw2);
  435. cas = i5100_recmemb_cas(dw2);
  436. ras = i5100_recmemb_ras(dw2);
  437. /* FIXME: not really sure if this is what merr is...
  438. */
  439. if (!merr)
  440. msg = i5100_err_msg(ferr);
  441. else
  442. msg = i5100_err_msg(nerr);
  443. i5100_handle_ce(mci, chan, bank, rank, syndrome, cas, ras, msg);
  444. }
  445. if (i5100_validlog_nrecmemvalid(dw)) {
  446. const char *msg;
  447. pci_read_config_dword(pdev, I5100_NRECMEMA, &dw2);
  448. merr = i5100_nrecmema_merr(dw2);
  449. bank = i5100_nrecmema_bank(dw2);
  450. rank = i5100_nrecmema_rank(dw2);
  451. pci_read_config_dword(pdev, I5100_NRECMEMB, &dw2);
  452. cas = i5100_nrecmemb_cas(dw2);
  453. ras = i5100_nrecmemb_ras(dw2);
  454. /* FIXME: not really sure if this is what merr is...
  455. */
  456. if (!merr)
  457. msg = i5100_err_msg(ferr);
  458. else
  459. msg = i5100_err_msg(nerr);
  460. i5100_handle_ue(mci, chan, bank, rank, syndrome, cas, ras, msg);
  461. }
  462. pci_write_config_dword(pdev, I5100_VALIDLOG, dw);
  463. }
  464. static void i5100_check_error(struct mem_ctl_info *mci)
  465. {
  466. struct i5100_priv *priv = mci->pvt_info;
  467. u32 dw, dw2;
  468. pci_read_config_dword(priv->mc, I5100_FERR_NF_MEM, &dw);
  469. if (i5100_ferr_nf_mem_any(dw)) {
  470. pci_read_config_dword(priv->mc, I5100_NERR_NF_MEM, &dw2);
  471. i5100_read_log(mci, i5100_ferr_nf_mem_chan_indx(dw),
  472. i5100_ferr_nf_mem_any(dw),
  473. i5100_nerr_nf_mem_any(dw2));
  474. pci_write_config_dword(priv->mc, I5100_NERR_NF_MEM, dw2);
  475. }
  476. pci_write_config_dword(priv->mc, I5100_FERR_NF_MEM, dw);
  477. }
  478. /* The i5100 chipset will scrub the entire memory once, then
  479. * set a done bit. Continuous scrubbing is achieved by enqueing
  480. * delayed work to a workqueue, checking every few minutes if
  481. * the scrubbing has completed and if so reinitiating it.
  482. */
  483. static void i5100_refresh_scrubbing(struct work_struct *work)
  484. {
  485. struct delayed_work *i5100_scrubbing = container_of(work,
  486. struct delayed_work,
  487. work);
  488. struct i5100_priv *priv = container_of(i5100_scrubbing,
  489. struct i5100_priv,
  490. i5100_scrubbing);
  491. u32 dw;
  492. pci_read_config_dword(priv->mc, I5100_MC, &dw);
  493. if (priv->scrub_enable) {
  494. pci_read_config_dword(priv->mc, I5100_MC, &dw);
  495. if (i5100_mc_scrbdone(dw)) {
  496. dw |= I5100_MC_SCRBEN_MASK;
  497. pci_write_config_dword(priv->mc, I5100_MC, dw);
  498. pci_read_config_dword(priv->mc, I5100_MC, &dw);
  499. }
  500. schedule_delayed_work(&(priv->i5100_scrubbing),
  501. I5100_SCRUB_REFRESH_RATE);
  502. }
  503. }
  504. /*
  505. * The bandwidth is based on experimentation, feel free to refine it.
  506. */
  507. static int i5100_set_scrub_rate(struct mem_ctl_info *mci, u32 bandwidth)
  508. {
  509. struct i5100_priv *priv = mci->pvt_info;
  510. u32 dw;
  511. pci_read_config_dword(priv->mc, I5100_MC, &dw);
  512. if (bandwidth) {
  513. priv->scrub_enable = 1;
  514. dw |= I5100_MC_SCRBEN_MASK;
  515. schedule_delayed_work(&(priv->i5100_scrubbing),
  516. I5100_SCRUB_REFRESH_RATE);
  517. } else {
  518. priv->scrub_enable = 0;
  519. dw &= ~I5100_MC_SCRBEN_MASK;
  520. cancel_delayed_work(&(priv->i5100_scrubbing));
  521. }
  522. pci_write_config_dword(priv->mc, I5100_MC, dw);
  523. pci_read_config_dword(priv->mc, I5100_MC, &dw);
  524. bandwidth = 5900000 * i5100_mc_scrben(dw);
  525. return bandwidth;
  526. }
  527. static int i5100_get_scrub_rate(struct mem_ctl_info *mci)
  528. {
  529. struct i5100_priv *priv = mci->pvt_info;
  530. u32 dw;
  531. pci_read_config_dword(priv->mc, I5100_MC, &dw);
  532. return 5900000 * i5100_mc_scrben(dw);
  533. }
  534. static struct pci_dev *pci_get_device_func(unsigned vendor,
  535. unsigned device,
  536. unsigned func)
  537. {
  538. struct pci_dev *ret = NULL;
  539. while (1) {
  540. ret = pci_get_device(vendor, device, ret);
  541. if (!ret)
  542. break;
  543. if (PCI_FUNC(ret->devfn) == func)
  544. break;
  545. }
  546. return ret;
  547. }
  548. static unsigned long i5100_npages(struct mem_ctl_info *mci, int csrow)
  549. {
  550. struct i5100_priv *priv = mci->pvt_info;
  551. const unsigned chan_rank = i5100_csrow_to_rank(mci, csrow);
  552. const unsigned chan = i5100_csrow_to_chan(mci, csrow);
  553. unsigned addr_lines;
  554. /* dimm present? */
  555. if (!priv->mtr[chan][chan_rank].present)
  556. return 0ULL;
  557. addr_lines =
  558. I5100_DIMM_ADDR_LINES +
  559. priv->mtr[chan][chan_rank].numcol +
  560. priv->mtr[chan][chan_rank].numrow +
  561. priv->mtr[chan][chan_rank].numbank;
  562. return (unsigned long)
  563. ((unsigned long long) (1ULL << addr_lines) / PAGE_SIZE);
  564. }
  565. static void i5100_init_mtr(struct mem_ctl_info *mci)
  566. {
  567. struct i5100_priv *priv = mci->pvt_info;
  568. struct pci_dev *mms[2] = { priv->ch0mm, priv->ch1mm };
  569. int i;
  570. for (i = 0; i < I5100_CHANNELS; i++) {
  571. int j;
  572. struct pci_dev *pdev = mms[i];
  573. for (j = 0; j < I5100_MAX_RANKS_PER_CHAN; j++) {
  574. const unsigned addr =
  575. (j < 4) ? I5100_MTR_0 + j * 2 :
  576. I5100_MTR_4 + (j - 4) * 2;
  577. u16 w;
  578. pci_read_config_word(pdev, addr, &w);
  579. priv->mtr[i][j].present = i5100_mtr_present(w);
  580. priv->mtr[i][j].ethrottle = i5100_mtr_ethrottle(w);
  581. priv->mtr[i][j].width = 4 + 4 * i5100_mtr_width(w);
  582. priv->mtr[i][j].numbank = 2 + i5100_mtr_numbank(w);
  583. priv->mtr[i][j].numrow = 13 + i5100_mtr_numrow(w);
  584. priv->mtr[i][j].numcol = 10 + i5100_mtr_numcol(w);
  585. }
  586. }
  587. }
  588. /*
  589. * FIXME: make this into a real i2c adapter (so that dimm-decode
  590. * will work)?
  591. */
  592. static int i5100_read_spd_byte(const struct mem_ctl_info *mci,
  593. u8 ch, u8 slot, u8 addr, u8 *byte)
  594. {
  595. struct i5100_priv *priv = mci->pvt_info;
  596. u16 w;
  597. unsigned long et;
  598. pci_read_config_word(priv->mc, I5100_SPDDATA, &w);
  599. if (i5100_spddata_busy(w))
  600. return -1;
  601. pci_write_config_dword(priv->mc, I5100_SPDCMD,
  602. i5100_spdcmd_create(0xa, 1, ch * 4 + slot, addr,
  603. 0, 0));
  604. /* wait up to 100ms */
  605. et = jiffies + HZ / 10;
  606. udelay(100);
  607. while (1) {
  608. pci_read_config_word(priv->mc, I5100_SPDDATA, &w);
  609. if (!i5100_spddata_busy(w))
  610. break;
  611. udelay(100);
  612. }
  613. if (!i5100_spddata_rdo(w) || i5100_spddata_sbe(w))
  614. return -1;
  615. *byte = i5100_spddata_data(w);
  616. return 0;
  617. }
  618. /*
  619. * fill dimm chip select map
  620. *
  621. * FIXME:
  622. * o not the only way to may chip selects to dimm slots
  623. * o investigate if there is some way to obtain this map from the bios
  624. */
  625. static void i5100_init_dimm_csmap(struct mem_ctl_info *mci)
  626. {
  627. struct i5100_priv *priv = mci->pvt_info;
  628. int i;
  629. for (i = 0; i < I5100_MAX_DIMM_SLOTS_PER_CHAN; i++) {
  630. int j;
  631. for (j = 0; j < I5100_MAX_RANKS_PER_DIMM; j++)
  632. priv->dimm_csmap[i][j] = -1; /* default NC */
  633. }
  634. /* only 2 chip selects per slot... */
  635. if (priv->ranksperchan == 4) {
  636. priv->dimm_csmap[0][0] = 0;
  637. priv->dimm_csmap[0][1] = 3;
  638. priv->dimm_csmap[1][0] = 1;
  639. priv->dimm_csmap[1][1] = 2;
  640. priv->dimm_csmap[2][0] = 2;
  641. priv->dimm_csmap[3][0] = 3;
  642. } else {
  643. priv->dimm_csmap[0][0] = 0;
  644. priv->dimm_csmap[0][1] = 1;
  645. priv->dimm_csmap[1][0] = 2;
  646. priv->dimm_csmap[1][1] = 3;
  647. priv->dimm_csmap[2][0] = 4;
  648. priv->dimm_csmap[2][1] = 5;
  649. }
  650. }
  651. static void i5100_init_dimm_layout(struct pci_dev *pdev,
  652. struct mem_ctl_info *mci)
  653. {
  654. struct i5100_priv *priv = mci->pvt_info;
  655. int i;
  656. for (i = 0; i < I5100_CHANNELS; i++) {
  657. int j;
  658. for (j = 0; j < I5100_MAX_DIMM_SLOTS_PER_CHAN; j++) {
  659. u8 rank;
  660. if (i5100_read_spd_byte(mci, i, j, 5, &rank) < 0)
  661. priv->dimm_numrank[i][j] = 0;
  662. else
  663. priv->dimm_numrank[i][j] = (rank & 3) + 1;
  664. }
  665. }
  666. i5100_init_dimm_csmap(mci);
  667. }
  668. static void i5100_init_interleaving(struct pci_dev *pdev,
  669. struct mem_ctl_info *mci)
  670. {
  671. u16 w;
  672. u32 dw;
  673. struct i5100_priv *priv = mci->pvt_info;
  674. struct pci_dev *mms[2] = { priv->ch0mm, priv->ch1mm };
  675. int i;
  676. pci_read_config_word(pdev, I5100_TOLM, &w);
  677. priv->tolm = (u64) i5100_tolm_tolm(w) * 256 * 1024 * 1024;
  678. pci_read_config_word(pdev, I5100_MIR0, &w);
  679. priv->mir[0].limit = (u64) i5100_mir_limit(w) << 28;
  680. priv->mir[0].way[1] = i5100_mir_way1(w);
  681. priv->mir[0].way[0] = i5100_mir_way0(w);
  682. pci_read_config_word(pdev, I5100_MIR1, &w);
  683. priv->mir[1].limit = (u64) i5100_mir_limit(w) << 28;
  684. priv->mir[1].way[1] = i5100_mir_way1(w);
  685. priv->mir[1].way[0] = i5100_mir_way0(w);
  686. pci_read_config_word(pdev, I5100_AMIR_0, &w);
  687. priv->amir[0] = w;
  688. pci_read_config_word(pdev, I5100_AMIR_1, &w);
  689. priv->amir[1] = w;
  690. for (i = 0; i < I5100_CHANNELS; i++) {
  691. int j;
  692. for (j = 0; j < 5; j++) {
  693. int k;
  694. pci_read_config_dword(mms[i], I5100_DMIR + j * 4, &dw);
  695. priv->dmir[i][j].limit =
  696. (u64) i5100_dmir_limit(dw) << 28;
  697. for (k = 0; k < I5100_MAX_RANKS_PER_DIMM; k++)
  698. priv->dmir[i][j].rank[k] =
  699. i5100_dmir_rank(dw, k);
  700. }
  701. }
  702. i5100_init_mtr(mci);
  703. }
  704. static void i5100_init_csrows(struct mem_ctl_info *mci)
  705. {
  706. int i;
  707. struct i5100_priv *priv = mci->pvt_info;
  708. for (i = 0; i < mci->tot_dimms; i++) {
  709. struct dimm_info *dimm;
  710. const unsigned long npages = i5100_npages(mci, i);
  711. const unsigned chan = i5100_csrow_to_chan(mci, i);
  712. const unsigned rank = i5100_csrow_to_rank(mci, i);
  713. if (!npages)
  714. continue;
  715. dimm = EDAC_DIMM_PTR(mci->layers, mci->dimms, mci->n_layers,
  716. chan, rank, 0);
  717. dimm->nr_pages = npages;
  718. if (npages) {
  719. dimm->grain = 32;
  720. dimm->dtype = (priv->mtr[chan][rank].width == 4) ?
  721. DEV_X4 : DEV_X8;
  722. dimm->mtype = MEM_RDDR2;
  723. dimm->edac_mode = EDAC_SECDED;
  724. snprintf(dimm->label, sizeof(dimm->label),
  725. "DIMM%u",
  726. i5100_rank_to_slot(mci, chan, rank));
  727. }
  728. edac_dbg(2, "dimm channel %d, rank %d, size %ld\n",
  729. chan, rank, (long)PAGES_TO_MiB(npages));
  730. }
  731. }
  732. /****************************************************************************
  733. * Error injection routines
  734. ****************************************************************************/
  735. static void i5100_do_inject(struct mem_ctl_info *mci)
  736. {
  737. struct i5100_priv *priv = mci->pvt_info;
  738. u32 mask0;
  739. u16 mask1;
  740. /* MEM[1:0]EINJMSK0
  741. * 31 - ADDRMATCHEN
  742. * 29:28 - HLINESEL
  743. * 00 Reserved
  744. * 01 Lower half of cache line
  745. * 10 Upper half of cache line
  746. * 11 Both upper and lower parts of cache line
  747. * 27 - EINJEN
  748. * 25:19 - XORMASK1 for deviceptr1
  749. * 9:5 - SEC2RAM for deviceptr2
  750. * 4:0 - FIR2RAM for deviceptr1
  751. */
  752. mask0 = ((priv->inject_hlinesel & 0x3) << 28) |
  753. I5100_MEMXEINJMSK0_EINJEN |
  754. ((priv->inject_eccmask1 & 0xffff) << 10) |
  755. ((priv->inject_deviceptr2 & 0x1f) << 5) |
  756. (priv->inject_deviceptr1 & 0x1f);
  757. /* MEM[1:0]EINJMSK1
  758. * 15:0 - XORMASK2 for deviceptr2
  759. */
  760. mask1 = priv->inject_eccmask2;
  761. if (priv->inject_channel == 0) {
  762. pci_write_config_dword(priv->mc, I5100_MEM0EINJMSK0, mask0);
  763. pci_write_config_word(priv->mc, I5100_MEM0EINJMSK1, mask1);
  764. } else {
  765. pci_write_config_dword(priv->mc, I5100_MEM1EINJMSK0, mask0);
  766. pci_write_config_word(priv->mc, I5100_MEM1EINJMSK1, mask1);
  767. }
  768. /* Error Injection Response Function
  769. * Intel 5100 Memory Controller Hub Chipset (318378) datasheet
  770. * hints about this register but carry no data about them. All
  771. * data regarding device 19 is based on experimentation and the
  772. * Intel 7300 Chipset Memory Controller Hub (318082) datasheet
  773. * which appears to be accurate for the i5100 in this area.
  774. *
  775. * The injection code don't work without setting this register.
  776. * The register needs to be flipped off then on else the hardware
  777. * will only preform the first injection.
  778. *
  779. * Stop condition bits 7:4
  780. * 1010 - Stop after one injection
  781. * 1011 - Never stop injecting faults
  782. *
  783. * Start condition bits 3:0
  784. * 1010 - Never start
  785. * 1011 - Start immediately
  786. */
  787. pci_write_config_byte(priv->einj, I5100_DINJ0, 0xaa);
  788. pci_write_config_byte(priv->einj, I5100_DINJ0, 0xab);
  789. }
  790. #define to_mci(k) container_of(k, struct mem_ctl_info, dev)
  791. static ssize_t inject_enable_write(struct file *file, const char __user *data,
  792. size_t count, loff_t *ppos)
  793. {
  794. struct device *dev = file->private_data;
  795. struct mem_ctl_info *mci = to_mci(dev);
  796. i5100_do_inject(mci);
  797. return count;
  798. }
  799. static const struct file_operations i5100_inject_enable_fops = {
  800. .open = simple_open,
  801. .write = inject_enable_write,
  802. .llseek = generic_file_llseek,
  803. };
  804. static int i5100_setup_debugfs(struct mem_ctl_info *mci)
  805. {
  806. struct i5100_priv *priv = mci->pvt_info;
  807. if (!i5100_debugfs)
  808. return -ENODEV;
  809. priv->debugfs = debugfs_create_dir(mci->bus.name, i5100_debugfs);
  810. if (!priv->debugfs)
  811. return -ENOMEM;
  812. debugfs_create_x8("inject_channel", S_IRUGO | S_IWUSR, priv->debugfs,
  813. &priv->inject_channel);
  814. debugfs_create_x8("inject_hlinesel", S_IRUGO | S_IWUSR, priv->debugfs,
  815. &priv->inject_hlinesel);
  816. debugfs_create_x8("inject_deviceptr1", S_IRUGO | S_IWUSR, priv->debugfs,
  817. &priv->inject_deviceptr1);
  818. debugfs_create_x8("inject_deviceptr2", S_IRUGO | S_IWUSR, priv->debugfs,
  819. &priv->inject_deviceptr2);
  820. debugfs_create_x16("inject_eccmask1", S_IRUGO | S_IWUSR, priv->debugfs,
  821. &priv->inject_eccmask1);
  822. debugfs_create_x16("inject_eccmask2", S_IRUGO | S_IWUSR, priv->debugfs,
  823. &priv->inject_eccmask2);
  824. debugfs_create_file("inject_enable", S_IWUSR, priv->debugfs,
  825. &mci->dev, &i5100_inject_enable_fops);
  826. return 0;
  827. }
  828. static int i5100_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  829. {
  830. int rc;
  831. struct mem_ctl_info *mci;
  832. struct edac_mc_layer layers[2];
  833. struct i5100_priv *priv;
  834. struct pci_dev *ch0mm, *ch1mm, *einj;
  835. int ret = 0;
  836. u32 dw;
  837. int ranksperch;
  838. if (PCI_FUNC(pdev->devfn) != 1)
  839. return -ENODEV;
  840. rc = pci_enable_device(pdev);
  841. if (rc < 0) {
  842. ret = rc;
  843. goto bail;
  844. }
  845. /* ECC enabled? */
  846. pci_read_config_dword(pdev, I5100_MC, &dw);
  847. if (!i5100_mc_errdeten(dw)) {
  848. printk(KERN_INFO "i5100_edac: ECC not enabled.\n");
  849. ret = -ENODEV;
  850. goto bail_pdev;
  851. }
  852. /* figure out how many ranks, from strapped state of 48GB_Mode input */
  853. pci_read_config_dword(pdev, I5100_MS, &dw);
  854. ranksperch = !!(dw & (1 << 8)) * 2 + 4;
  855. /* enable error reporting... */
  856. pci_read_config_dword(pdev, I5100_EMASK_MEM, &dw);
  857. dw &= ~I5100_FERR_NF_MEM_ANY_MASK;
  858. pci_write_config_dword(pdev, I5100_EMASK_MEM, dw);
  859. /* device 21, func 0, Channel 0 Memory Map, Error Flag/Mask, etc... */
  860. ch0mm = pci_get_device_func(PCI_VENDOR_ID_INTEL,
  861. PCI_DEVICE_ID_INTEL_5100_21, 0);
  862. if (!ch0mm) {
  863. ret = -ENODEV;
  864. goto bail_pdev;
  865. }
  866. rc = pci_enable_device(ch0mm);
  867. if (rc < 0) {
  868. ret = rc;
  869. goto bail_ch0;
  870. }
  871. /* device 22, func 0, Channel 1 Memory Map, Error Flag/Mask, etc... */
  872. ch1mm = pci_get_device_func(PCI_VENDOR_ID_INTEL,
  873. PCI_DEVICE_ID_INTEL_5100_22, 0);
  874. if (!ch1mm) {
  875. ret = -ENODEV;
  876. goto bail_disable_ch0;
  877. }
  878. rc = pci_enable_device(ch1mm);
  879. if (rc < 0) {
  880. ret = rc;
  881. goto bail_ch1;
  882. }
  883. layers[0].type = EDAC_MC_LAYER_CHANNEL;
  884. layers[0].size = 2;
  885. layers[0].is_virt_csrow = false;
  886. layers[1].type = EDAC_MC_LAYER_SLOT;
  887. layers[1].size = ranksperch;
  888. layers[1].is_virt_csrow = true;
  889. mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers,
  890. sizeof(*priv));
  891. if (!mci) {
  892. ret = -ENOMEM;
  893. goto bail_disable_ch1;
  894. }
  895. /* device 19, func 0, Error injection */
  896. einj = pci_get_device_func(PCI_VENDOR_ID_INTEL,
  897. PCI_DEVICE_ID_INTEL_5100_19, 0);
  898. if (!einj) {
  899. ret = -ENODEV;
  900. goto bail_einj;
  901. }
  902. rc = pci_enable_device(einj);
  903. if (rc < 0) {
  904. ret = rc;
  905. goto bail_disable_einj;
  906. }
  907. mci->pdev = &pdev->dev;
  908. priv = mci->pvt_info;
  909. priv->ranksperchan = ranksperch;
  910. priv->mc = pdev;
  911. priv->ch0mm = ch0mm;
  912. priv->ch1mm = ch1mm;
  913. priv->einj = einj;
  914. INIT_DELAYED_WORK(&(priv->i5100_scrubbing), i5100_refresh_scrubbing);
  915. /* If scrubbing was already enabled by the bios, start maintaining it */
  916. pci_read_config_dword(pdev, I5100_MC, &dw);
  917. if (i5100_mc_scrben(dw)) {
  918. priv->scrub_enable = 1;
  919. schedule_delayed_work(&(priv->i5100_scrubbing),
  920. I5100_SCRUB_REFRESH_RATE);
  921. }
  922. i5100_init_dimm_layout(pdev, mci);
  923. i5100_init_interleaving(pdev, mci);
  924. mci->mtype_cap = MEM_FLAG_FB_DDR2;
  925. mci->edac_ctl_cap = EDAC_FLAG_SECDED;
  926. mci->edac_cap = EDAC_FLAG_SECDED;
  927. mci->mod_name = "i5100_edac.c";
  928. mci->mod_ver = "not versioned";
  929. mci->ctl_name = "i5100";
  930. mci->dev_name = pci_name(pdev);
  931. mci->ctl_page_to_phys = NULL;
  932. mci->edac_check = i5100_check_error;
  933. mci->set_sdram_scrub_rate = i5100_set_scrub_rate;
  934. mci->get_sdram_scrub_rate = i5100_get_scrub_rate;
  935. priv->inject_channel = 0;
  936. priv->inject_hlinesel = 0;
  937. priv->inject_deviceptr1 = 0;
  938. priv->inject_deviceptr2 = 0;
  939. priv->inject_eccmask1 = 0;
  940. priv->inject_eccmask2 = 0;
  941. i5100_init_csrows(mci);
  942. /* this strange construction seems to be in every driver, dunno why */
  943. switch (edac_op_state) {
  944. case EDAC_OPSTATE_POLL:
  945. case EDAC_OPSTATE_NMI:
  946. break;
  947. default:
  948. edac_op_state = EDAC_OPSTATE_POLL;
  949. break;
  950. }
  951. if (edac_mc_add_mc(mci)) {
  952. ret = -ENODEV;
  953. goto bail_scrub;
  954. }
  955. i5100_setup_debugfs(mci);
  956. return ret;
  957. bail_scrub:
  958. priv->scrub_enable = 0;
  959. cancel_delayed_work_sync(&(priv->i5100_scrubbing));
  960. edac_mc_free(mci);
  961. bail_disable_einj:
  962. pci_disable_device(einj);
  963. bail_einj:
  964. pci_dev_put(einj);
  965. bail_disable_ch1:
  966. pci_disable_device(ch1mm);
  967. bail_ch1:
  968. pci_dev_put(ch1mm);
  969. bail_disable_ch0:
  970. pci_disable_device(ch0mm);
  971. bail_ch0:
  972. pci_dev_put(ch0mm);
  973. bail_pdev:
  974. pci_disable_device(pdev);
  975. bail:
  976. return ret;
  977. }
  978. static void i5100_remove_one(struct pci_dev *pdev)
  979. {
  980. struct mem_ctl_info *mci;
  981. struct i5100_priv *priv;
  982. mci = edac_mc_del_mc(&pdev->dev);
  983. if (!mci)
  984. return;
  985. priv = mci->pvt_info;
  986. debugfs_remove_recursive(priv->debugfs);
  987. priv->scrub_enable = 0;
  988. cancel_delayed_work_sync(&(priv->i5100_scrubbing));
  989. pci_disable_device(pdev);
  990. pci_disable_device(priv->ch0mm);
  991. pci_disable_device(priv->ch1mm);
  992. pci_disable_device(priv->einj);
  993. pci_dev_put(priv->ch0mm);
  994. pci_dev_put(priv->ch1mm);
  995. pci_dev_put(priv->einj);
  996. edac_mc_free(mci);
  997. }
  998. static DEFINE_PCI_DEVICE_TABLE(i5100_pci_tbl) = {
  999. /* Device 16, Function 0, Channel 0 Memory Map, Error Flag/Mask, ... */
  1000. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_5100_16) },
  1001. { 0, }
  1002. };
  1003. MODULE_DEVICE_TABLE(pci, i5100_pci_tbl);
  1004. static struct pci_driver i5100_driver = {
  1005. .name = KBUILD_BASENAME,
  1006. .probe = i5100_init_one,
  1007. .remove = i5100_remove_one,
  1008. .id_table = i5100_pci_tbl,
  1009. };
  1010. static int __init i5100_init(void)
  1011. {
  1012. int pci_rc;
  1013. i5100_debugfs = debugfs_create_dir("i5100_edac", NULL);
  1014. pci_rc = pci_register_driver(&i5100_driver);
  1015. return (pci_rc < 0) ? pci_rc : 0;
  1016. }
  1017. static void __exit i5100_exit(void)
  1018. {
  1019. debugfs_remove(i5100_debugfs);
  1020. pci_unregister_driver(&i5100_driver);
  1021. }
  1022. module_init(i5100_init);
  1023. module_exit(i5100_exit);
  1024. MODULE_LICENSE("GPL");
  1025. MODULE_AUTHOR
  1026. ("Arthur Jones <ajones@riverbed.com>");
  1027. MODULE_DESCRIPTION("MC Driver for Intel I5100 memory controllers");