mv_xor.h 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171
  1. /*
  2. * Copyright (C) 2007, 2008, Marvell International Ltd.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  11. * for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software Foundation,
  15. * Inc., 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  16. */
  17. #ifndef MV_XOR_H
  18. #define MV_XOR_H
  19. #include <linux/types.h>
  20. #include <linux/io.h>
  21. #include <linux/dmaengine.h>
  22. #include <linux/interrupt.h>
  23. #define USE_TIMER
  24. #define MV_XOR_POOL_SIZE PAGE_SIZE
  25. #define MV_XOR_SLOT_SIZE 64
  26. #define MV_XOR_THRESHOLD 1
  27. #define MV_XOR_MAX_CHANNELS 2
  28. #define XOR_OPERATION_MODE_XOR 0
  29. #define XOR_OPERATION_MODE_MEMCPY 2
  30. #define XOR_OPERATION_MODE_MEMSET 4
  31. #define XOR_CURR_DESC(chan) (chan->mmr_base + 0x210 + (chan->idx * 4))
  32. #define XOR_NEXT_DESC(chan) (chan->mmr_base + 0x200 + (chan->idx * 4))
  33. #define XOR_BYTE_COUNT(chan) (chan->mmr_base + 0x220 + (chan->idx * 4))
  34. #define XOR_DEST_POINTER(chan) (chan->mmr_base + 0x2B0 + (chan->idx * 4))
  35. #define XOR_BLOCK_SIZE(chan) (chan->mmr_base + 0x2C0 + (chan->idx * 4))
  36. #define XOR_INIT_VALUE_LOW(chan) (chan->mmr_base + 0x2E0)
  37. #define XOR_INIT_VALUE_HIGH(chan) (chan->mmr_base + 0x2E4)
  38. #define XOR_CONFIG(chan) (chan->mmr_base + 0x10 + (chan->idx * 4))
  39. #define XOR_ACTIVATION(chan) (chan->mmr_base + 0x20 + (chan->idx * 4))
  40. #define XOR_INTR_CAUSE(chan) (chan->mmr_base + 0x30)
  41. #define XOR_INTR_MASK(chan) (chan->mmr_base + 0x40)
  42. #define XOR_ERROR_CAUSE(chan) (chan->mmr_base + 0x50)
  43. #define XOR_ERROR_ADDR(chan) (chan->mmr_base + 0x60)
  44. #define XOR_INTR_MASK_VALUE 0x3F5
  45. #define WINDOW_BASE(w) (0x250 + ((w) << 2))
  46. #define WINDOW_SIZE(w) (0x270 + ((w) << 2))
  47. #define WINDOW_REMAP_HIGH(w) (0x290 + ((w) << 2))
  48. #define WINDOW_BAR_ENABLE(chan) (0x240 + ((chan) << 2))
  49. #define WINDOW_OVERRIDE_CTRL(chan) (0x2A0 + ((chan) << 2))
  50. struct mv_xor_device {
  51. void __iomem *xor_base;
  52. void __iomem *xor_high_base;
  53. struct clk *clk;
  54. struct mv_xor_chan *channels[MV_XOR_MAX_CHANNELS];
  55. };
  56. /**
  57. * struct mv_xor_chan - internal representation of a XOR channel
  58. * @pending: allows batching of hardware operations
  59. * @lock: serializes enqueue/dequeue operations to the descriptors pool
  60. * @mmr_base: memory mapped register base
  61. * @idx: the index of the xor channel
  62. * @chain: device chain view of the descriptors
  63. * @completed_slots: slots completed by HW but still need to be acked
  64. * @device: parent device
  65. * @common: common dmaengine channel object members
  66. * @last_used: place holder for allocation to continue from where it left off
  67. * @all_slots: complete domain of slots usable by the channel
  68. * @slots_allocated: records the actual size of the descriptor slot pool
  69. * @irq_tasklet: bottom half where mv_xor_slot_cleanup runs
  70. */
  71. struct mv_xor_chan {
  72. int pending;
  73. spinlock_t lock; /* protects the descriptor slot pool */
  74. void __iomem *mmr_base;
  75. unsigned int idx;
  76. int irq;
  77. enum dma_transaction_type current_type;
  78. struct list_head chain;
  79. struct list_head completed_slots;
  80. dma_addr_t dma_desc_pool;
  81. void *dma_desc_pool_virt;
  82. size_t pool_size;
  83. struct dma_device dmadev;
  84. struct dma_chan dmachan;
  85. struct mv_xor_desc_slot *last_used;
  86. struct list_head all_slots;
  87. int slots_allocated;
  88. struct tasklet_struct irq_tasklet;
  89. #ifdef USE_TIMER
  90. unsigned long cleanup_time;
  91. u32 current_on_last_cleanup;
  92. #endif
  93. };
  94. /**
  95. * struct mv_xor_desc_slot - software descriptor
  96. * @slot_node: node on the mv_xor_chan.all_slots list
  97. * @chain_node: node on the mv_xor_chan.chain list
  98. * @completed_node: node on the mv_xor_chan.completed_slots list
  99. * @hw_desc: virtual address of the hardware descriptor chain
  100. * @phys: hardware address of the hardware descriptor chain
  101. * @group_head: first operation in a transaction
  102. * @slot_cnt: total slots used in an transaction (group of operations)
  103. * @slots_per_op: number of slots per operation
  104. * @idx: pool index
  105. * @unmap_src_cnt: number of xor sources
  106. * @unmap_len: transaction bytecount
  107. * @tx_list: list of slots that make up a multi-descriptor transaction
  108. * @async_tx: support for the async_tx api
  109. * @xor_check_result: result of zero sum
  110. * @crc32_result: result crc calculation
  111. */
  112. struct mv_xor_desc_slot {
  113. struct list_head slot_node;
  114. struct list_head chain_node;
  115. struct list_head completed_node;
  116. enum dma_transaction_type type;
  117. void *hw_desc;
  118. struct mv_xor_desc_slot *group_head;
  119. u16 slot_cnt;
  120. u16 slots_per_op;
  121. u16 idx;
  122. u16 unmap_src_cnt;
  123. u32 value;
  124. size_t unmap_len;
  125. struct list_head tx_list;
  126. struct dma_async_tx_descriptor async_tx;
  127. union {
  128. u32 *xor_check_result;
  129. u32 *crc32_result;
  130. };
  131. #ifdef USE_TIMER
  132. unsigned long arrival_time;
  133. struct timer_list timeout;
  134. #endif
  135. };
  136. /* This structure describes XOR descriptor size 64bytes */
  137. struct mv_xor_desc {
  138. u32 status; /* descriptor execution status */
  139. u32 crc32_result; /* result of CRC-32 calculation */
  140. u32 desc_command; /* type of operation to be carried out */
  141. u32 phy_next_desc; /* next descriptor address pointer */
  142. u32 byte_count; /* size of src/dst blocks in bytes */
  143. u32 phy_dest_addr; /* destination block address */
  144. u32 phy_src_addr[8]; /* source block addresses */
  145. u32 reserved0;
  146. u32 reserved1;
  147. };
  148. #define to_mv_sw_desc(addr_hw_desc) \
  149. container_of(addr_hw_desc, struct mv_xor_desc_slot, hw_desc)
  150. #define mv_hw_desc_slot_idx(hw_desc, idx) \
  151. ((void *)(((unsigned long)hw_desc) + ((idx) << 5)))
  152. #define MV_XOR_MIN_BYTE_COUNT (128)
  153. #define XOR_MAX_BYTE_COUNT ((16 * 1024 * 1024) - 1)
  154. #define MV_XOR_MAX_BYTE_COUNT XOR_MAX_BYTE_COUNT
  155. #endif