talitos.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351
  1. /*
  2. * Freescale SEC (talitos) device register and descriptor header defines
  3. *
  4. * Copyright (c) 2006-2011 Freescale Semiconductor, Inc.
  5. *
  6. * Redistribution and use in source and binary forms, with or without
  7. * modification, are permitted provided that the following conditions
  8. * are met:
  9. *
  10. * 1. Redistributions of source code must retain the above copyright
  11. * notice, this list of conditions and the following disclaimer.
  12. * 2. Redistributions in binary form must reproduce the above copyright
  13. * notice, this list of conditions and the following disclaimer in the
  14. * documentation and/or other materials provided with the distribution.
  15. * 3. The name of the author may not be used to endorse or promote products
  16. * derived from this software without specific prior written permission.
  17. *
  18. * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
  19. * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
  20. * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
  21. * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  22. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  23. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  24. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  25. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  26. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  27. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  28. *
  29. */
  30. #define TALITOS_TIMEOUT 100000
  31. #define TALITOS_MAX_DATA_LEN 65535
  32. #define DESC_TYPE(desc_hdr) ((be32_to_cpu(desc_hdr) >> 3) & 0x1f)
  33. #define PRIMARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 28) & 0xf)
  34. #define SECONDARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 16) & 0xf)
  35. /* descriptor pointer entry */
  36. struct talitos_ptr {
  37. __be16 len; /* length */
  38. u8 j_extent; /* jump to sg link table and/or extent */
  39. u8 eptr; /* extended address */
  40. __be32 ptr; /* address */
  41. };
  42. static const struct talitos_ptr zero_entry = {
  43. .len = 0,
  44. .j_extent = 0,
  45. .eptr = 0,
  46. .ptr = 0
  47. };
  48. /* descriptor */
  49. struct talitos_desc {
  50. __be32 hdr; /* header high bits */
  51. __be32 hdr_lo; /* header low bits */
  52. struct talitos_ptr ptr[7]; /* ptr/len pair array */
  53. };
  54. /**
  55. * talitos_request - descriptor submission request
  56. * @desc: descriptor pointer (kernel virtual)
  57. * @dma_desc: descriptor's physical bus address
  58. * @callback: whom to call when descriptor processing is done
  59. * @context: caller context (optional)
  60. */
  61. struct talitos_request {
  62. struct talitos_desc *desc;
  63. dma_addr_t dma_desc;
  64. void (*callback) (struct device *dev, struct talitos_desc *desc,
  65. void *context, int error);
  66. void *context;
  67. };
  68. /* per-channel fifo management */
  69. struct talitos_channel {
  70. void __iomem *reg;
  71. /* request fifo */
  72. struct talitos_request *fifo;
  73. /* number of requests pending in channel h/w fifo */
  74. atomic_t submit_count ____cacheline_aligned;
  75. /* request submission (head) lock */
  76. spinlock_t head_lock ____cacheline_aligned;
  77. /* index to next free descriptor request */
  78. int head;
  79. /* request release (tail) lock */
  80. spinlock_t tail_lock ____cacheline_aligned;
  81. /* index to next in-progress/done descriptor request */
  82. int tail;
  83. };
  84. struct talitos_private {
  85. struct device *dev;
  86. struct platform_device *ofdev;
  87. void __iomem *reg;
  88. int irq[2];
  89. /* SEC global registers lock */
  90. spinlock_t reg_lock ____cacheline_aligned;
  91. /* SEC version geometry (from device tree node) */
  92. unsigned int num_channels;
  93. unsigned int chfifo_len;
  94. unsigned int exec_units;
  95. unsigned int desc_types;
  96. /* SEC Compatibility info */
  97. unsigned long features;
  98. /*
  99. * length of the request fifo
  100. * fifo_len is chfifo_len rounded up to next power of 2
  101. * so we can use bitwise ops to wrap
  102. */
  103. unsigned int fifo_len;
  104. struct talitos_channel *chan;
  105. /* next channel to be assigned next incoming descriptor */
  106. atomic_t last_chan ____cacheline_aligned;
  107. /* request callback tasklet */
  108. struct tasklet_struct done_task[2];
  109. /* list of registered algorithms */
  110. struct list_head alg_list;
  111. /* hwrng device */
  112. struct hwrng rng;
  113. };
  114. extern int talitos_submit(struct device *dev, int ch, struct talitos_desc *desc,
  115. void (*callback)(struct device *dev,
  116. struct talitos_desc *desc,
  117. void *context, int error),
  118. void *context);
  119. /* .features flag */
  120. #define TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT 0x00000001
  121. #define TALITOS_FTR_HW_AUTH_CHECK 0x00000002
  122. #define TALITOS_FTR_SHA224_HWINIT 0x00000004
  123. #define TALITOS_FTR_HMAC_OK 0x00000008
  124. /*
  125. * TALITOS_xxx_LO addresses point to the low data bits (32-63) of the register
  126. */
  127. /* global register offset addresses */
  128. #define TALITOS_MCR 0x1030 /* master control register */
  129. #define TALITOS_MCR_RCA0 (1 << 15) /* remap channel 0 */
  130. #define TALITOS_MCR_RCA1 (1 << 14) /* remap channel 1 */
  131. #define TALITOS_MCR_RCA2 (1 << 13) /* remap channel 2 */
  132. #define TALITOS_MCR_RCA3 (1 << 12) /* remap channel 3 */
  133. #define TALITOS_MCR_SWR 0x1 /* s/w reset */
  134. #define TALITOS_MCR_LO 0x1034
  135. #define TALITOS_IMR 0x1008 /* interrupt mask register */
  136. #define TALITOS_IMR_INIT 0x100ff /* enable channel IRQs */
  137. #define TALITOS_IMR_DONE 0x00055 /* done IRQs */
  138. #define TALITOS_IMR_LO 0x100C
  139. #define TALITOS_IMR_LO_INIT 0x20000 /* allow RNGU error IRQs */
  140. #define TALITOS_ISR 0x1010 /* interrupt status register */
  141. #define TALITOS_ISR_4CHERR 0xaa /* 4 channel errors mask */
  142. #define TALITOS_ISR_4CHDONE 0x55 /* 4 channel done mask */
  143. #define TALITOS_ISR_CH_0_2_ERR 0x22 /* channels 0, 2 errors mask */
  144. #define TALITOS_ISR_CH_0_2_DONE 0x11 /* channels 0, 2 done mask */
  145. #define TALITOS_ISR_CH_1_3_ERR 0x88 /* channels 1, 3 errors mask */
  146. #define TALITOS_ISR_CH_1_3_DONE 0x44 /* channels 1, 3 done mask */
  147. #define TALITOS_ISR_LO 0x1014
  148. #define TALITOS_ICR 0x1018 /* interrupt clear register */
  149. #define TALITOS_ICR_LO 0x101C
  150. /* channel register address stride */
  151. #define TALITOS_CH_BASE_OFFSET 0x1000 /* default channel map base */
  152. #define TALITOS_CH_STRIDE 0x100
  153. /* channel configuration register */
  154. #define TALITOS_CCCR 0x8
  155. #define TALITOS_CCCR_CONT 0x2 /* channel continue */
  156. #define TALITOS_CCCR_RESET 0x1 /* channel reset */
  157. #define TALITOS_CCCR_LO 0xc
  158. #define TALITOS_CCCR_LO_IWSE 0x80 /* chan. ICCR writeback enab. */
  159. #define TALITOS_CCCR_LO_EAE 0x20 /* extended address enable */
  160. #define TALITOS_CCCR_LO_CDWE 0x10 /* chan. done writeback enab. */
  161. #define TALITOS_CCCR_LO_NT 0x4 /* notification type */
  162. #define TALITOS_CCCR_LO_CDIE 0x2 /* channel done IRQ enable */
  163. /* CCPSR: channel pointer status register */
  164. #define TALITOS_CCPSR 0x10
  165. #define TALITOS_CCPSR_LO 0x14
  166. #define TALITOS_CCPSR_LO_DOF 0x8000 /* double FF write oflow error */
  167. #define TALITOS_CCPSR_LO_SOF 0x4000 /* single FF write oflow error */
  168. #define TALITOS_CCPSR_LO_MDTE 0x2000 /* master data transfer error */
  169. #define TALITOS_CCPSR_LO_SGDLZ 0x1000 /* s/g data len zero error */
  170. #define TALITOS_CCPSR_LO_FPZ 0x0800 /* fetch ptr zero error */
  171. #define TALITOS_CCPSR_LO_IDH 0x0400 /* illegal desc hdr error */
  172. #define TALITOS_CCPSR_LO_IEU 0x0200 /* invalid EU error */
  173. #define TALITOS_CCPSR_LO_EU 0x0100 /* EU error detected */
  174. #define TALITOS_CCPSR_LO_GB 0x0080 /* gather boundary error */
  175. #define TALITOS_CCPSR_LO_GRL 0x0040 /* gather return/length error */
  176. #define TALITOS_CCPSR_LO_SB 0x0020 /* scatter boundary error */
  177. #define TALITOS_CCPSR_LO_SRL 0x0010 /* scatter return/length error */
  178. /* channel fetch fifo register */
  179. #define TALITOS_FF 0x48
  180. #define TALITOS_FF_LO 0x4c
  181. /* current descriptor pointer register */
  182. #define TALITOS_CDPR 0x40
  183. #define TALITOS_CDPR_LO 0x44
  184. /* descriptor buffer register */
  185. #define TALITOS_DESCBUF 0x80
  186. #define TALITOS_DESCBUF_LO 0x84
  187. /* gather link table */
  188. #define TALITOS_GATHER 0xc0
  189. #define TALITOS_GATHER_LO 0xc4
  190. /* scatter link table */
  191. #define TALITOS_SCATTER 0xe0
  192. #define TALITOS_SCATTER_LO 0xe4
  193. /* execution unit interrupt status registers */
  194. #define TALITOS_DEUISR 0x2030 /* DES unit */
  195. #define TALITOS_DEUISR_LO 0x2034
  196. #define TALITOS_AESUISR 0x4030 /* AES unit */
  197. #define TALITOS_AESUISR_LO 0x4034
  198. #define TALITOS_MDEUISR 0x6030 /* message digest unit */
  199. #define TALITOS_MDEUISR_LO 0x6034
  200. #define TALITOS_MDEUICR 0x6038 /* interrupt control */
  201. #define TALITOS_MDEUICR_LO 0x603c
  202. #define TALITOS_MDEUICR_LO_ICE 0x4000 /* integrity check IRQ enable */
  203. #define TALITOS_AFEUISR 0x8030 /* arc4 unit */
  204. #define TALITOS_AFEUISR_LO 0x8034
  205. #define TALITOS_RNGUISR 0xa030 /* random number unit */
  206. #define TALITOS_RNGUISR_LO 0xa034
  207. #define TALITOS_RNGUSR 0xa028 /* rng status */
  208. #define TALITOS_RNGUSR_LO 0xa02c
  209. #define TALITOS_RNGUSR_LO_RD 0x1 /* reset done */
  210. #define TALITOS_RNGUSR_LO_OFL 0xff0000/* output FIFO length */
  211. #define TALITOS_RNGUDSR 0xa010 /* data size */
  212. #define TALITOS_RNGUDSR_LO 0xa014
  213. #define TALITOS_RNGU_FIFO 0xa800 /* output FIFO */
  214. #define TALITOS_RNGU_FIFO_LO 0xa804 /* output FIFO */
  215. #define TALITOS_RNGURCR 0xa018 /* reset control */
  216. #define TALITOS_RNGURCR_LO 0xa01c
  217. #define TALITOS_RNGURCR_LO_SR 0x1 /* software reset */
  218. #define TALITOS_PKEUISR 0xc030 /* public key unit */
  219. #define TALITOS_PKEUISR_LO 0xc034
  220. #define TALITOS_KEUISR 0xe030 /* kasumi unit */
  221. #define TALITOS_KEUISR_LO 0xe034
  222. #define TALITOS_CRCUISR 0xf030 /* cyclic redundancy check unit*/
  223. #define TALITOS_CRCUISR_LO 0xf034
  224. #define TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256 0x28
  225. #define TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512 0x48
  226. /*
  227. * talitos descriptor header (hdr) bits
  228. */
  229. /* written back when done */
  230. #define DESC_HDR_DONE cpu_to_be32(0xff000000)
  231. #define DESC_HDR_LO_ICCR1_MASK cpu_to_be32(0x00180000)
  232. #define DESC_HDR_LO_ICCR1_PASS cpu_to_be32(0x00080000)
  233. #define DESC_HDR_LO_ICCR1_FAIL cpu_to_be32(0x00100000)
  234. /* primary execution unit select */
  235. #define DESC_HDR_SEL0_MASK cpu_to_be32(0xf0000000)
  236. #define DESC_HDR_SEL0_AFEU cpu_to_be32(0x10000000)
  237. #define DESC_HDR_SEL0_DEU cpu_to_be32(0x20000000)
  238. #define DESC_HDR_SEL0_MDEUA cpu_to_be32(0x30000000)
  239. #define DESC_HDR_SEL0_MDEUB cpu_to_be32(0xb0000000)
  240. #define DESC_HDR_SEL0_RNG cpu_to_be32(0x40000000)
  241. #define DESC_HDR_SEL0_PKEU cpu_to_be32(0x50000000)
  242. #define DESC_HDR_SEL0_AESU cpu_to_be32(0x60000000)
  243. #define DESC_HDR_SEL0_KEU cpu_to_be32(0x70000000)
  244. #define DESC_HDR_SEL0_CRCU cpu_to_be32(0x80000000)
  245. /* primary execution unit mode (MODE0) and derivatives */
  246. #define DESC_HDR_MODE0_ENCRYPT cpu_to_be32(0x00100000)
  247. #define DESC_HDR_MODE0_AESU_CBC cpu_to_be32(0x00200000)
  248. #define DESC_HDR_MODE0_DEU_CBC cpu_to_be32(0x00400000)
  249. #define DESC_HDR_MODE0_DEU_3DES cpu_to_be32(0x00200000)
  250. #define DESC_HDR_MODE0_MDEU_CONT cpu_to_be32(0x08000000)
  251. #define DESC_HDR_MODE0_MDEU_INIT cpu_to_be32(0x01000000)
  252. #define DESC_HDR_MODE0_MDEU_HMAC cpu_to_be32(0x00800000)
  253. #define DESC_HDR_MODE0_MDEU_PAD cpu_to_be32(0x00400000)
  254. #define DESC_HDR_MODE0_MDEU_SHA224 cpu_to_be32(0x00300000)
  255. #define DESC_HDR_MODE0_MDEU_MD5 cpu_to_be32(0x00200000)
  256. #define DESC_HDR_MODE0_MDEU_SHA256 cpu_to_be32(0x00100000)
  257. #define DESC_HDR_MODE0_MDEU_SHA1 cpu_to_be32(0x00000000)
  258. #define DESC_HDR_MODE0_MDEUB_SHA384 cpu_to_be32(0x00000000)
  259. #define DESC_HDR_MODE0_MDEUB_SHA512 cpu_to_be32(0x00200000)
  260. #define DESC_HDR_MODE0_MDEU_MD5_HMAC (DESC_HDR_MODE0_MDEU_MD5 | \
  261. DESC_HDR_MODE0_MDEU_HMAC)
  262. #define DESC_HDR_MODE0_MDEU_SHA256_HMAC (DESC_HDR_MODE0_MDEU_SHA256 | \
  263. DESC_HDR_MODE0_MDEU_HMAC)
  264. #define DESC_HDR_MODE0_MDEU_SHA1_HMAC (DESC_HDR_MODE0_MDEU_SHA1 | \
  265. DESC_HDR_MODE0_MDEU_HMAC)
  266. /* secondary execution unit select (SEL1) */
  267. #define DESC_HDR_SEL1_MASK cpu_to_be32(0x000f0000)
  268. #define DESC_HDR_SEL1_MDEUA cpu_to_be32(0x00030000)
  269. #define DESC_HDR_SEL1_MDEUB cpu_to_be32(0x000b0000)
  270. #define DESC_HDR_SEL1_CRCU cpu_to_be32(0x00080000)
  271. /* secondary execution unit mode (MODE1) and derivatives */
  272. #define DESC_HDR_MODE1_MDEU_CICV cpu_to_be32(0x00004000)
  273. #define DESC_HDR_MODE1_MDEU_INIT cpu_to_be32(0x00001000)
  274. #define DESC_HDR_MODE1_MDEU_HMAC cpu_to_be32(0x00000800)
  275. #define DESC_HDR_MODE1_MDEU_PAD cpu_to_be32(0x00000400)
  276. #define DESC_HDR_MODE1_MDEU_SHA224 cpu_to_be32(0x00000300)
  277. #define DESC_HDR_MODE1_MDEU_MD5 cpu_to_be32(0x00000200)
  278. #define DESC_HDR_MODE1_MDEU_SHA256 cpu_to_be32(0x00000100)
  279. #define DESC_HDR_MODE1_MDEU_SHA1 cpu_to_be32(0x00000000)
  280. #define DESC_HDR_MODE1_MDEUB_SHA384 cpu_to_be32(0x00000000)
  281. #define DESC_HDR_MODE1_MDEUB_SHA512 cpu_to_be32(0x00000200)
  282. #define DESC_HDR_MODE1_MDEU_MD5_HMAC (DESC_HDR_MODE1_MDEU_MD5 | \
  283. DESC_HDR_MODE1_MDEU_HMAC)
  284. #define DESC_HDR_MODE1_MDEU_SHA256_HMAC (DESC_HDR_MODE1_MDEU_SHA256 | \
  285. DESC_HDR_MODE1_MDEU_HMAC)
  286. #define DESC_HDR_MODE1_MDEU_SHA1_HMAC (DESC_HDR_MODE1_MDEU_SHA1 | \
  287. DESC_HDR_MODE1_MDEU_HMAC)
  288. #define DESC_HDR_MODE1_MDEU_SHA224_HMAC (DESC_HDR_MODE1_MDEU_SHA224 | \
  289. DESC_HDR_MODE1_MDEU_HMAC)
  290. #define DESC_HDR_MODE1_MDEUB_SHA384_HMAC (DESC_HDR_MODE1_MDEUB_SHA384 | \
  291. DESC_HDR_MODE1_MDEU_HMAC)
  292. #define DESC_HDR_MODE1_MDEUB_SHA512_HMAC (DESC_HDR_MODE1_MDEUB_SHA512 | \
  293. DESC_HDR_MODE1_MDEU_HMAC)
  294. /* direction of overall data flow (DIR) */
  295. #define DESC_HDR_DIR_INBOUND cpu_to_be32(0x00000002)
  296. /* request done notification (DN) */
  297. #define DESC_HDR_DONE_NOTIFY cpu_to_be32(0x00000001)
  298. /* descriptor types */
  299. #define DESC_HDR_TYPE_AESU_CTR_NONSNOOP cpu_to_be32(0 << 3)
  300. #define DESC_HDR_TYPE_IPSEC_ESP cpu_to_be32(1 << 3)
  301. #define DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU cpu_to_be32(2 << 3)
  302. #define DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU cpu_to_be32(4 << 3)
  303. /* link table extent field bits */
  304. #define DESC_PTR_LNKTBL_JUMP 0x80
  305. #define DESC_PTR_LNKTBL_RETURN 0x02
  306. #define DESC_PTR_LNKTBL_NEXT 0x01