talitos.c 80 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883
  1. /*
  2. * talitos - Freescale Integrated Security Engine (SEC) device driver
  3. *
  4. * Copyright (c) 2008-2011 Freescale Semiconductor, Inc.
  5. *
  6. * Scatterlist Crypto API glue code copied from files with the following:
  7. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  8. *
  9. * Crypto algorithm registration code copied from hifn driver:
  10. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  11. * All rights reserved.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/mod_devicetable.h>
  30. #include <linux/device.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/crypto.h>
  33. #include <linux/hw_random.h>
  34. #include <linux/of_platform.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/io.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/rtnetlink.h>
  39. #include <linux/slab.h>
  40. #include <crypto/algapi.h>
  41. #include <crypto/aes.h>
  42. #include <crypto/des.h>
  43. #include <crypto/sha.h>
  44. #include <crypto/md5.h>
  45. #include <crypto/aead.h>
  46. #include <crypto/authenc.h>
  47. #include <crypto/skcipher.h>
  48. #include <crypto/hash.h>
  49. #include <crypto/internal/hash.h>
  50. #include <crypto/scatterwalk.h>
  51. #include "talitos.h"
  52. static void to_talitos_ptr(struct talitos_ptr *talitos_ptr, dma_addr_t dma_addr)
  53. {
  54. talitos_ptr->ptr = cpu_to_be32(lower_32_bits(dma_addr));
  55. talitos_ptr->eptr = upper_32_bits(dma_addr);
  56. }
  57. /*
  58. * map virtual single (contiguous) pointer to h/w descriptor pointer
  59. */
  60. static void map_single_talitos_ptr(struct device *dev,
  61. struct talitos_ptr *talitos_ptr,
  62. unsigned short len, void *data,
  63. unsigned char extent,
  64. enum dma_data_direction dir)
  65. {
  66. dma_addr_t dma_addr = dma_map_single(dev, data, len, dir);
  67. talitos_ptr->len = cpu_to_be16(len);
  68. to_talitos_ptr(talitos_ptr, dma_addr);
  69. talitos_ptr->j_extent = extent;
  70. }
  71. /*
  72. * unmap bus single (contiguous) h/w descriptor pointer
  73. */
  74. static void unmap_single_talitos_ptr(struct device *dev,
  75. struct talitos_ptr *talitos_ptr,
  76. enum dma_data_direction dir)
  77. {
  78. dma_unmap_single(dev, be32_to_cpu(talitos_ptr->ptr),
  79. be16_to_cpu(talitos_ptr->len), dir);
  80. }
  81. static int reset_channel(struct device *dev, int ch)
  82. {
  83. struct talitos_private *priv = dev_get_drvdata(dev);
  84. unsigned int timeout = TALITOS_TIMEOUT;
  85. setbits32(priv->chan[ch].reg + TALITOS_CCCR, TALITOS_CCCR_RESET);
  86. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) & TALITOS_CCCR_RESET)
  87. && --timeout)
  88. cpu_relax();
  89. if (timeout == 0) {
  90. dev_err(dev, "failed to reset channel %d\n", ch);
  91. return -EIO;
  92. }
  93. /* set 36-bit addressing, done writeback enable and done IRQ enable */
  94. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, TALITOS_CCCR_LO_EAE |
  95. TALITOS_CCCR_LO_CDWE | TALITOS_CCCR_LO_CDIE);
  96. /* and ICCR writeback, if available */
  97. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  98. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
  99. TALITOS_CCCR_LO_IWSE);
  100. return 0;
  101. }
  102. static int reset_device(struct device *dev)
  103. {
  104. struct talitos_private *priv = dev_get_drvdata(dev);
  105. unsigned int timeout = TALITOS_TIMEOUT;
  106. u32 mcr = TALITOS_MCR_SWR;
  107. setbits32(priv->reg + TALITOS_MCR, mcr);
  108. while ((in_be32(priv->reg + TALITOS_MCR) & TALITOS_MCR_SWR)
  109. && --timeout)
  110. cpu_relax();
  111. if (priv->irq[1]) {
  112. mcr = TALITOS_MCR_RCA1 | TALITOS_MCR_RCA3;
  113. setbits32(priv->reg + TALITOS_MCR, mcr);
  114. }
  115. if (timeout == 0) {
  116. dev_err(dev, "failed to reset device\n");
  117. return -EIO;
  118. }
  119. return 0;
  120. }
  121. /*
  122. * Reset and initialize the device
  123. */
  124. static int init_device(struct device *dev)
  125. {
  126. struct talitos_private *priv = dev_get_drvdata(dev);
  127. int ch, err;
  128. /*
  129. * Master reset
  130. * errata documentation: warning: certain SEC interrupts
  131. * are not fully cleared by writing the MCR:SWR bit,
  132. * set bit twice to completely reset
  133. */
  134. err = reset_device(dev);
  135. if (err)
  136. return err;
  137. err = reset_device(dev);
  138. if (err)
  139. return err;
  140. /* reset channels */
  141. for (ch = 0; ch < priv->num_channels; ch++) {
  142. err = reset_channel(dev, ch);
  143. if (err)
  144. return err;
  145. }
  146. /* enable channel done and error interrupts */
  147. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  148. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  149. /* disable integrity check error interrupts (use writeback instead) */
  150. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  151. setbits32(priv->reg + TALITOS_MDEUICR_LO,
  152. TALITOS_MDEUICR_LO_ICE);
  153. return 0;
  154. }
  155. /**
  156. * talitos_submit - submits a descriptor to the device for processing
  157. * @dev: the SEC device to be used
  158. * @ch: the SEC device channel to be used
  159. * @desc: the descriptor to be processed by the device
  160. * @callback: whom to call when processing is complete
  161. * @context: a handle for use by caller (optional)
  162. *
  163. * desc must contain valid dma-mapped (bus physical) address pointers.
  164. * callback must check err and feedback in descriptor header
  165. * for device processing status.
  166. */
  167. int talitos_submit(struct device *dev, int ch, struct talitos_desc *desc,
  168. void (*callback)(struct device *dev,
  169. struct talitos_desc *desc,
  170. void *context, int error),
  171. void *context)
  172. {
  173. struct talitos_private *priv = dev_get_drvdata(dev);
  174. struct talitos_request *request;
  175. unsigned long flags;
  176. int head;
  177. spin_lock_irqsave(&priv->chan[ch].head_lock, flags);
  178. if (!atomic_inc_not_zero(&priv->chan[ch].submit_count)) {
  179. /* h/w fifo is full */
  180. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  181. return -EAGAIN;
  182. }
  183. head = priv->chan[ch].head;
  184. request = &priv->chan[ch].fifo[head];
  185. /* map descriptor and save caller data */
  186. request->dma_desc = dma_map_single(dev, desc, sizeof(*desc),
  187. DMA_BIDIRECTIONAL);
  188. request->callback = callback;
  189. request->context = context;
  190. /* increment fifo head */
  191. priv->chan[ch].head = (priv->chan[ch].head + 1) & (priv->fifo_len - 1);
  192. smp_wmb();
  193. request->desc = desc;
  194. /* GO! */
  195. wmb();
  196. out_be32(priv->chan[ch].reg + TALITOS_FF,
  197. upper_32_bits(request->dma_desc));
  198. out_be32(priv->chan[ch].reg + TALITOS_FF_LO,
  199. lower_32_bits(request->dma_desc));
  200. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  201. return -EINPROGRESS;
  202. }
  203. EXPORT_SYMBOL(talitos_submit);
  204. /*
  205. * process what was done, notify callback of error if not
  206. */
  207. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  208. {
  209. struct talitos_private *priv = dev_get_drvdata(dev);
  210. struct talitos_request *request, saved_req;
  211. unsigned long flags;
  212. int tail, status;
  213. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  214. tail = priv->chan[ch].tail;
  215. while (priv->chan[ch].fifo[tail].desc) {
  216. request = &priv->chan[ch].fifo[tail];
  217. /* descriptors with their done bits set don't get the error */
  218. rmb();
  219. if ((request->desc->hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
  220. status = 0;
  221. else
  222. if (!error)
  223. break;
  224. else
  225. status = error;
  226. dma_unmap_single(dev, request->dma_desc,
  227. sizeof(struct talitos_desc),
  228. DMA_BIDIRECTIONAL);
  229. /* copy entries so we can call callback outside lock */
  230. saved_req.desc = request->desc;
  231. saved_req.callback = request->callback;
  232. saved_req.context = request->context;
  233. /* release request entry in fifo */
  234. smp_wmb();
  235. request->desc = NULL;
  236. /* increment fifo tail */
  237. priv->chan[ch].tail = (tail + 1) & (priv->fifo_len - 1);
  238. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  239. atomic_dec(&priv->chan[ch].submit_count);
  240. saved_req.callback(dev, saved_req.desc, saved_req.context,
  241. status);
  242. /* channel may resume processing in single desc error case */
  243. if (error && !reset_ch && status == error)
  244. return;
  245. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  246. tail = priv->chan[ch].tail;
  247. }
  248. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  249. }
  250. /*
  251. * process completed requests for channels that have done status
  252. */
  253. #define DEF_TALITOS_DONE(name, ch_done_mask) \
  254. static void talitos_done_##name(unsigned long data) \
  255. { \
  256. struct device *dev = (struct device *)data; \
  257. struct talitos_private *priv = dev_get_drvdata(dev); \
  258. unsigned long flags; \
  259. \
  260. if (ch_done_mask & 1) \
  261. flush_channel(dev, 0, 0, 0); \
  262. if (priv->num_channels == 1) \
  263. goto out; \
  264. if (ch_done_mask & (1 << 2)) \
  265. flush_channel(dev, 1, 0, 0); \
  266. if (ch_done_mask & (1 << 4)) \
  267. flush_channel(dev, 2, 0, 0); \
  268. if (ch_done_mask & (1 << 6)) \
  269. flush_channel(dev, 3, 0, 0); \
  270. \
  271. out: \
  272. /* At this point, all completed channels have been processed */ \
  273. /* Unmask done interrupts for channels completed later on. */ \
  274. spin_lock_irqsave(&priv->reg_lock, flags); \
  275. setbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  276. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT); \
  277. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  278. }
  279. DEF_TALITOS_DONE(4ch, TALITOS_ISR_4CHDONE)
  280. DEF_TALITOS_DONE(ch0_2, TALITOS_ISR_CH_0_2_DONE)
  281. DEF_TALITOS_DONE(ch1_3, TALITOS_ISR_CH_1_3_DONE)
  282. /*
  283. * locate current (offending) descriptor
  284. */
  285. static u32 current_desc_hdr(struct device *dev, int ch)
  286. {
  287. struct talitos_private *priv = dev_get_drvdata(dev);
  288. int tail = priv->chan[ch].tail;
  289. dma_addr_t cur_desc;
  290. cur_desc = in_be32(priv->chan[ch].reg + TALITOS_CDPR_LO);
  291. while (priv->chan[ch].fifo[tail].dma_desc != cur_desc) {
  292. tail = (tail + 1) & (priv->fifo_len - 1);
  293. if (tail == priv->chan[ch].tail) {
  294. dev_err(dev, "couldn't locate current descriptor\n");
  295. return 0;
  296. }
  297. }
  298. return priv->chan[ch].fifo[tail].desc->hdr;
  299. }
  300. /*
  301. * user diagnostics; report root cause of error based on execution unit status
  302. */
  303. static void report_eu_error(struct device *dev, int ch, u32 desc_hdr)
  304. {
  305. struct talitos_private *priv = dev_get_drvdata(dev);
  306. int i;
  307. if (!desc_hdr)
  308. desc_hdr = in_be32(priv->chan[ch].reg + TALITOS_DESCBUF);
  309. switch (desc_hdr & DESC_HDR_SEL0_MASK) {
  310. case DESC_HDR_SEL0_AFEU:
  311. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  312. in_be32(priv->reg + TALITOS_AFEUISR),
  313. in_be32(priv->reg + TALITOS_AFEUISR_LO));
  314. break;
  315. case DESC_HDR_SEL0_DEU:
  316. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  317. in_be32(priv->reg + TALITOS_DEUISR),
  318. in_be32(priv->reg + TALITOS_DEUISR_LO));
  319. break;
  320. case DESC_HDR_SEL0_MDEUA:
  321. case DESC_HDR_SEL0_MDEUB:
  322. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  323. in_be32(priv->reg + TALITOS_MDEUISR),
  324. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  325. break;
  326. case DESC_HDR_SEL0_RNG:
  327. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  328. in_be32(priv->reg + TALITOS_RNGUISR),
  329. in_be32(priv->reg + TALITOS_RNGUISR_LO));
  330. break;
  331. case DESC_HDR_SEL0_PKEU:
  332. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  333. in_be32(priv->reg + TALITOS_PKEUISR),
  334. in_be32(priv->reg + TALITOS_PKEUISR_LO));
  335. break;
  336. case DESC_HDR_SEL0_AESU:
  337. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  338. in_be32(priv->reg + TALITOS_AESUISR),
  339. in_be32(priv->reg + TALITOS_AESUISR_LO));
  340. break;
  341. case DESC_HDR_SEL0_CRCU:
  342. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  343. in_be32(priv->reg + TALITOS_CRCUISR),
  344. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  345. break;
  346. case DESC_HDR_SEL0_KEU:
  347. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  348. in_be32(priv->reg + TALITOS_KEUISR),
  349. in_be32(priv->reg + TALITOS_KEUISR_LO));
  350. break;
  351. }
  352. switch (desc_hdr & DESC_HDR_SEL1_MASK) {
  353. case DESC_HDR_SEL1_MDEUA:
  354. case DESC_HDR_SEL1_MDEUB:
  355. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  356. in_be32(priv->reg + TALITOS_MDEUISR),
  357. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  358. break;
  359. case DESC_HDR_SEL1_CRCU:
  360. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  361. in_be32(priv->reg + TALITOS_CRCUISR),
  362. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  363. break;
  364. }
  365. for (i = 0; i < 8; i++)
  366. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  367. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF + 8*i),
  368. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF_LO + 8*i));
  369. }
  370. /*
  371. * recover from error interrupts
  372. */
  373. static void talitos_error(struct device *dev, u32 isr, u32 isr_lo)
  374. {
  375. struct talitos_private *priv = dev_get_drvdata(dev);
  376. unsigned int timeout = TALITOS_TIMEOUT;
  377. int ch, error, reset_dev = 0, reset_ch = 0;
  378. u32 v, v_lo;
  379. for (ch = 0; ch < priv->num_channels; ch++) {
  380. /* skip channels without errors */
  381. if (!(isr & (1 << (ch * 2 + 1))))
  382. continue;
  383. error = -EINVAL;
  384. v = in_be32(priv->chan[ch].reg + TALITOS_CCPSR);
  385. v_lo = in_be32(priv->chan[ch].reg + TALITOS_CCPSR_LO);
  386. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  387. dev_err(dev, "double fetch fifo overflow error\n");
  388. error = -EAGAIN;
  389. reset_ch = 1;
  390. }
  391. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  392. /* h/w dropped descriptor */
  393. dev_err(dev, "single fetch fifo overflow error\n");
  394. error = -EAGAIN;
  395. }
  396. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  397. dev_err(dev, "master data transfer error\n");
  398. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  399. dev_err(dev, "s/g data length zero error\n");
  400. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  401. dev_err(dev, "fetch pointer zero error\n");
  402. if (v_lo & TALITOS_CCPSR_LO_IDH)
  403. dev_err(dev, "illegal descriptor header error\n");
  404. if (v_lo & TALITOS_CCPSR_LO_IEU)
  405. dev_err(dev, "invalid execution unit error\n");
  406. if (v_lo & TALITOS_CCPSR_LO_EU)
  407. report_eu_error(dev, ch, current_desc_hdr(dev, ch));
  408. if (v_lo & TALITOS_CCPSR_LO_GB)
  409. dev_err(dev, "gather boundary error\n");
  410. if (v_lo & TALITOS_CCPSR_LO_GRL)
  411. dev_err(dev, "gather return/length error\n");
  412. if (v_lo & TALITOS_CCPSR_LO_SB)
  413. dev_err(dev, "scatter boundary error\n");
  414. if (v_lo & TALITOS_CCPSR_LO_SRL)
  415. dev_err(dev, "scatter return/length error\n");
  416. flush_channel(dev, ch, error, reset_ch);
  417. if (reset_ch) {
  418. reset_channel(dev, ch);
  419. } else {
  420. setbits32(priv->chan[ch].reg + TALITOS_CCCR,
  421. TALITOS_CCCR_CONT);
  422. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, 0);
  423. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
  424. TALITOS_CCCR_CONT) && --timeout)
  425. cpu_relax();
  426. if (timeout == 0) {
  427. dev_err(dev, "failed to restart channel %d\n",
  428. ch);
  429. reset_dev = 1;
  430. }
  431. }
  432. }
  433. if (reset_dev || isr & ~TALITOS_ISR_4CHERR || isr_lo) {
  434. dev_err(dev, "done overflow, internal time out, or rngu error: "
  435. "ISR 0x%08x_%08x\n", isr, isr_lo);
  436. /* purge request queues */
  437. for (ch = 0; ch < priv->num_channels; ch++)
  438. flush_channel(dev, ch, -EIO, 1);
  439. /* reset and reinitialize the device */
  440. init_device(dev);
  441. }
  442. }
  443. #define DEF_TALITOS_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet) \
  444. static irqreturn_t talitos_interrupt_##name(int irq, void *data) \
  445. { \
  446. struct device *dev = data; \
  447. struct talitos_private *priv = dev_get_drvdata(dev); \
  448. u32 isr, isr_lo; \
  449. unsigned long flags; \
  450. \
  451. spin_lock_irqsave(&priv->reg_lock, flags); \
  452. isr = in_be32(priv->reg + TALITOS_ISR); \
  453. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO); \
  454. /* Acknowledge interrupt */ \
  455. out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
  456. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo); \
  457. \
  458. if (unlikely(isr & ch_err_mask || isr_lo)) { \
  459. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  460. talitos_error(dev, isr & ch_err_mask, isr_lo); \
  461. } \
  462. else { \
  463. if (likely(isr & ch_done_mask)) { \
  464. /* mask further done interrupts. */ \
  465. clrbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  466. /* done_task will unmask done interrupts at exit */ \
  467. tasklet_schedule(&priv->done_task[tlet]); \
  468. } \
  469. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  470. } \
  471. \
  472. return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED : \
  473. IRQ_NONE; \
  474. }
  475. DEF_TALITOS_INTERRUPT(4ch, TALITOS_ISR_4CHDONE, TALITOS_ISR_4CHERR, 0)
  476. DEF_TALITOS_INTERRUPT(ch0_2, TALITOS_ISR_CH_0_2_DONE, TALITOS_ISR_CH_0_2_ERR, 0)
  477. DEF_TALITOS_INTERRUPT(ch1_3, TALITOS_ISR_CH_1_3_DONE, TALITOS_ISR_CH_1_3_ERR, 1)
  478. /*
  479. * hwrng
  480. */
  481. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  482. {
  483. struct device *dev = (struct device *)rng->priv;
  484. struct talitos_private *priv = dev_get_drvdata(dev);
  485. u32 ofl;
  486. int i;
  487. for (i = 0; i < 20; i++) {
  488. ofl = in_be32(priv->reg + TALITOS_RNGUSR_LO) &
  489. TALITOS_RNGUSR_LO_OFL;
  490. if (ofl || !wait)
  491. break;
  492. udelay(10);
  493. }
  494. return !!ofl;
  495. }
  496. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  497. {
  498. struct device *dev = (struct device *)rng->priv;
  499. struct talitos_private *priv = dev_get_drvdata(dev);
  500. /* rng fifo requires 64-bit accesses */
  501. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO);
  502. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO_LO);
  503. return sizeof(u32);
  504. }
  505. static int talitos_rng_init(struct hwrng *rng)
  506. {
  507. struct device *dev = (struct device *)rng->priv;
  508. struct talitos_private *priv = dev_get_drvdata(dev);
  509. unsigned int timeout = TALITOS_TIMEOUT;
  510. setbits32(priv->reg + TALITOS_RNGURCR_LO, TALITOS_RNGURCR_LO_SR);
  511. while (!(in_be32(priv->reg + TALITOS_RNGUSR_LO) & TALITOS_RNGUSR_LO_RD)
  512. && --timeout)
  513. cpu_relax();
  514. if (timeout == 0) {
  515. dev_err(dev, "failed to reset rng hw\n");
  516. return -ENODEV;
  517. }
  518. /* start generating */
  519. setbits32(priv->reg + TALITOS_RNGUDSR_LO, 0);
  520. return 0;
  521. }
  522. static int talitos_register_rng(struct device *dev)
  523. {
  524. struct talitos_private *priv = dev_get_drvdata(dev);
  525. priv->rng.name = dev_driver_string(dev),
  526. priv->rng.init = talitos_rng_init,
  527. priv->rng.data_present = talitos_rng_data_present,
  528. priv->rng.data_read = talitos_rng_data_read,
  529. priv->rng.priv = (unsigned long)dev;
  530. return hwrng_register(&priv->rng);
  531. }
  532. static void talitos_unregister_rng(struct device *dev)
  533. {
  534. struct talitos_private *priv = dev_get_drvdata(dev);
  535. hwrng_unregister(&priv->rng);
  536. }
  537. /*
  538. * crypto alg
  539. */
  540. #define TALITOS_CRA_PRIORITY 3000
  541. #define TALITOS_MAX_KEY_SIZE 96
  542. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  543. #define MD5_BLOCK_SIZE 64
  544. struct talitos_ctx {
  545. struct device *dev;
  546. int ch;
  547. __be32 desc_hdr_template;
  548. u8 key[TALITOS_MAX_KEY_SIZE];
  549. u8 iv[TALITOS_MAX_IV_LENGTH];
  550. unsigned int keylen;
  551. unsigned int enckeylen;
  552. unsigned int authkeylen;
  553. unsigned int authsize;
  554. };
  555. #define HASH_MAX_BLOCK_SIZE SHA512_BLOCK_SIZE
  556. #define TALITOS_MDEU_MAX_CONTEXT_SIZE TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512
  557. struct talitos_ahash_req_ctx {
  558. u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
  559. unsigned int hw_context_size;
  560. u8 buf[HASH_MAX_BLOCK_SIZE];
  561. u8 bufnext[HASH_MAX_BLOCK_SIZE];
  562. unsigned int swinit;
  563. unsigned int first;
  564. unsigned int last;
  565. unsigned int to_hash_later;
  566. u64 nbuf;
  567. struct scatterlist bufsl[2];
  568. struct scatterlist *psrc;
  569. };
  570. static int aead_setauthsize(struct crypto_aead *authenc,
  571. unsigned int authsize)
  572. {
  573. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  574. ctx->authsize = authsize;
  575. return 0;
  576. }
  577. static int aead_setkey(struct crypto_aead *authenc,
  578. const u8 *key, unsigned int keylen)
  579. {
  580. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  581. struct rtattr *rta = (void *)key;
  582. struct crypto_authenc_key_param *param;
  583. unsigned int authkeylen;
  584. unsigned int enckeylen;
  585. if (!RTA_OK(rta, keylen))
  586. goto badkey;
  587. if (rta->rta_type != CRYPTO_AUTHENC_KEYA_PARAM)
  588. goto badkey;
  589. if (RTA_PAYLOAD(rta) < sizeof(*param))
  590. goto badkey;
  591. param = RTA_DATA(rta);
  592. enckeylen = be32_to_cpu(param->enckeylen);
  593. key += RTA_ALIGN(rta->rta_len);
  594. keylen -= RTA_ALIGN(rta->rta_len);
  595. if (keylen < enckeylen)
  596. goto badkey;
  597. authkeylen = keylen - enckeylen;
  598. if (keylen > TALITOS_MAX_KEY_SIZE)
  599. goto badkey;
  600. memcpy(&ctx->key, key, keylen);
  601. ctx->keylen = keylen;
  602. ctx->enckeylen = enckeylen;
  603. ctx->authkeylen = authkeylen;
  604. return 0;
  605. badkey:
  606. crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
  607. return -EINVAL;
  608. }
  609. /*
  610. * talitos_edesc - s/w-extended descriptor
  611. * @assoc_nents: number of segments in associated data scatterlist
  612. * @src_nents: number of segments in input scatterlist
  613. * @dst_nents: number of segments in output scatterlist
  614. * @assoc_chained: whether assoc is chained or not
  615. * @src_chained: whether src is chained or not
  616. * @dst_chained: whether dst is chained or not
  617. * @iv_dma: dma address of iv for checking continuity and link table
  618. * @dma_len: length of dma mapped link_tbl space
  619. * @dma_link_tbl: bus physical address of link_tbl
  620. * @desc: h/w descriptor
  621. * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1)
  622. *
  623. * if decrypting (with authcheck), or either one of src_nents or dst_nents
  624. * is greater than 1, an integrity check value is concatenated to the end
  625. * of link_tbl data
  626. */
  627. struct talitos_edesc {
  628. int assoc_nents;
  629. int src_nents;
  630. int dst_nents;
  631. bool assoc_chained;
  632. bool src_chained;
  633. bool dst_chained;
  634. dma_addr_t iv_dma;
  635. int dma_len;
  636. dma_addr_t dma_link_tbl;
  637. struct talitos_desc desc;
  638. struct talitos_ptr link_tbl[0];
  639. };
  640. static int talitos_map_sg(struct device *dev, struct scatterlist *sg,
  641. unsigned int nents, enum dma_data_direction dir,
  642. bool chained)
  643. {
  644. if (unlikely(chained))
  645. while (sg) {
  646. dma_map_sg(dev, sg, 1, dir);
  647. sg = scatterwalk_sg_next(sg);
  648. }
  649. else
  650. dma_map_sg(dev, sg, nents, dir);
  651. return nents;
  652. }
  653. static void talitos_unmap_sg_chain(struct device *dev, struct scatterlist *sg,
  654. enum dma_data_direction dir)
  655. {
  656. while (sg) {
  657. dma_unmap_sg(dev, sg, 1, dir);
  658. sg = scatterwalk_sg_next(sg);
  659. }
  660. }
  661. static void talitos_sg_unmap(struct device *dev,
  662. struct talitos_edesc *edesc,
  663. struct scatterlist *src,
  664. struct scatterlist *dst)
  665. {
  666. unsigned int src_nents = edesc->src_nents ? : 1;
  667. unsigned int dst_nents = edesc->dst_nents ? : 1;
  668. if (src != dst) {
  669. if (edesc->src_chained)
  670. talitos_unmap_sg_chain(dev, src, DMA_TO_DEVICE);
  671. else
  672. dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
  673. if (dst) {
  674. if (edesc->dst_chained)
  675. talitos_unmap_sg_chain(dev, dst,
  676. DMA_FROM_DEVICE);
  677. else
  678. dma_unmap_sg(dev, dst, dst_nents,
  679. DMA_FROM_DEVICE);
  680. }
  681. } else
  682. if (edesc->src_chained)
  683. talitos_unmap_sg_chain(dev, src, DMA_BIDIRECTIONAL);
  684. else
  685. dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
  686. }
  687. static void ipsec_esp_unmap(struct device *dev,
  688. struct talitos_edesc *edesc,
  689. struct aead_request *areq)
  690. {
  691. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6], DMA_FROM_DEVICE);
  692. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[3], DMA_TO_DEVICE);
  693. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  694. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[0], DMA_TO_DEVICE);
  695. if (edesc->assoc_chained)
  696. talitos_unmap_sg_chain(dev, areq->assoc, DMA_TO_DEVICE);
  697. else
  698. /* assoc_nents counts also for IV in non-contiguous cases */
  699. dma_unmap_sg(dev, areq->assoc,
  700. edesc->assoc_nents ? edesc->assoc_nents - 1 : 1,
  701. DMA_TO_DEVICE);
  702. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  703. if (edesc->dma_len)
  704. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  705. DMA_BIDIRECTIONAL);
  706. }
  707. /*
  708. * ipsec_esp descriptor callbacks
  709. */
  710. static void ipsec_esp_encrypt_done(struct device *dev,
  711. struct talitos_desc *desc, void *context,
  712. int err)
  713. {
  714. struct aead_request *areq = context;
  715. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  716. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  717. struct talitos_edesc *edesc;
  718. struct scatterlist *sg;
  719. void *icvdata;
  720. edesc = container_of(desc, struct talitos_edesc, desc);
  721. ipsec_esp_unmap(dev, edesc, areq);
  722. /* copy the generated ICV to dst */
  723. if (edesc->dst_nents) {
  724. icvdata = &edesc->link_tbl[edesc->src_nents +
  725. edesc->dst_nents + 2 +
  726. edesc->assoc_nents];
  727. sg = sg_last(areq->dst, edesc->dst_nents);
  728. memcpy((char *)sg_virt(sg) + sg->length - ctx->authsize,
  729. icvdata, ctx->authsize);
  730. }
  731. kfree(edesc);
  732. aead_request_complete(areq, err);
  733. }
  734. static void ipsec_esp_decrypt_swauth_done(struct device *dev,
  735. struct talitos_desc *desc,
  736. void *context, int err)
  737. {
  738. struct aead_request *req = context;
  739. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  740. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  741. struct talitos_edesc *edesc;
  742. struct scatterlist *sg;
  743. void *icvdata;
  744. edesc = container_of(desc, struct talitos_edesc, desc);
  745. ipsec_esp_unmap(dev, edesc, req);
  746. if (!err) {
  747. /* auth check */
  748. if (edesc->dma_len)
  749. icvdata = &edesc->link_tbl[edesc->src_nents +
  750. edesc->dst_nents + 2 +
  751. edesc->assoc_nents];
  752. else
  753. icvdata = &edesc->link_tbl[0];
  754. sg = sg_last(req->dst, edesc->dst_nents ? : 1);
  755. err = memcmp(icvdata, (char *)sg_virt(sg) + sg->length -
  756. ctx->authsize, ctx->authsize) ? -EBADMSG : 0;
  757. }
  758. kfree(edesc);
  759. aead_request_complete(req, err);
  760. }
  761. static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
  762. struct talitos_desc *desc,
  763. void *context, int err)
  764. {
  765. struct aead_request *req = context;
  766. struct talitos_edesc *edesc;
  767. edesc = container_of(desc, struct talitos_edesc, desc);
  768. ipsec_esp_unmap(dev, edesc, req);
  769. /* check ICV auth status */
  770. if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
  771. DESC_HDR_LO_ICCR1_PASS))
  772. err = -EBADMSG;
  773. kfree(edesc);
  774. aead_request_complete(req, err);
  775. }
  776. /*
  777. * convert scatterlist to SEC h/w link table format
  778. * stop at cryptlen bytes
  779. */
  780. static int sg_to_link_tbl(struct scatterlist *sg, int sg_count,
  781. int cryptlen, struct talitos_ptr *link_tbl_ptr)
  782. {
  783. int n_sg = sg_count;
  784. while (n_sg--) {
  785. to_talitos_ptr(link_tbl_ptr, sg_dma_address(sg));
  786. link_tbl_ptr->len = cpu_to_be16(sg_dma_len(sg));
  787. link_tbl_ptr->j_extent = 0;
  788. link_tbl_ptr++;
  789. cryptlen -= sg_dma_len(sg);
  790. sg = scatterwalk_sg_next(sg);
  791. }
  792. /* adjust (decrease) last one (or two) entry's len to cryptlen */
  793. link_tbl_ptr--;
  794. while (be16_to_cpu(link_tbl_ptr->len) <= (-cryptlen)) {
  795. /* Empty this entry, and move to previous one */
  796. cryptlen += be16_to_cpu(link_tbl_ptr->len);
  797. link_tbl_ptr->len = 0;
  798. sg_count--;
  799. link_tbl_ptr--;
  800. }
  801. be16_add_cpu(&link_tbl_ptr->len, cryptlen);
  802. /* tag end of link table */
  803. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  804. return sg_count;
  805. }
  806. /*
  807. * fill in and submit ipsec_esp descriptor
  808. */
  809. static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
  810. u64 seq, void (*callback) (struct device *dev,
  811. struct talitos_desc *desc,
  812. void *context, int error))
  813. {
  814. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  815. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  816. struct device *dev = ctx->dev;
  817. struct talitos_desc *desc = &edesc->desc;
  818. unsigned int cryptlen = areq->cryptlen;
  819. unsigned int authsize = ctx->authsize;
  820. unsigned int ivsize = crypto_aead_ivsize(aead);
  821. int sg_count, ret;
  822. int sg_link_tbl_len;
  823. /* hmac key */
  824. map_single_talitos_ptr(dev, &desc->ptr[0], ctx->authkeylen, &ctx->key,
  825. 0, DMA_TO_DEVICE);
  826. /* hmac data */
  827. desc->ptr[1].len = cpu_to_be16(areq->assoclen + ivsize);
  828. if (edesc->assoc_nents) {
  829. int tbl_off = edesc->src_nents + edesc->dst_nents + 2;
  830. struct talitos_ptr *tbl_ptr = &edesc->link_tbl[tbl_off];
  831. to_talitos_ptr(&desc->ptr[1], edesc->dma_link_tbl + tbl_off *
  832. sizeof(struct talitos_ptr));
  833. desc->ptr[1].j_extent = DESC_PTR_LNKTBL_JUMP;
  834. /* assoc_nents - 1 entries for assoc, 1 for IV */
  835. sg_count = sg_to_link_tbl(areq->assoc, edesc->assoc_nents - 1,
  836. areq->assoclen, tbl_ptr);
  837. /* add IV to link table */
  838. tbl_ptr += sg_count - 1;
  839. tbl_ptr->j_extent = 0;
  840. tbl_ptr++;
  841. to_talitos_ptr(tbl_ptr, edesc->iv_dma);
  842. tbl_ptr->len = cpu_to_be16(ivsize);
  843. tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  844. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  845. edesc->dma_len, DMA_BIDIRECTIONAL);
  846. } else {
  847. to_talitos_ptr(&desc->ptr[1], sg_dma_address(areq->assoc));
  848. desc->ptr[1].j_extent = 0;
  849. }
  850. /* cipher iv */
  851. to_talitos_ptr(&desc->ptr[2], edesc->iv_dma);
  852. desc->ptr[2].len = cpu_to_be16(ivsize);
  853. desc->ptr[2].j_extent = 0;
  854. /* Sync needed for the aead_givencrypt case */
  855. dma_sync_single_for_device(dev, edesc->iv_dma, ivsize, DMA_TO_DEVICE);
  856. /* cipher key */
  857. map_single_talitos_ptr(dev, &desc->ptr[3], ctx->enckeylen,
  858. (char *)&ctx->key + ctx->authkeylen, 0,
  859. DMA_TO_DEVICE);
  860. /*
  861. * cipher in
  862. * map and adjust cipher len to aead request cryptlen.
  863. * extent is bytes of HMAC postpended to ciphertext,
  864. * typically 12 for ipsec
  865. */
  866. desc->ptr[4].len = cpu_to_be16(cryptlen);
  867. desc->ptr[4].j_extent = authsize;
  868. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  869. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  870. : DMA_TO_DEVICE,
  871. edesc->src_chained);
  872. if (sg_count == 1) {
  873. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->src));
  874. } else {
  875. sg_link_tbl_len = cryptlen;
  876. if (edesc->desc.hdr & DESC_HDR_MODE1_MDEU_CICV)
  877. sg_link_tbl_len = cryptlen + authsize;
  878. sg_count = sg_to_link_tbl(areq->src, sg_count, sg_link_tbl_len,
  879. &edesc->link_tbl[0]);
  880. if (sg_count > 1) {
  881. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  882. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl);
  883. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  884. edesc->dma_len,
  885. DMA_BIDIRECTIONAL);
  886. } else {
  887. /* Only one segment now, so no link tbl needed */
  888. to_talitos_ptr(&desc->ptr[4],
  889. sg_dma_address(areq->src));
  890. }
  891. }
  892. /* cipher out */
  893. desc->ptr[5].len = cpu_to_be16(cryptlen);
  894. desc->ptr[5].j_extent = authsize;
  895. if (areq->src != areq->dst)
  896. sg_count = talitos_map_sg(dev, areq->dst,
  897. edesc->dst_nents ? : 1,
  898. DMA_FROM_DEVICE, edesc->dst_chained);
  899. if (sg_count == 1) {
  900. to_talitos_ptr(&desc->ptr[5], sg_dma_address(areq->dst));
  901. } else {
  902. int tbl_off = edesc->src_nents + 1;
  903. struct talitos_ptr *tbl_ptr = &edesc->link_tbl[tbl_off];
  904. to_talitos_ptr(&desc->ptr[5], edesc->dma_link_tbl +
  905. tbl_off * sizeof(struct talitos_ptr));
  906. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  907. tbl_ptr);
  908. /* Add an entry to the link table for ICV data */
  909. tbl_ptr += sg_count - 1;
  910. tbl_ptr->j_extent = 0;
  911. tbl_ptr++;
  912. tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  913. tbl_ptr->len = cpu_to_be16(authsize);
  914. /* icv data follows link tables */
  915. to_talitos_ptr(tbl_ptr, edesc->dma_link_tbl +
  916. (tbl_off + edesc->dst_nents + 1 +
  917. edesc->assoc_nents) *
  918. sizeof(struct talitos_ptr));
  919. desc->ptr[5].j_extent |= DESC_PTR_LNKTBL_JUMP;
  920. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  921. edesc->dma_len, DMA_BIDIRECTIONAL);
  922. }
  923. /* iv out */
  924. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv, 0,
  925. DMA_FROM_DEVICE);
  926. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  927. if (ret != -EINPROGRESS) {
  928. ipsec_esp_unmap(dev, edesc, areq);
  929. kfree(edesc);
  930. }
  931. return ret;
  932. }
  933. /*
  934. * derive number of elements in scatterlist
  935. */
  936. static int sg_count(struct scatterlist *sg_list, int nbytes, bool *chained)
  937. {
  938. struct scatterlist *sg = sg_list;
  939. int sg_nents = 0;
  940. *chained = false;
  941. while (nbytes > 0) {
  942. sg_nents++;
  943. nbytes -= sg->length;
  944. if (!sg_is_last(sg) && (sg + 1)->length == 0)
  945. *chained = true;
  946. sg = scatterwalk_sg_next(sg);
  947. }
  948. return sg_nents;
  949. }
  950. /**
  951. * sg_copy_end_to_buffer - Copy end data from SG list to a linear buffer
  952. * @sgl: The SG list
  953. * @nents: Number of SG entries
  954. * @buf: Where to copy to
  955. * @buflen: The number of bytes to copy
  956. * @skip: The number of bytes to skip before copying.
  957. * Note: skip + buflen should equal SG total size.
  958. *
  959. * Returns the number of copied bytes.
  960. *
  961. **/
  962. static size_t sg_copy_end_to_buffer(struct scatterlist *sgl, unsigned int nents,
  963. void *buf, size_t buflen, unsigned int skip)
  964. {
  965. unsigned int offset = 0;
  966. unsigned int boffset = 0;
  967. struct sg_mapping_iter miter;
  968. unsigned long flags;
  969. unsigned int sg_flags = SG_MITER_ATOMIC;
  970. size_t total_buffer = buflen + skip;
  971. sg_flags |= SG_MITER_FROM_SG;
  972. sg_miter_start(&miter, sgl, nents, sg_flags);
  973. local_irq_save(flags);
  974. while (sg_miter_next(&miter) && offset < total_buffer) {
  975. unsigned int len;
  976. unsigned int ignore;
  977. if ((offset + miter.length) > skip) {
  978. if (offset < skip) {
  979. /* Copy part of this segment */
  980. ignore = skip - offset;
  981. len = miter.length - ignore;
  982. if (boffset + len > buflen)
  983. len = buflen - boffset;
  984. memcpy(buf + boffset, miter.addr + ignore, len);
  985. } else {
  986. /* Copy all of this segment (up to buflen) */
  987. len = miter.length;
  988. if (boffset + len > buflen)
  989. len = buflen - boffset;
  990. memcpy(buf + boffset, miter.addr, len);
  991. }
  992. boffset += len;
  993. }
  994. offset += miter.length;
  995. }
  996. sg_miter_stop(&miter);
  997. local_irq_restore(flags);
  998. return boffset;
  999. }
  1000. /*
  1001. * allocate and map the extended descriptor
  1002. */
  1003. static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
  1004. struct scatterlist *assoc,
  1005. struct scatterlist *src,
  1006. struct scatterlist *dst,
  1007. u8 *iv,
  1008. unsigned int assoclen,
  1009. unsigned int cryptlen,
  1010. unsigned int authsize,
  1011. unsigned int ivsize,
  1012. int icv_stashing,
  1013. u32 cryptoflags)
  1014. {
  1015. struct talitos_edesc *edesc;
  1016. int assoc_nents = 0, src_nents, dst_nents, alloc_len, dma_len;
  1017. bool assoc_chained = false, src_chained = false, dst_chained = false;
  1018. dma_addr_t iv_dma = 0;
  1019. gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
  1020. GFP_ATOMIC;
  1021. if (cryptlen + authsize > TALITOS_MAX_DATA_LEN) {
  1022. dev_err(dev, "length exceeds h/w max limit\n");
  1023. return ERR_PTR(-EINVAL);
  1024. }
  1025. if (iv)
  1026. iv_dma = dma_map_single(dev, iv, ivsize, DMA_TO_DEVICE);
  1027. if (assoc) {
  1028. /*
  1029. * Currently it is assumed that iv is provided whenever assoc
  1030. * is.
  1031. */
  1032. BUG_ON(!iv);
  1033. assoc_nents = sg_count(assoc, assoclen, &assoc_chained);
  1034. talitos_map_sg(dev, assoc, assoc_nents, DMA_TO_DEVICE,
  1035. assoc_chained);
  1036. assoc_nents = (assoc_nents == 1) ? 0 : assoc_nents;
  1037. if (assoc_nents || sg_dma_address(assoc) + assoclen != iv_dma)
  1038. assoc_nents = assoc_nents ? assoc_nents + 1 : 2;
  1039. }
  1040. src_nents = sg_count(src, cryptlen + authsize, &src_chained);
  1041. src_nents = (src_nents == 1) ? 0 : src_nents;
  1042. if (!dst) {
  1043. dst_nents = 0;
  1044. } else {
  1045. if (dst == src) {
  1046. dst_nents = src_nents;
  1047. } else {
  1048. dst_nents = sg_count(dst, cryptlen + authsize,
  1049. &dst_chained);
  1050. dst_nents = (dst_nents == 1) ? 0 : dst_nents;
  1051. }
  1052. }
  1053. /*
  1054. * allocate space for base edesc plus the link tables,
  1055. * allowing for two separate entries for ICV and generated ICV (+ 2),
  1056. * and the ICV data itself
  1057. */
  1058. alloc_len = sizeof(struct talitos_edesc);
  1059. if (assoc_nents || src_nents || dst_nents) {
  1060. dma_len = (src_nents + dst_nents + 2 + assoc_nents) *
  1061. sizeof(struct talitos_ptr) + authsize;
  1062. alloc_len += dma_len;
  1063. } else {
  1064. dma_len = 0;
  1065. alloc_len += icv_stashing ? authsize : 0;
  1066. }
  1067. edesc = kmalloc(alloc_len, GFP_DMA | flags);
  1068. if (!edesc) {
  1069. talitos_unmap_sg_chain(dev, assoc, DMA_TO_DEVICE);
  1070. if (iv_dma)
  1071. dma_unmap_single(dev, iv_dma, ivsize, DMA_TO_DEVICE);
  1072. dev_err(dev, "could not allocate edescriptor\n");
  1073. return ERR_PTR(-ENOMEM);
  1074. }
  1075. edesc->assoc_nents = assoc_nents;
  1076. edesc->src_nents = src_nents;
  1077. edesc->dst_nents = dst_nents;
  1078. edesc->assoc_chained = assoc_chained;
  1079. edesc->src_chained = src_chained;
  1080. edesc->dst_chained = dst_chained;
  1081. edesc->iv_dma = iv_dma;
  1082. edesc->dma_len = dma_len;
  1083. if (dma_len)
  1084. edesc->dma_link_tbl = dma_map_single(dev, &edesc->link_tbl[0],
  1085. edesc->dma_len,
  1086. DMA_BIDIRECTIONAL);
  1087. return edesc;
  1088. }
  1089. static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq, u8 *iv,
  1090. int icv_stashing)
  1091. {
  1092. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1093. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1094. unsigned int ivsize = crypto_aead_ivsize(authenc);
  1095. return talitos_edesc_alloc(ctx->dev, areq->assoc, areq->src, areq->dst,
  1096. iv, areq->assoclen, areq->cryptlen,
  1097. ctx->authsize, ivsize, icv_stashing,
  1098. areq->base.flags);
  1099. }
  1100. static int aead_encrypt(struct aead_request *req)
  1101. {
  1102. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1103. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1104. struct talitos_edesc *edesc;
  1105. /* allocate extended descriptor */
  1106. edesc = aead_edesc_alloc(req, req->iv, 0);
  1107. if (IS_ERR(edesc))
  1108. return PTR_ERR(edesc);
  1109. /* set encrypt */
  1110. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1111. return ipsec_esp(edesc, req, 0, ipsec_esp_encrypt_done);
  1112. }
  1113. static int aead_decrypt(struct aead_request *req)
  1114. {
  1115. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1116. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1117. unsigned int authsize = ctx->authsize;
  1118. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1119. struct talitos_edesc *edesc;
  1120. struct scatterlist *sg;
  1121. void *icvdata;
  1122. req->cryptlen -= authsize;
  1123. /* allocate extended descriptor */
  1124. edesc = aead_edesc_alloc(req, req->iv, 1);
  1125. if (IS_ERR(edesc))
  1126. return PTR_ERR(edesc);
  1127. if ((priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
  1128. ((!edesc->src_nents && !edesc->dst_nents) ||
  1129. priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
  1130. /* decrypt and check the ICV */
  1131. edesc->desc.hdr = ctx->desc_hdr_template |
  1132. DESC_HDR_DIR_INBOUND |
  1133. DESC_HDR_MODE1_MDEU_CICV;
  1134. /* reset integrity check result bits */
  1135. edesc->desc.hdr_lo = 0;
  1136. return ipsec_esp(edesc, req, 0, ipsec_esp_decrypt_hwauth_done);
  1137. }
  1138. /* Have to check the ICV with software */
  1139. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1140. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  1141. if (edesc->dma_len)
  1142. icvdata = &edesc->link_tbl[edesc->src_nents +
  1143. edesc->dst_nents + 2 +
  1144. edesc->assoc_nents];
  1145. else
  1146. icvdata = &edesc->link_tbl[0];
  1147. sg = sg_last(req->src, edesc->src_nents ? : 1);
  1148. memcpy(icvdata, (char *)sg_virt(sg) + sg->length - ctx->authsize,
  1149. ctx->authsize);
  1150. return ipsec_esp(edesc, req, 0, ipsec_esp_decrypt_swauth_done);
  1151. }
  1152. static int aead_givencrypt(struct aead_givcrypt_request *req)
  1153. {
  1154. struct aead_request *areq = &req->areq;
  1155. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1156. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1157. struct talitos_edesc *edesc;
  1158. /* allocate extended descriptor */
  1159. edesc = aead_edesc_alloc(areq, req->giv, 0);
  1160. if (IS_ERR(edesc))
  1161. return PTR_ERR(edesc);
  1162. /* set encrypt */
  1163. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1164. memcpy(req->giv, ctx->iv, crypto_aead_ivsize(authenc));
  1165. /* avoid consecutive packets going out with same IV */
  1166. *(__be64 *)req->giv ^= cpu_to_be64(req->seq);
  1167. return ipsec_esp(edesc, areq, req->seq, ipsec_esp_encrypt_done);
  1168. }
  1169. static int ablkcipher_setkey(struct crypto_ablkcipher *cipher,
  1170. const u8 *key, unsigned int keylen)
  1171. {
  1172. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1173. memcpy(&ctx->key, key, keylen);
  1174. ctx->keylen = keylen;
  1175. return 0;
  1176. }
  1177. static void common_nonsnoop_unmap(struct device *dev,
  1178. struct talitos_edesc *edesc,
  1179. struct ablkcipher_request *areq)
  1180. {
  1181. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1182. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  1183. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);
  1184. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  1185. if (edesc->dma_len)
  1186. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1187. DMA_BIDIRECTIONAL);
  1188. }
  1189. static void ablkcipher_done(struct device *dev,
  1190. struct talitos_desc *desc, void *context,
  1191. int err)
  1192. {
  1193. struct ablkcipher_request *areq = context;
  1194. struct talitos_edesc *edesc;
  1195. edesc = container_of(desc, struct talitos_edesc, desc);
  1196. common_nonsnoop_unmap(dev, edesc, areq);
  1197. kfree(edesc);
  1198. areq->base.complete(&areq->base, err);
  1199. }
  1200. static int common_nonsnoop(struct talitos_edesc *edesc,
  1201. struct ablkcipher_request *areq,
  1202. void (*callback) (struct device *dev,
  1203. struct talitos_desc *desc,
  1204. void *context, int error))
  1205. {
  1206. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1207. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1208. struct device *dev = ctx->dev;
  1209. struct talitos_desc *desc = &edesc->desc;
  1210. unsigned int cryptlen = areq->nbytes;
  1211. unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
  1212. int sg_count, ret;
  1213. /* first DWORD empty */
  1214. desc->ptr[0].len = 0;
  1215. to_talitos_ptr(&desc->ptr[0], 0);
  1216. desc->ptr[0].j_extent = 0;
  1217. /* cipher iv */
  1218. to_talitos_ptr(&desc->ptr[1], edesc->iv_dma);
  1219. desc->ptr[1].len = cpu_to_be16(ivsize);
  1220. desc->ptr[1].j_extent = 0;
  1221. /* cipher key */
  1222. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1223. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1224. /*
  1225. * cipher in
  1226. */
  1227. desc->ptr[3].len = cpu_to_be16(cryptlen);
  1228. desc->ptr[3].j_extent = 0;
  1229. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  1230. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  1231. : DMA_TO_DEVICE,
  1232. edesc->src_chained);
  1233. if (sg_count == 1) {
  1234. to_talitos_ptr(&desc->ptr[3], sg_dma_address(areq->src));
  1235. } else {
  1236. sg_count = sg_to_link_tbl(areq->src, sg_count, cryptlen,
  1237. &edesc->link_tbl[0]);
  1238. if (sg_count > 1) {
  1239. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1240. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1241. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1242. edesc->dma_len,
  1243. DMA_BIDIRECTIONAL);
  1244. } else {
  1245. /* Only one segment now, so no link tbl needed */
  1246. to_talitos_ptr(&desc->ptr[3],
  1247. sg_dma_address(areq->src));
  1248. }
  1249. }
  1250. /* cipher out */
  1251. desc->ptr[4].len = cpu_to_be16(cryptlen);
  1252. desc->ptr[4].j_extent = 0;
  1253. if (areq->src != areq->dst)
  1254. sg_count = talitos_map_sg(dev, areq->dst,
  1255. edesc->dst_nents ? : 1,
  1256. DMA_FROM_DEVICE, edesc->dst_chained);
  1257. if (sg_count == 1) {
  1258. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->dst));
  1259. } else {
  1260. struct talitos_ptr *link_tbl_ptr =
  1261. &edesc->link_tbl[edesc->src_nents + 1];
  1262. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl +
  1263. (edesc->src_nents + 1) *
  1264. sizeof(struct talitos_ptr));
  1265. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1266. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  1267. link_tbl_ptr);
  1268. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  1269. edesc->dma_len, DMA_BIDIRECTIONAL);
  1270. }
  1271. /* iv out */
  1272. map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv, 0,
  1273. DMA_FROM_DEVICE);
  1274. /* last DWORD empty */
  1275. desc->ptr[6].len = 0;
  1276. to_talitos_ptr(&desc->ptr[6], 0);
  1277. desc->ptr[6].j_extent = 0;
  1278. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1279. if (ret != -EINPROGRESS) {
  1280. common_nonsnoop_unmap(dev, edesc, areq);
  1281. kfree(edesc);
  1282. }
  1283. return ret;
  1284. }
  1285. static struct talitos_edesc *ablkcipher_edesc_alloc(struct ablkcipher_request *
  1286. areq)
  1287. {
  1288. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1289. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1290. unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
  1291. return talitos_edesc_alloc(ctx->dev, NULL, areq->src, areq->dst,
  1292. areq->info, 0, areq->nbytes, 0, ivsize, 0,
  1293. areq->base.flags);
  1294. }
  1295. static int ablkcipher_encrypt(struct ablkcipher_request *areq)
  1296. {
  1297. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1298. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1299. struct talitos_edesc *edesc;
  1300. /* allocate extended descriptor */
  1301. edesc = ablkcipher_edesc_alloc(areq);
  1302. if (IS_ERR(edesc))
  1303. return PTR_ERR(edesc);
  1304. /* set encrypt */
  1305. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1306. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1307. }
  1308. static int ablkcipher_decrypt(struct ablkcipher_request *areq)
  1309. {
  1310. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1311. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1312. struct talitos_edesc *edesc;
  1313. /* allocate extended descriptor */
  1314. edesc = ablkcipher_edesc_alloc(areq);
  1315. if (IS_ERR(edesc))
  1316. return PTR_ERR(edesc);
  1317. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1318. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1319. }
  1320. static void common_nonsnoop_hash_unmap(struct device *dev,
  1321. struct talitos_edesc *edesc,
  1322. struct ahash_request *areq)
  1323. {
  1324. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1325. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1326. /* When using hashctx-in, must unmap it. */
  1327. if (edesc->desc.ptr[1].len)
  1328. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1],
  1329. DMA_TO_DEVICE);
  1330. if (edesc->desc.ptr[2].len)
  1331. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2],
  1332. DMA_TO_DEVICE);
  1333. talitos_sg_unmap(dev, edesc, req_ctx->psrc, NULL);
  1334. if (edesc->dma_len)
  1335. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1336. DMA_BIDIRECTIONAL);
  1337. }
  1338. static void ahash_done(struct device *dev,
  1339. struct talitos_desc *desc, void *context,
  1340. int err)
  1341. {
  1342. struct ahash_request *areq = context;
  1343. struct talitos_edesc *edesc =
  1344. container_of(desc, struct talitos_edesc, desc);
  1345. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1346. if (!req_ctx->last && req_ctx->to_hash_later) {
  1347. /* Position any partial block for next update/final/finup */
  1348. memcpy(req_ctx->buf, req_ctx->bufnext, req_ctx->to_hash_later);
  1349. req_ctx->nbuf = req_ctx->to_hash_later;
  1350. }
  1351. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1352. kfree(edesc);
  1353. areq->base.complete(&areq->base, err);
  1354. }
  1355. static int common_nonsnoop_hash(struct talitos_edesc *edesc,
  1356. struct ahash_request *areq, unsigned int length,
  1357. void (*callback) (struct device *dev,
  1358. struct talitos_desc *desc,
  1359. void *context, int error))
  1360. {
  1361. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1362. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1363. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1364. struct device *dev = ctx->dev;
  1365. struct talitos_desc *desc = &edesc->desc;
  1366. int sg_count, ret;
  1367. /* first DWORD empty */
  1368. desc->ptr[0] = zero_entry;
  1369. /* hash context in */
  1370. if (!req_ctx->first || req_ctx->swinit) {
  1371. map_single_talitos_ptr(dev, &desc->ptr[1],
  1372. req_ctx->hw_context_size,
  1373. (char *)req_ctx->hw_context, 0,
  1374. DMA_TO_DEVICE);
  1375. req_ctx->swinit = 0;
  1376. } else {
  1377. desc->ptr[1] = zero_entry;
  1378. /* Indicate next op is not the first. */
  1379. req_ctx->first = 0;
  1380. }
  1381. /* HMAC key */
  1382. if (ctx->keylen)
  1383. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1384. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1385. else
  1386. desc->ptr[2] = zero_entry;
  1387. /*
  1388. * data in
  1389. */
  1390. desc->ptr[3].len = cpu_to_be16(length);
  1391. desc->ptr[3].j_extent = 0;
  1392. sg_count = talitos_map_sg(dev, req_ctx->psrc,
  1393. edesc->src_nents ? : 1,
  1394. DMA_TO_DEVICE, edesc->src_chained);
  1395. if (sg_count == 1) {
  1396. to_talitos_ptr(&desc->ptr[3], sg_dma_address(req_ctx->psrc));
  1397. } else {
  1398. sg_count = sg_to_link_tbl(req_ctx->psrc, sg_count, length,
  1399. &edesc->link_tbl[0]);
  1400. if (sg_count > 1) {
  1401. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1402. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1403. dma_sync_single_for_device(ctx->dev,
  1404. edesc->dma_link_tbl,
  1405. edesc->dma_len,
  1406. DMA_BIDIRECTIONAL);
  1407. } else {
  1408. /* Only one segment now, so no link tbl needed */
  1409. to_talitos_ptr(&desc->ptr[3],
  1410. sg_dma_address(req_ctx->psrc));
  1411. }
  1412. }
  1413. /* fifth DWORD empty */
  1414. desc->ptr[4] = zero_entry;
  1415. /* hash/HMAC out -or- hash context out */
  1416. if (req_ctx->last)
  1417. map_single_talitos_ptr(dev, &desc->ptr[5],
  1418. crypto_ahash_digestsize(tfm),
  1419. areq->result, 0, DMA_FROM_DEVICE);
  1420. else
  1421. map_single_talitos_ptr(dev, &desc->ptr[5],
  1422. req_ctx->hw_context_size,
  1423. req_ctx->hw_context, 0, DMA_FROM_DEVICE);
  1424. /* last DWORD empty */
  1425. desc->ptr[6] = zero_entry;
  1426. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1427. if (ret != -EINPROGRESS) {
  1428. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1429. kfree(edesc);
  1430. }
  1431. return ret;
  1432. }
  1433. static struct talitos_edesc *ahash_edesc_alloc(struct ahash_request *areq,
  1434. unsigned int nbytes)
  1435. {
  1436. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1437. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1438. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1439. return talitos_edesc_alloc(ctx->dev, NULL, req_ctx->psrc, NULL, NULL, 0,
  1440. nbytes, 0, 0, 0, areq->base.flags);
  1441. }
  1442. static int ahash_init(struct ahash_request *areq)
  1443. {
  1444. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1445. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1446. /* Initialize the context */
  1447. req_ctx->nbuf = 0;
  1448. req_ctx->first = 1; /* first indicates h/w must init its context */
  1449. req_ctx->swinit = 0; /* assume h/w init of context */
  1450. req_ctx->hw_context_size =
  1451. (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
  1452. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  1453. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  1454. return 0;
  1455. }
  1456. /*
  1457. * on h/w without explicit sha224 support, we initialize h/w context
  1458. * manually with sha224 constants, and tell it to run sha256.
  1459. */
  1460. static int ahash_init_sha224_swinit(struct ahash_request *areq)
  1461. {
  1462. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1463. ahash_init(areq);
  1464. req_ctx->swinit = 1;/* prevent h/w initting context with sha256 values*/
  1465. req_ctx->hw_context[0] = SHA224_H0;
  1466. req_ctx->hw_context[1] = SHA224_H1;
  1467. req_ctx->hw_context[2] = SHA224_H2;
  1468. req_ctx->hw_context[3] = SHA224_H3;
  1469. req_ctx->hw_context[4] = SHA224_H4;
  1470. req_ctx->hw_context[5] = SHA224_H5;
  1471. req_ctx->hw_context[6] = SHA224_H6;
  1472. req_ctx->hw_context[7] = SHA224_H7;
  1473. /* init 64-bit count */
  1474. req_ctx->hw_context[8] = 0;
  1475. req_ctx->hw_context[9] = 0;
  1476. return 0;
  1477. }
  1478. static int ahash_process_req(struct ahash_request *areq, unsigned int nbytes)
  1479. {
  1480. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1481. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1482. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1483. struct talitos_edesc *edesc;
  1484. unsigned int blocksize =
  1485. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1486. unsigned int nbytes_to_hash;
  1487. unsigned int to_hash_later;
  1488. unsigned int nsg;
  1489. bool chained;
  1490. if (!req_ctx->last && (nbytes + req_ctx->nbuf <= blocksize)) {
  1491. /* Buffer up to one whole block */
  1492. sg_copy_to_buffer(areq->src,
  1493. sg_count(areq->src, nbytes, &chained),
  1494. req_ctx->buf + req_ctx->nbuf, nbytes);
  1495. req_ctx->nbuf += nbytes;
  1496. return 0;
  1497. }
  1498. /* At least (blocksize + 1) bytes are available to hash */
  1499. nbytes_to_hash = nbytes + req_ctx->nbuf;
  1500. to_hash_later = nbytes_to_hash & (blocksize - 1);
  1501. if (req_ctx->last)
  1502. to_hash_later = 0;
  1503. else if (to_hash_later)
  1504. /* There is a partial block. Hash the full block(s) now */
  1505. nbytes_to_hash -= to_hash_later;
  1506. else {
  1507. /* Keep one block buffered */
  1508. nbytes_to_hash -= blocksize;
  1509. to_hash_later = blocksize;
  1510. }
  1511. /* Chain in any previously buffered data */
  1512. if (req_ctx->nbuf) {
  1513. nsg = (req_ctx->nbuf < nbytes_to_hash) ? 2 : 1;
  1514. sg_init_table(req_ctx->bufsl, nsg);
  1515. sg_set_buf(req_ctx->bufsl, req_ctx->buf, req_ctx->nbuf);
  1516. if (nsg > 1)
  1517. scatterwalk_sg_chain(req_ctx->bufsl, 2, areq->src);
  1518. req_ctx->psrc = req_ctx->bufsl;
  1519. } else
  1520. req_ctx->psrc = areq->src;
  1521. if (to_hash_later) {
  1522. int nents = sg_count(areq->src, nbytes, &chained);
  1523. sg_copy_end_to_buffer(areq->src, nents,
  1524. req_ctx->bufnext,
  1525. to_hash_later,
  1526. nbytes - to_hash_later);
  1527. }
  1528. req_ctx->to_hash_later = to_hash_later;
  1529. /* Allocate extended descriptor */
  1530. edesc = ahash_edesc_alloc(areq, nbytes_to_hash);
  1531. if (IS_ERR(edesc))
  1532. return PTR_ERR(edesc);
  1533. edesc->desc.hdr = ctx->desc_hdr_template;
  1534. /* On last one, request SEC to pad; otherwise continue */
  1535. if (req_ctx->last)
  1536. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_PAD;
  1537. else
  1538. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_CONT;
  1539. /* request SEC to INIT hash. */
  1540. if (req_ctx->first && !req_ctx->swinit)
  1541. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_INIT;
  1542. /* When the tfm context has a keylen, it's an HMAC.
  1543. * A first or last (ie. not middle) descriptor must request HMAC.
  1544. */
  1545. if (ctx->keylen && (req_ctx->first || req_ctx->last))
  1546. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_HMAC;
  1547. return common_nonsnoop_hash(edesc, areq, nbytes_to_hash,
  1548. ahash_done);
  1549. }
  1550. static int ahash_update(struct ahash_request *areq)
  1551. {
  1552. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1553. req_ctx->last = 0;
  1554. return ahash_process_req(areq, areq->nbytes);
  1555. }
  1556. static int ahash_final(struct ahash_request *areq)
  1557. {
  1558. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1559. req_ctx->last = 1;
  1560. return ahash_process_req(areq, 0);
  1561. }
  1562. static int ahash_finup(struct ahash_request *areq)
  1563. {
  1564. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1565. req_ctx->last = 1;
  1566. return ahash_process_req(areq, areq->nbytes);
  1567. }
  1568. static int ahash_digest(struct ahash_request *areq)
  1569. {
  1570. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1571. struct crypto_ahash *ahash = crypto_ahash_reqtfm(areq);
  1572. ahash->init(areq);
  1573. req_ctx->last = 1;
  1574. return ahash_process_req(areq, areq->nbytes);
  1575. }
  1576. struct keyhash_result {
  1577. struct completion completion;
  1578. int err;
  1579. };
  1580. static void keyhash_complete(struct crypto_async_request *req, int err)
  1581. {
  1582. struct keyhash_result *res = req->data;
  1583. if (err == -EINPROGRESS)
  1584. return;
  1585. res->err = err;
  1586. complete(&res->completion);
  1587. }
  1588. static int keyhash(struct crypto_ahash *tfm, const u8 *key, unsigned int keylen,
  1589. u8 *hash)
  1590. {
  1591. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1592. struct scatterlist sg[1];
  1593. struct ahash_request *req;
  1594. struct keyhash_result hresult;
  1595. int ret;
  1596. init_completion(&hresult.completion);
  1597. req = ahash_request_alloc(tfm, GFP_KERNEL);
  1598. if (!req)
  1599. return -ENOMEM;
  1600. /* Keep tfm keylen == 0 during hash of the long key */
  1601. ctx->keylen = 0;
  1602. ahash_request_set_callback(req, CRYPTO_TFM_REQ_MAY_BACKLOG,
  1603. keyhash_complete, &hresult);
  1604. sg_init_one(&sg[0], key, keylen);
  1605. ahash_request_set_crypt(req, sg, hash, keylen);
  1606. ret = crypto_ahash_digest(req);
  1607. switch (ret) {
  1608. case 0:
  1609. break;
  1610. case -EINPROGRESS:
  1611. case -EBUSY:
  1612. ret = wait_for_completion_interruptible(
  1613. &hresult.completion);
  1614. if (!ret)
  1615. ret = hresult.err;
  1616. break;
  1617. default:
  1618. break;
  1619. }
  1620. ahash_request_free(req);
  1621. return ret;
  1622. }
  1623. static int ahash_setkey(struct crypto_ahash *tfm, const u8 *key,
  1624. unsigned int keylen)
  1625. {
  1626. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1627. unsigned int blocksize =
  1628. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1629. unsigned int digestsize = crypto_ahash_digestsize(tfm);
  1630. unsigned int keysize = keylen;
  1631. u8 hash[SHA512_DIGEST_SIZE];
  1632. int ret;
  1633. if (keylen <= blocksize)
  1634. memcpy(ctx->key, key, keysize);
  1635. else {
  1636. /* Must get the hash of the long key */
  1637. ret = keyhash(tfm, key, keylen, hash);
  1638. if (ret) {
  1639. crypto_ahash_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
  1640. return -EINVAL;
  1641. }
  1642. keysize = digestsize;
  1643. memcpy(ctx->key, hash, digestsize);
  1644. }
  1645. ctx->keylen = keysize;
  1646. return 0;
  1647. }
  1648. struct talitos_alg_template {
  1649. u32 type;
  1650. union {
  1651. struct crypto_alg crypto;
  1652. struct ahash_alg hash;
  1653. } alg;
  1654. __be32 desc_hdr_template;
  1655. };
  1656. static struct talitos_alg_template driver_algs[] = {
  1657. /* AEAD algorithms. These use a single-pass ipsec_esp descriptor */
  1658. { .type = CRYPTO_ALG_TYPE_AEAD,
  1659. .alg.crypto = {
  1660. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1661. .cra_driver_name = "authenc-hmac-sha1-cbc-aes-talitos",
  1662. .cra_blocksize = AES_BLOCK_SIZE,
  1663. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1664. .cra_aead = {
  1665. .ivsize = AES_BLOCK_SIZE,
  1666. .maxauthsize = SHA1_DIGEST_SIZE,
  1667. }
  1668. },
  1669. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1670. DESC_HDR_SEL0_AESU |
  1671. DESC_HDR_MODE0_AESU_CBC |
  1672. DESC_HDR_SEL1_MDEUA |
  1673. DESC_HDR_MODE1_MDEU_INIT |
  1674. DESC_HDR_MODE1_MDEU_PAD |
  1675. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1676. },
  1677. { .type = CRYPTO_ALG_TYPE_AEAD,
  1678. .alg.crypto = {
  1679. .cra_name = "authenc(hmac(sha1),cbc(des3_ede))",
  1680. .cra_driver_name = "authenc-hmac-sha1-cbc-3des-talitos",
  1681. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1682. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1683. .cra_aead = {
  1684. .ivsize = DES3_EDE_BLOCK_SIZE,
  1685. .maxauthsize = SHA1_DIGEST_SIZE,
  1686. }
  1687. },
  1688. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1689. DESC_HDR_SEL0_DEU |
  1690. DESC_HDR_MODE0_DEU_CBC |
  1691. DESC_HDR_MODE0_DEU_3DES |
  1692. DESC_HDR_SEL1_MDEUA |
  1693. DESC_HDR_MODE1_MDEU_INIT |
  1694. DESC_HDR_MODE1_MDEU_PAD |
  1695. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1696. },
  1697. { .type = CRYPTO_ALG_TYPE_AEAD,
  1698. .alg.crypto = {
  1699. .cra_name = "authenc(hmac(sha224),cbc(aes))",
  1700. .cra_driver_name = "authenc-hmac-sha224-cbc-aes-talitos",
  1701. .cra_blocksize = AES_BLOCK_SIZE,
  1702. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1703. .cra_aead = {
  1704. .ivsize = AES_BLOCK_SIZE,
  1705. .maxauthsize = SHA224_DIGEST_SIZE,
  1706. }
  1707. },
  1708. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1709. DESC_HDR_SEL0_AESU |
  1710. DESC_HDR_MODE0_AESU_CBC |
  1711. DESC_HDR_SEL1_MDEUA |
  1712. DESC_HDR_MODE1_MDEU_INIT |
  1713. DESC_HDR_MODE1_MDEU_PAD |
  1714. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  1715. },
  1716. { .type = CRYPTO_ALG_TYPE_AEAD,
  1717. .alg.crypto = {
  1718. .cra_name = "authenc(hmac(sha224),cbc(des3_ede))",
  1719. .cra_driver_name = "authenc-hmac-sha224-cbc-3des-talitos",
  1720. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1721. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1722. .cra_aead = {
  1723. .ivsize = DES3_EDE_BLOCK_SIZE,
  1724. .maxauthsize = SHA224_DIGEST_SIZE,
  1725. }
  1726. },
  1727. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1728. DESC_HDR_SEL0_DEU |
  1729. DESC_HDR_MODE0_DEU_CBC |
  1730. DESC_HDR_MODE0_DEU_3DES |
  1731. DESC_HDR_SEL1_MDEUA |
  1732. DESC_HDR_MODE1_MDEU_INIT |
  1733. DESC_HDR_MODE1_MDEU_PAD |
  1734. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  1735. },
  1736. { .type = CRYPTO_ALG_TYPE_AEAD,
  1737. .alg.crypto = {
  1738. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  1739. .cra_driver_name = "authenc-hmac-sha256-cbc-aes-talitos",
  1740. .cra_blocksize = AES_BLOCK_SIZE,
  1741. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1742. .cra_aead = {
  1743. .ivsize = AES_BLOCK_SIZE,
  1744. .maxauthsize = SHA256_DIGEST_SIZE,
  1745. }
  1746. },
  1747. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1748. DESC_HDR_SEL0_AESU |
  1749. DESC_HDR_MODE0_AESU_CBC |
  1750. DESC_HDR_SEL1_MDEUA |
  1751. DESC_HDR_MODE1_MDEU_INIT |
  1752. DESC_HDR_MODE1_MDEU_PAD |
  1753. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1754. },
  1755. { .type = CRYPTO_ALG_TYPE_AEAD,
  1756. .alg.crypto = {
  1757. .cra_name = "authenc(hmac(sha256),cbc(des3_ede))",
  1758. .cra_driver_name = "authenc-hmac-sha256-cbc-3des-talitos",
  1759. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1760. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1761. .cra_aead = {
  1762. .ivsize = DES3_EDE_BLOCK_SIZE,
  1763. .maxauthsize = SHA256_DIGEST_SIZE,
  1764. }
  1765. },
  1766. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1767. DESC_HDR_SEL0_DEU |
  1768. DESC_HDR_MODE0_DEU_CBC |
  1769. DESC_HDR_MODE0_DEU_3DES |
  1770. DESC_HDR_SEL1_MDEUA |
  1771. DESC_HDR_MODE1_MDEU_INIT |
  1772. DESC_HDR_MODE1_MDEU_PAD |
  1773. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1774. },
  1775. { .type = CRYPTO_ALG_TYPE_AEAD,
  1776. .alg.crypto = {
  1777. .cra_name = "authenc(hmac(sha384),cbc(aes))",
  1778. .cra_driver_name = "authenc-hmac-sha384-cbc-aes-talitos",
  1779. .cra_blocksize = AES_BLOCK_SIZE,
  1780. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1781. .cra_aead = {
  1782. .ivsize = AES_BLOCK_SIZE,
  1783. .maxauthsize = SHA384_DIGEST_SIZE,
  1784. }
  1785. },
  1786. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1787. DESC_HDR_SEL0_AESU |
  1788. DESC_HDR_MODE0_AESU_CBC |
  1789. DESC_HDR_SEL1_MDEUB |
  1790. DESC_HDR_MODE1_MDEU_INIT |
  1791. DESC_HDR_MODE1_MDEU_PAD |
  1792. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  1793. },
  1794. { .type = CRYPTO_ALG_TYPE_AEAD,
  1795. .alg.crypto = {
  1796. .cra_name = "authenc(hmac(sha384),cbc(des3_ede))",
  1797. .cra_driver_name = "authenc-hmac-sha384-cbc-3des-talitos",
  1798. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1799. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1800. .cra_aead = {
  1801. .ivsize = DES3_EDE_BLOCK_SIZE,
  1802. .maxauthsize = SHA384_DIGEST_SIZE,
  1803. }
  1804. },
  1805. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1806. DESC_HDR_SEL0_DEU |
  1807. DESC_HDR_MODE0_DEU_CBC |
  1808. DESC_HDR_MODE0_DEU_3DES |
  1809. DESC_HDR_SEL1_MDEUB |
  1810. DESC_HDR_MODE1_MDEU_INIT |
  1811. DESC_HDR_MODE1_MDEU_PAD |
  1812. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  1813. },
  1814. { .type = CRYPTO_ALG_TYPE_AEAD,
  1815. .alg.crypto = {
  1816. .cra_name = "authenc(hmac(sha512),cbc(aes))",
  1817. .cra_driver_name = "authenc-hmac-sha512-cbc-aes-talitos",
  1818. .cra_blocksize = AES_BLOCK_SIZE,
  1819. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1820. .cra_aead = {
  1821. .ivsize = AES_BLOCK_SIZE,
  1822. .maxauthsize = SHA512_DIGEST_SIZE,
  1823. }
  1824. },
  1825. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1826. DESC_HDR_SEL0_AESU |
  1827. DESC_HDR_MODE0_AESU_CBC |
  1828. DESC_HDR_SEL1_MDEUB |
  1829. DESC_HDR_MODE1_MDEU_INIT |
  1830. DESC_HDR_MODE1_MDEU_PAD |
  1831. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  1832. },
  1833. { .type = CRYPTO_ALG_TYPE_AEAD,
  1834. .alg.crypto = {
  1835. .cra_name = "authenc(hmac(sha512),cbc(des3_ede))",
  1836. .cra_driver_name = "authenc-hmac-sha512-cbc-3des-talitos",
  1837. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1838. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1839. .cra_aead = {
  1840. .ivsize = DES3_EDE_BLOCK_SIZE,
  1841. .maxauthsize = SHA512_DIGEST_SIZE,
  1842. }
  1843. },
  1844. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1845. DESC_HDR_SEL0_DEU |
  1846. DESC_HDR_MODE0_DEU_CBC |
  1847. DESC_HDR_MODE0_DEU_3DES |
  1848. DESC_HDR_SEL1_MDEUB |
  1849. DESC_HDR_MODE1_MDEU_INIT |
  1850. DESC_HDR_MODE1_MDEU_PAD |
  1851. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  1852. },
  1853. { .type = CRYPTO_ALG_TYPE_AEAD,
  1854. .alg.crypto = {
  1855. .cra_name = "authenc(hmac(md5),cbc(aes))",
  1856. .cra_driver_name = "authenc-hmac-md5-cbc-aes-talitos",
  1857. .cra_blocksize = AES_BLOCK_SIZE,
  1858. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1859. .cra_aead = {
  1860. .ivsize = AES_BLOCK_SIZE,
  1861. .maxauthsize = MD5_DIGEST_SIZE,
  1862. }
  1863. },
  1864. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1865. DESC_HDR_SEL0_AESU |
  1866. DESC_HDR_MODE0_AESU_CBC |
  1867. DESC_HDR_SEL1_MDEUA |
  1868. DESC_HDR_MODE1_MDEU_INIT |
  1869. DESC_HDR_MODE1_MDEU_PAD |
  1870. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1871. },
  1872. { .type = CRYPTO_ALG_TYPE_AEAD,
  1873. .alg.crypto = {
  1874. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  1875. .cra_driver_name = "authenc-hmac-md5-cbc-3des-talitos",
  1876. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1877. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1878. .cra_aead = {
  1879. .ivsize = DES3_EDE_BLOCK_SIZE,
  1880. .maxauthsize = MD5_DIGEST_SIZE,
  1881. }
  1882. },
  1883. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1884. DESC_HDR_SEL0_DEU |
  1885. DESC_HDR_MODE0_DEU_CBC |
  1886. DESC_HDR_MODE0_DEU_3DES |
  1887. DESC_HDR_SEL1_MDEUA |
  1888. DESC_HDR_MODE1_MDEU_INIT |
  1889. DESC_HDR_MODE1_MDEU_PAD |
  1890. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1891. },
  1892. /* ABLKCIPHER algorithms. */
  1893. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1894. .alg.crypto = {
  1895. .cra_name = "cbc(aes)",
  1896. .cra_driver_name = "cbc-aes-talitos",
  1897. .cra_blocksize = AES_BLOCK_SIZE,
  1898. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1899. CRYPTO_ALG_ASYNC,
  1900. .cra_ablkcipher = {
  1901. .min_keysize = AES_MIN_KEY_SIZE,
  1902. .max_keysize = AES_MAX_KEY_SIZE,
  1903. .ivsize = AES_BLOCK_SIZE,
  1904. }
  1905. },
  1906. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1907. DESC_HDR_SEL0_AESU |
  1908. DESC_HDR_MODE0_AESU_CBC,
  1909. },
  1910. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1911. .alg.crypto = {
  1912. .cra_name = "cbc(des3_ede)",
  1913. .cra_driver_name = "cbc-3des-talitos",
  1914. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1915. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1916. CRYPTO_ALG_ASYNC,
  1917. .cra_ablkcipher = {
  1918. .min_keysize = DES3_EDE_KEY_SIZE,
  1919. .max_keysize = DES3_EDE_KEY_SIZE,
  1920. .ivsize = DES3_EDE_BLOCK_SIZE,
  1921. }
  1922. },
  1923. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1924. DESC_HDR_SEL0_DEU |
  1925. DESC_HDR_MODE0_DEU_CBC |
  1926. DESC_HDR_MODE0_DEU_3DES,
  1927. },
  1928. /* AHASH algorithms. */
  1929. { .type = CRYPTO_ALG_TYPE_AHASH,
  1930. .alg.hash = {
  1931. .halg.digestsize = MD5_DIGEST_SIZE,
  1932. .halg.base = {
  1933. .cra_name = "md5",
  1934. .cra_driver_name = "md5-talitos",
  1935. .cra_blocksize = MD5_BLOCK_SIZE,
  1936. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1937. CRYPTO_ALG_ASYNC,
  1938. }
  1939. },
  1940. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1941. DESC_HDR_SEL0_MDEUA |
  1942. DESC_HDR_MODE0_MDEU_MD5,
  1943. },
  1944. { .type = CRYPTO_ALG_TYPE_AHASH,
  1945. .alg.hash = {
  1946. .halg.digestsize = SHA1_DIGEST_SIZE,
  1947. .halg.base = {
  1948. .cra_name = "sha1",
  1949. .cra_driver_name = "sha1-talitos",
  1950. .cra_blocksize = SHA1_BLOCK_SIZE,
  1951. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1952. CRYPTO_ALG_ASYNC,
  1953. }
  1954. },
  1955. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1956. DESC_HDR_SEL0_MDEUA |
  1957. DESC_HDR_MODE0_MDEU_SHA1,
  1958. },
  1959. { .type = CRYPTO_ALG_TYPE_AHASH,
  1960. .alg.hash = {
  1961. .halg.digestsize = SHA224_DIGEST_SIZE,
  1962. .halg.base = {
  1963. .cra_name = "sha224",
  1964. .cra_driver_name = "sha224-talitos",
  1965. .cra_blocksize = SHA224_BLOCK_SIZE,
  1966. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1967. CRYPTO_ALG_ASYNC,
  1968. }
  1969. },
  1970. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1971. DESC_HDR_SEL0_MDEUA |
  1972. DESC_HDR_MODE0_MDEU_SHA224,
  1973. },
  1974. { .type = CRYPTO_ALG_TYPE_AHASH,
  1975. .alg.hash = {
  1976. .halg.digestsize = SHA256_DIGEST_SIZE,
  1977. .halg.base = {
  1978. .cra_name = "sha256",
  1979. .cra_driver_name = "sha256-talitos",
  1980. .cra_blocksize = SHA256_BLOCK_SIZE,
  1981. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1982. CRYPTO_ALG_ASYNC,
  1983. }
  1984. },
  1985. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1986. DESC_HDR_SEL0_MDEUA |
  1987. DESC_HDR_MODE0_MDEU_SHA256,
  1988. },
  1989. { .type = CRYPTO_ALG_TYPE_AHASH,
  1990. .alg.hash = {
  1991. .halg.digestsize = SHA384_DIGEST_SIZE,
  1992. .halg.base = {
  1993. .cra_name = "sha384",
  1994. .cra_driver_name = "sha384-talitos",
  1995. .cra_blocksize = SHA384_BLOCK_SIZE,
  1996. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1997. CRYPTO_ALG_ASYNC,
  1998. }
  1999. },
  2000. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2001. DESC_HDR_SEL0_MDEUB |
  2002. DESC_HDR_MODE0_MDEUB_SHA384,
  2003. },
  2004. { .type = CRYPTO_ALG_TYPE_AHASH,
  2005. .alg.hash = {
  2006. .halg.digestsize = SHA512_DIGEST_SIZE,
  2007. .halg.base = {
  2008. .cra_name = "sha512",
  2009. .cra_driver_name = "sha512-talitos",
  2010. .cra_blocksize = SHA512_BLOCK_SIZE,
  2011. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2012. CRYPTO_ALG_ASYNC,
  2013. }
  2014. },
  2015. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2016. DESC_HDR_SEL0_MDEUB |
  2017. DESC_HDR_MODE0_MDEUB_SHA512,
  2018. },
  2019. { .type = CRYPTO_ALG_TYPE_AHASH,
  2020. .alg.hash = {
  2021. .halg.digestsize = MD5_DIGEST_SIZE,
  2022. .halg.base = {
  2023. .cra_name = "hmac(md5)",
  2024. .cra_driver_name = "hmac-md5-talitos",
  2025. .cra_blocksize = MD5_BLOCK_SIZE,
  2026. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2027. CRYPTO_ALG_ASYNC,
  2028. }
  2029. },
  2030. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2031. DESC_HDR_SEL0_MDEUA |
  2032. DESC_HDR_MODE0_MDEU_MD5,
  2033. },
  2034. { .type = CRYPTO_ALG_TYPE_AHASH,
  2035. .alg.hash = {
  2036. .halg.digestsize = SHA1_DIGEST_SIZE,
  2037. .halg.base = {
  2038. .cra_name = "hmac(sha1)",
  2039. .cra_driver_name = "hmac-sha1-talitos",
  2040. .cra_blocksize = SHA1_BLOCK_SIZE,
  2041. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2042. CRYPTO_ALG_ASYNC,
  2043. }
  2044. },
  2045. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2046. DESC_HDR_SEL0_MDEUA |
  2047. DESC_HDR_MODE0_MDEU_SHA1,
  2048. },
  2049. { .type = CRYPTO_ALG_TYPE_AHASH,
  2050. .alg.hash = {
  2051. .halg.digestsize = SHA224_DIGEST_SIZE,
  2052. .halg.base = {
  2053. .cra_name = "hmac(sha224)",
  2054. .cra_driver_name = "hmac-sha224-talitos",
  2055. .cra_blocksize = SHA224_BLOCK_SIZE,
  2056. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2057. CRYPTO_ALG_ASYNC,
  2058. }
  2059. },
  2060. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2061. DESC_HDR_SEL0_MDEUA |
  2062. DESC_HDR_MODE0_MDEU_SHA224,
  2063. },
  2064. { .type = CRYPTO_ALG_TYPE_AHASH,
  2065. .alg.hash = {
  2066. .halg.digestsize = SHA256_DIGEST_SIZE,
  2067. .halg.base = {
  2068. .cra_name = "hmac(sha256)",
  2069. .cra_driver_name = "hmac-sha256-talitos",
  2070. .cra_blocksize = SHA256_BLOCK_SIZE,
  2071. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2072. CRYPTO_ALG_ASYNC,
  2073. }
  2074. },
  2075. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2076. DESC_HDR_SEL0_MDEUA |
  2077. DESC_HDR_MODE0_MDEU_SHA256,
  2078. },
  2079. { .type = CRYPTO_ALG_TYPE_AHASH,
  2080. .alg.hash = {
  2081. .halg.digestsize = SHA384_DIGEST_SIZE,
  2082. .halg.base = {
  2083. .cra_name = "hmac(sha384)",
  2084. .cra_driver_name = "hmac-sha384-talitos",
  2085. .cra_blocksize = SHA384_BLOCK_SIZE,
  2086. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2087. CRYPTO_ALG_ASYNC,
  2088. }
  2089. },
  2090. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2091. DESC_HDR_SEL0_MDEUB |
  2092. DESC_HDR_MODE0_MDEUB_SHA384,
  2093. },
  2094. { .type = CRYPTO_ALG_TYPE_AHASH,
  2095. .alg.hash = {
  2096. .halg.digestsize = SHA512_DIGEST_SIZE,
  2097. .halg.base = {
  2098. .cra_name = "hmac(sha512)",
  2099. .cra_driver_name = "hmac-sha512-talitos",
  2100. .cra_blocksize = SHA512_BLOCK_SIZE,
  2101. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2102. CRYPTO_ALG_ASYNC,
  2103. }
  2104. },
  2105. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2106. DESC_HDR_SEL0_MDEUB |
  2107. DESC_HDR_MODE0_MDEUB_SHA512,
  2108. }
  2109. };
  2110. struct talitos_crypto_alg {
  2111. struct list_head entry;
  2112. struct device *dev;
  2113. struct talitos_alg_template algt;
  2114. };
  2115. static int talitos_cra_init(struct crypto_tfm *tfm)
  2116. {
  2117. struct crypto_alg *alg = tfm->__crt_alg;
  2118. struct talitos_crypto_alg *talitos_alg;
  2119. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2120. struct talitos_private *priv;
  2121. if ((alg->cra_flags & CRYPTO_ALG_TYPE_MASK) == CRYPTO_ALG_TYPE_AHASH)
  2122. talitos_alg = container_of(__crypto_ahash_alg(alg),
  2123. struct talitos_crypto_alg,
  2124. algt.alg.hash);
  2125. else
  2126. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  2127. algt.alg.crypto);
  2128. /* update context with ptr to dev */
  2129. ctx->dev = talitos_alg->dev;
  2130. /* assign SEC channel to tfm in round-robin fashion */
  2131. priv = dev_get_drvdata(ctx->dev);
  2132. ctx->ch = atomic_inc_return(&priv->last_chan) &
  2133. (priv->num_channels - 1);
  2134. /* copy descriptor header template value */
  2135. ctx->desc_hdr_template = talitos_alg->algt.desc_hdr_template;
  2136. /* select done notification */
  2137. ctx->desc_hdr_template |= DESC_HDR_DONE_NOTIFY;
  2138. return 0;
  2139. }
  2140. static int talitos_cra_init_aead(struct crypto_tfm *tfm)
  2141. {
  2142. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2143. talitos_cra_init(tfm);
  2144. /* random first IV */
  2145. get_random_bytes(ctx->iv, TALITOS_MAX_IV_LENGTH);
  2146. return 0;
  2147. }
  2148. static int talitos_cra_init_ahash(struct crypto_tfm *tfm)
  2149. {
  2150. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2151. talitos_cra_init(tfm);
  2152. ctx->keylen = 0;
  2153. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  2154. sizeof(struct talitos_ahash_req_ctx));
  2155. return 0;
  2156. }
  2157. /*
  2158. * given the alg's descriptor header template, determine whether descriptor
  2159. * type and primary/secondary execution units required match the hw
  2160. * capabilities description provided in the device tree node.
  2161. */
  2162. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  2163. {
  2164. struct talitos_private *priv = dev_get_drvdata(dev);
  2165. int ret;
  2166. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  2167. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  2168. if (SECONDARY_EU(desc_hdr_template))
  2169. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  2170. & priv->exec_units);
  2171. return ret;
  2172. }
  2173. static int talitos_remove(struct platform_device *ofdev)
  2174. {
  2175. struct device *dev = &ofdev->dev;
  2176. struct talitos_private *priv = dev_get_drvdata(dev);
  2177. struct talitos_crypto_alg *t_alg, *n;
  2178. int i;
  2179. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  2180. switch (t_alg->algt.type) {
  2181. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2182. case CRYPTO_ALG_TYPE_AEAD:
  2183. crypto_unregister_alg(&t_alg->algt.alg.crypto);
  2184. break;
  2185. case CRYPTO_ALG_TYPE_AHASH:
  2186. crypto_unregister_ahash(&t_alg->algt.alg.hash);
  2187. break;
  2188. }
  2189. list_del(&t_alg->entry);
  2190. kfree(t_alg);
  2191. }
  2192. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  2193. talitos_unregister_rng(dev);
  2194. for (i = 0; i < priv->num_channels; i++)
  2195. kfree(priv->chan[i].fifo);
  2196. kfree(priv->chan);
  2197. for (i = 0; i < 2; i++)
  2198. if (priv->irq[i]) {
  2199. free_irq(priv->irq[i], dev);
  2200. irq_dispose_mapping(priv->irq[i]);
  2201. }
  2202. tasklet_kill(&priv->done_task[0]);
  2203. if (priv->irq[1])
  2204. tasklet_kill(&priv->done_task[1]);
  2205. iounmap(priv->reg);
  2206. dev_set_drvdata(dev, NULL);
  2207. kfree(priv);
  2208. return 0;
  2209. }
  2210. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  2211. struct talitos_alg_template
  2212. *template)
  2213. {
  2214. struct talitos_private *priv = dev_get_drvdata(dev);
  2215. struct talitos_crypto_alg *t_alg;
  2216. struct crypto_alg *alg;
  2217. t_alg = kzalloc(sizeof(struct talitos_crypto_alg), GFP_KERNEL);
  2218. if (!t_alg)
  2219. return ERR_PTR(-ENOMEM);
  2220. t_alg->algt = *template;
  2221. switch (t_alg->algt.type) {
  2222. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2223. alg = &t_alg->algt.alg.crypto;
  2224. alg->cra_init = talitos_cra_init;
  2225. alg->cra_type = &crypto_ablkcipher_type;
  2226. alg->cra_ablkcipher.setkey = ablkcipher_setkey;
  2227. alg->cra_ablkcipher.encrypt = ablkcipher_encrypt;
  2228. alg->cra_ablkcipher.decrypt = ablkcipher_decrypt;
  2229. alg->cra_ablkcipher.geniv = "eseqiv";
  2230. break;
  2231. case CRYPTO_ALG_TYPE_AEAD:
  2232. alg = &t_alg->algt.alg.crypto;
  2233. alg->cra_init = talitos_cra_init_aead;
  2234. alg->cra_type = &crypto_aead_type;
  2235. alg->cra_aead.setkey = aead_setkey;
  2236. alg->cra_aead.setauthsize = aead_setauthsize;
  2237. alg->cra_aead.encrypt = aead_encrypt;
  2238. alg->cra_aead.decrypt = aead_decrypt;
  2239. alg->cra_aead.givencrypt = aead_givencrypt;
  2240. alg->cra_aead.geniv = "<built-in>";
  2241. break;
  2242. case CRYPTO_ALG_TYPE_AHASH:
  2243. alg = &t_alg->algt.alg.hash.halg.base;
  2244. alg->cra_init = talitos_cra_init_ahash;
  2245. alg->cra_type = &crypto_ahash_type;
  2246. t_alg->algt.alg.hash.init = ahash_init;
  2247. t_alg->algt.alg.hash.update = ahash_update;
  2248. t_alg->algt.alg.hash.final = ahash_final;
  2249. t_alg->algt.alg.hash.finup = ahash_finup;
  2250. t_alg->algt.alg.hash.digest = ahash_digest;
  2251. t_alg->algt.alg.hash.setkey = ahash_setkey;
  2252. if (!(priv->features & TALITOS_FTR_HMAC_OK) &&
  2253. !strncmp(alg->cra_name, "hmac", 4)) {
  2254. kfree(t_alg);
  2255. return ERR_PTR(-ENOTSUPP);
  2256. }
  2257. if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
  2258. (!strcmp(alg->cra_name, "sha224") ||
  2259. !strcmp(alg->cra_name, "hmac(sha224)"))) {
  2260. t_alg->algt.alg.hash.init = ahash_init_sha224_swinit;
  2261. t_alg->algt.desc_hdr_template =
  2262. DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2263. DESC_HDR_SEL0_MDEUA |
  2264. DESC_HDR_MODE0_MDEU_SHA256;
  2265. }
  2266. break;
  2267. default:
  2268. dev_err(dev, "unknown algorithm type %d\n", t_alg->algt.type);
  2269. return ERR_PTR(-EINVAL);
  2270. }
  2271. alg->cra_module = THIS_MODULE;
  2272. alg->cra_priority = TALITOS_CRA_PRIORITY;
  2273. alg->cra_alignmask = 0;
  2274. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  2275. alg->cra_flags |= CRYPTO_ALG_KERN_DRIVER_ONLY;
  2276. t_alg->dev = dev;
  2277. return t_alg;
  2278. }
  2279. static int talitos_probe_irq(struct platform_device *ofdev)
  2280. {
  2281. struct device *dev = &ofdev->dev;
  2282. struct device_node *np = ofdev->dev.of_node;
  2283. struct talitos_private *priv = dev_get_drvdata(dev);
  2284. int err;
  2285. priv->irq[0] = irq_of_parse_and_map(np, 0);
  2286. if (!priv->irq[0]) {
  2287. dev_err(dev, "failed to map irq\n");
  2288. return -EINVAL;
  2289. }
  2290. priv->irq[1] = irq_of_parse_and_map(np, 1);
  2291. /* get the primary irq line */
  2292. if (!priv->irq[1]) {
  2293. err = request_irq(priv->irq[0], talitos_interrupt_4ch, 0,
  2294. dev_driver_string(dev), dev);
  2295. goto primary_out;
  2296. }
  2297. err = request_irq(priv->irq[0], talitos_interrupt_ch0_2, 0,
  2298. dev_driver_string(dev), dev);
  2299. if (err)
  2300. goto primary_out;
  2301. /* get the secondary irq line */
  2302. err = request_irq(priv->irq[1], talitos_interrupt_ch1_3, 0,
  2303. dev_driver_string(dev), dev);
  2304. if (err) {
  2305. dev_err(dev, "failed to request secondary irq\n");
  2306. irq_dispose_mapping(priv->irq[1]);
  2307. priv->irq[1] = 0;
  2308. }
  2309. return err;
  2310. primary_out:
  2311. if (err) {
  2312. dev_err(dev, "failed to request primary irq\n");
  2313. irq_dispose_mapping(priv->irq[0]);
  2314. priv->irq[0] = 0;
  2315. }
  2316. return err;
  2317. }
  2318. static int talitos_probe(struct platform_device *ofdev)
  2319. {
  2320. struct device *dev = &ofdev->dev;
  2321. struct device_node *np = ofdev->dev.of_node;
  2322. struct talitos_private *priv;
  2323. const unsigned int *prop;
  2324. int i, err;
  2325. priv = kzalloc(sizeof(struct talitos_private), GFP_KERNEL);
  2326. if (!priv)
  2327. return -ENOMEM;
  2328. dev_set_drvdata(dev, priv);
  2329. priv->ofdev = ofdev;
  2330. spin_lock_init(&priv->reg_lock);
  2331. err = talitos_probe_irq(ofdev);
  2332. if (err)
  2333. goto err_out;
  2334. if (!priv->irq[1]) {
  2335. tasklet_init(&priv->done_task[0], talitos_done_4ch,
  2336. (unsigned long)dev);
  2337. } else {
  2338. tasklet_init(&priv->done_task[0], talitos_done_ch0_2,
  2339. (unsigned long)dev);
  2340. tasklet_init(&priv->done_task[1], talitos_done_ch1_3,
  2341. (unsigned long)dev);
  2342. }
  2343. INIT_LIST_HEAD(&priv->alg_list);
  2344. priv->reg = of_iomap(np, 0);
  2345. if (!priv->reg) {
  2346. dev_err(dev, "failed to of_iomap\n");
  2347. err = -ENOMEM;
  2348. goto err_out;
  2349. }
  2350. /* get SEC version capabilities from device tree */
  2351. prop = of_get_property(np, "fsl,num-channels", NULL);
  2352. if (prop)
  2353. priv->num_channels = *prop;
  2354. prop = of_get_property(np, "fsl,channel-fifo-len", NULL);
  2355. if (prop)
  2356. priv->chfifo_len = *prop;
  2357. prop = of_get_property(np, "fsl,exec-units-mask", NULL);
  2358. if (prop)
  2359. priv->exec_units = *prop;
  2360. prop = of_get_property(np, "fsl,descriptor-types-mask", NULL);
  2361. if (prop)
  2362. priv->desc_types = *prop;
  2363. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  2364. !priv->exec_units || !priv->desc_types) {
  2365. dev_err(dev, "invalid property data in device tree node\n");
  2366. err = -EINVAL;
  2367. goto err_out;
  2368. }
  2369. if (of_device_is_compatible(np, "fsl,sec3.0"))
  2370. priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;
  2371. if (of_device_is_compatible(np, "fsl,sec2.1"))
  2372. priv->features |= TALITOS_FTR_HW_AUTH_CHECK |
  2373. TALITOS_FTR_SHA224_HWINIT |
  2374. TALITOS_FTR_HMAC_OK;
  2375. priv->chan = kzalloc(sizeof(struct talitos_channel) *
  2376. priv->num_channels, GFP_KERNEL);
  2377. if (!priv->chan) {
  2378. dev_err(dev, "failed to allocate channel management space\n");
  2379. err = -ENOMEM;
  2380. goto err_out;
  2381. }
  2382. for (i = 0; i < priv->num_channels; i++) {
  2383. priv->chan[i].reg = priv->reg + TALITOS_CH_STRIDE * (i + 1);
  2384. if (!priv->irq[1] || !(i & 1))
  2385. priv->chan[i].reg += TALITOS_CH_BASE_OFFSET;
  2386. }
  2387. for (i = 0; i < priv->num_channels; i++) {
  2388. spin_lock_init(&priv->chan[i].head_lock);
  2389. spin_lock_init(&priv->chan[i].tail_lock);
  2390. }
  2391. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  2392. for (i = 0; i < priv->num_channels; i++) {
  2393. priv->chan[i].fifo = kzalloc(sizeof(struct talitos_request) *
  2394. priv->fifo_len, GFP_KERNEL);
  2395. if (!priv->chan[i].fifo) {
  2396. dev_err(dev, "failed to allocate request fifo %d\n", i);
  2397. err = -ENOMEM;
  2398. goto err_out;
  2399. }
  2400. }
  2401. for (i = 0; i < priv->num_channels; i++)
  2402. atomic_set(&priv->chan[i].submit_count,
  2403. -(priv->chfifo_len - 1));
  2404. dma_set_mask(dev, DMA_BIT_MASK(36));
  2405. /* reset and initialize the h/w */
  2406. err = init_device(dev);
  2407. if (err) {
  2408. dev_err(dev, "failed to initialize device\n");
  2409. goto err_out;
  2410. }
  2411. /* register the RNG, if available */
  2412. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  2413. err = talitos_register_rng(dev);
  2414. if (err) {
  2415. dev_err(dev, "failed to register hwrng: %d\n", err);
  2416. goto err_out;
  2417. } else
  2418. dev_info(dev, "hwrng\n");
  2419. }
  2420. /* register crypto algorithms the device supports */
  2421. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  2422. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  2423. struct talitos_crypto_alg *t_alg;
  2424. char *name = NULL;
  2425. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  2426. if (IS_ERR(t_alg)) {
  2427. err = PTR_ERR(t_alg);
  2428. if (err == -ENOTSUPP)
  2429. continue;
  2430. goto err_out;
  2431. }
  2432. switch (t_alg->algt.type) {
  2433. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2434. case CRYPTO_ALG_TYPE_AEAD:
  2435. err = crypto_register_alg(
  2436. &t_alg->algt.alg.crypto);
  2437. name = t_alg->algt.alg.crypto.cra_driver_name;
  2438. break;
  2439. case CRYPTO_ALG_TYPE_AHASH:
  2440. err = crypto_register_ahash(
  2441. &t_alg->algt.alg.hash);
  2442. name =
  2443. t_alg->algt.alg.hash.halg.base.cra_driver_name;
  2444. break;
  2445. }
  2446. if (err) {
  2447. dev_err(dev, "%s alg registration failed\n",
  2448. name);
  2449. kfree(t_alg);
  2450. } else
  2451. list_add_tail(&t_alg->entry, &priv->alg_list);
  2452. }
  2453. }
  2454. if (!list_empty(&priv->alg_list))
  2455. dev_info(dev, "%s algorithms registered in /proc/crypto\n",
  2456. (char *)of_get_property(np, "compatible", NULL));
  2457. return 0;
  2458. err_out:
  2459. talitos_remove(ofdev);
  2460. return err;
  2461. }
  2462. static const struct of_device_id talitos_match[] = {
  2463. {
  2464. .compatible = "fsl,sec2.0",
  2465. },
  2466. {},
  2467. };
  2468. MODULE_DEVICE_TABLE(of, talitos_match);
  2469. static struct platform_driver talitos_driver = {
  2470. .driver = {
  2471. .name = "talitos",
  2472. .owner = THIS_MODULE,
  2473. .of_match_table = talitos_match,
  2474. },
  2475. .probe = talitos_probe,
  2476. .remove = talitos_remove,
  2477. };
  2478. module_platform_driver(talitos_driver);
  2479. MODULE_LICENSE("GPL");
  2480. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  2481. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");