omap-sham.c 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for OMAP SHA1/MD5 HW acceleration.
  5. *
  6. * Copyright (c) 2010 Nokia Corporation
  7. * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
  8. * Copyright (c) 2011 Texas Instruments Incorporated
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as published
  12. * by the Free Software Foundation.
  13. *
  14. * Some ideas are from old omap-sha1-md5.c driver.
  15. */
  16. #define pr_fmt(fmt) "%s: " fmt, __func__
  17. #include <linux/err.h>
  18. #include <linux/device.h>
  19. #include <linux/module.h>
  20. #include <linux/init.h>
  21. #include <linux/errno.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/kernel.h>
  24. #include <linux/irq.h>
  25. #include <linux/io.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/scatterlist.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/dmaengine.h>
  30. #include <linux/omap-dma.h>
  31. #include <linux/pm_runtime.h>
  32. #include <linux/of.h>
  33. #include <linux/of_device.h>
  34. #include <linux/of_address.h>
  35. #include <linux/of_irq.h>
  36. #include <linux/delay.h>
  37. #include <linux/crypto.h>
  38. #include <linux/cryptohash.h>
  39. #include <crypto/scatterwalk.h>
  40. #include <crypto/algapi.h>
  41. #include <crypto/sha.h>
  42. #include <crypto/hash.h>
  43. #include <crypto/internal/hash.h>
  44. #define SHA1_MD5_BLOCK_SIZE SHA1_BLOCK_SIZE
  45. #define MD5_DIGEST_SIZE 16
  46. #define DST_MAXBURST 16
  47. #define DMA_MIN (DST_MAXBURST * sizeof(u32))
  48. #define SHA_REG_IDIGEST(dd, x) ((dd)->pdata->idigest_ofs + ((x)*0x04))
  49. #define SHA_REG_DIN(dd, x) ((dd)->pdata->din_ofs + ((x) * 0x04))
  50. #define SHA_REG_DIGCNT(dd) ((dd)->pdata->digcnt_ofs)
  51. #define SHA_REG_ODIGEST(x) (0x00 + ((x) * 0x04))
  52. #define SHA_REG_CTRL 0x18
  53. #define SHA_REG_CTRL_LENGTH (0xFFFFFFFF << 5)
  54. #define SHA_REG_CTRL_CLOSE_HASH (1 << 4)
  55. #define SHA_REG_CTRL_ALGO_CONST (1 << 3)
  56. #define SHA_REG_CTRL_ALGO (1 << 2)
  57. #define SHA_REG_CTRL_INPUT_READY (1 << 1)
  58. #define SHA_REG_CTRL_OUTPUT_READY (1 << 0)
  59. #define SHA_REG_REV(dd) ((dd)->pdata->rev_ofs)
  60. #define SHA_REG_MASK(dd) ((dd)->pdata->mask_ofs)
  61. #define SHA_REG_MASK_DMA_EN (1 << 3)
  62. #define SHA_REG_MASK_IT_EN (1 << 2)
  63. #define SHA_REG_MASK_SOFTRESET (1 << 1)
  64. #define SHA_REG_AUTOIDLE (1 << 0)
  65. #define SHA_REG_SYSSTATUS(dd) ((dd)->pdata->sysstatus_ofs)
  66. #define SHA_REG_SYSSTATUS_RESETDONE (1 << 0)
  67. #define SHA_REG_MODE 0x44
  68. #define SHA_REG_MODE_HMAC_OUTER_HASH (1 << 7)
  69. #define SHA_REG_MODE_HMAC_KEY_PROC (1 << 5)
  70. #define SHA_REG_MODE_CLOSE_HASH (1 << 4)
  71. #define SHA_REG_MODE_ALGO_CONSTANT (1 << 3)
  72. #define SHA_REG_MODE_ALGO_MASK (3 << 1)
  73. #define SHA_REG_MODE_ALGO_MD5_128 (0 << 1)
  74. #define SHA_REG_MODE_ALGO_SHA1_160 (1 << 1)
  75. #define SHA_REG_MODE_ALGO_SHA2_224 (2 << 1)
  76. #define SHA_REG_MODE_ALGO_SHA2_256 (3 << 1)
  77. #define SHA_REG_LENGTH 0x48
  78. #define SHA_REG_IRQSTATUS 0x118
  79. #define SHA_REG_IRQSTATUS_CTX_RDY (1 << 3)
  80. #define SHA_REG_IRQSTATUS_PARTHASH_RDY (1 << 2)
  81. #define SHA_REG_IRQSTATUS_INPUT_RDY (1 << 1)
  82. #define SHA_REG_IRQSTATUS_OUTPUT_RDY (1 << 0)
  83. #define SHA_REG_IRQENA 0x11C
  84. #define SHA_REG_IRQENA_CTX_RDY (1 << 3)
  85. #define SHA_REG_IRQENA_PARTHASH_RDY (1 << 2)
  86. #define SHA_REG_IRQENA_INPUT_RDY (1 << 1)
  87. #define SHA_REG_IRQENA_OUTPUT_RDY (1 << 0)
  88. #define DEFAULT_TIMEOUT_INTERVAL HZ
  89. /* mostly device flags */
  90. #define FLAGS_BUSY 0
  91. #define FLAGS_FINAL 1
  92. #define FLAGS_DMA_ACTIVE 2
  93. #define FLAGS_OUTPUT_READY 3
  94. #define FLAGS_INIT 4
  95. #define FLAGS_CPU 5
  96. #define FLAGS_DMA_READY 6
  97. #define FLAGS_AUTO_XOR 7
  98. #define FLAGS_BE32_SHA1 8
  99. /* context flags */
  100. #define FLAGS_FINUP 16
  101. #define FLAGS_SG 17
  102. #define FLAGS_MODE_SHIFT 18
  103. #define FLAGS_MODE_MASK (SHA_REG_MODE_ALGO_MASK \
  104. << (FLAGS_MODE_SHIFT - 1))
  105. #define FLAGS_MODE_MD5 (SHA_REG_MODE_ALGO_MD5_128 \
  106. << (FLAGS_MODE_SHIFT - 1))
  107. #define FLAGS_MODE_SHA1 (SHA_REG_MODE_ALGO_SHA1_160 \
  108. << (FLAGS_MODE_SHIFT - 1))
  109. #define FLAGS_MODE_SHA224 (SHA_REG_MODE_ALGO_SHA2_224 \
  110. << (FLAGS_MODE_SHIFT - 1))
  111. #define FLAGS_MODE_SHA256 (SHA_REG_MODE_ALGO_SHA2_256 \
  112. << (FLAGS_MODE_SHIFT - 1))
  113. #define FLAGS_HMAC 20
  114. #define FLAGS_ERROR 21
  115. #define OP_UPDATE 1
  116. #define OP_FINAL 2
  117. #define OMAP_ALIGN_MASK (sizeof(u32)-1)
  118. #define OMAP_ALIGNED __attribute__((aligned(sizeof(u32))))
  119. #define BUFLEN PAGE_SIZE
  120. struct omap_sham_dev;
  121. struct omap_sham_reqctx {
  122. struct omap_sham_dev *dd;
  123. unsigned long flags;
  124. unsigned long op;
  125. u8 digest[SHA256_DIGEST_SIZE] OMAP_ALIGNED;
  126. size_t digcnt;
  127. size_t bufcnt;
  128. size_t buflen;
  129. dma_addr_t dma_addr;
  130. /* walk state */
  131. struct scatterlist *sg;
  132. struct scatterlist sgl;
  133. unsigned int offset; /* offset in current sg */
  134. unsigned int total; /* total request */
  135. u8 buffer[0] OMAP_ALIGNED;
  136. };
  137. struct omap_sham_hmac_ctx {
  138. struct crypto_shash *shash;
  139. u8 ipad[SHA1_MD5_BLOCK_SIZE] OMAP_ALIGNED;
  140. u8 opad[SHA1_MD5_BLOCK_SIZE] OMAP_ALIGNED;
  141. };
  142. struct omap_sham_ctx {
  143. struct omap_sham_dev *dd;
  144. unsigned long flags;
  145. /* fallback stuff */
  146. struct crypto_shash *fallback;
  147. struct omap_sham_hmac_ctx base[0];
  148. };
  149. #define OMAP_SHAM_QUEUE_LENGTH 1
  150. struct omap_sham_algs_info {
  151. struct ahash_alg *algs_list;
  152. unsigned int size;
  153. unsigned int registered;
  154. };
  155. struct omap_sham_pdata {
  156. struct omap_sham_algs_info *algs_info;
  157. unsigned int algs_info_size;
  158. unsigned long flags;
  159. int digest_size;
  160. void (*copy_hash)(struct ahash_request *req, int out);
  161. void (*write_ctrl)(struct omap_sham_dev *dd, size_t length,
  162. int final, int dma);
  163. void (*trigger)(struct omap_sham_dev *dd, size_t length);
  164. int (*poll_irq)(struct omap_sham_dev *dd);
  165. irqreturn_t (*intr_hdlr)(int irq, void *dev_id);
  166. u32 odigest_ofs;
  167. u32 idigest_ofs;
  168. u32 din_ofs;
  169. u32 digcnt_ofs;
  170. u32 rev_ofs;
  171. u32 mask_ofs;
  172. u32 sysstatus_ofs;
  173. u32 major_mask;
  174. u32 major_shift;
  175. u32 minor_mask;
  176. u32 minor_shift;
  177. };
  178. struct omap_sham_dev {
  179. struct list_head list;
  180. unsigned long phys_base;
  181. struct device *dev;
  182. void __iomem *io_base;
  183. int irq;
  184. spinlock_t lock;
  185. int err;
  186. unsigned int dma;
  187. struct dma_chan *dma_lch;
  188. struct tasklet_struct done_task;
  189. unsigned long flags;
  190. struct crypto_queue queue;
  191. struct ahash_request *req;
  192. const struct omap_sham_pdata *pdata;
  193. };
  194. struct omap_sham_drv {
  195. struct list_head dev_list;
  196. spinlock_t lock;
  197. unsigned long flags;
  198. };
  199. static struct omap_sham_drv sham = {
  200. .dev_list = LIST_HEAD_INIT(sham.dev_list),
  201. .lock = __SPIN_LOCK_UNLOCKED(sham.lock),
  202. };
  203. static inline u32 omap_sham_read(struct omap_sham_dev *dd, u32 offset)
  204. {
  205. return __raw_readl(dd->io_base + offset);
  206. }
  207. static inline void omap_sham_write(struct omap_sham_dev *dd,
  208. u32 offset, u32 value)
  209. {
  210. __raw_writel(value, dd->io_base + offset);
  211. }
  212. static inline void omap_sham_write_mask(struct omap_sham_dev *dd, u32 address,
  213. u32 value, u32 mask)
  214. {
  215. u32 val;
  216. val = omap_sham_read(dd, address);
  217. val &= ~mask;
  218. val |= value;
  219. omap_sham_write(dd, address, val);
  220. }
  221. static inline int omap_sham_wait(struct omap_sham_dev *dd, u32 offset, u32 bit)
  222. {
  223. unsigned long timeout = jiffies + DEFAULT_TIMEOUT_INTERVAL;
  224. while (!(omap_sham_read(dd, offset) & bit)) {
  225. if (time_is_before_jiffies(timeout))
  226. return -ETIMEDOUT;
  227. }
  228. return 0;
  229. }
  230. static void omap_sham_copy_hash_omap2(struct ahash_request *req, int out)
  231. {
  232. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  233. struct omap_sham_dev *dd = ctx->dd;
  234. u32 *hash = (u32 *)ctx->digest;
  235. int i;
  236. for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
  237. if (out)
  238. hash[i] = omap_sham_read(dd, SHA_REG_IDIGEST(dd, i));
  239. else
  240. omap_sham_write(dd, SHA_REG_IDIGEST(dd, i), hash[i]);
  241. }
  242. }
  243. static void omap_sham_copy_hash_omap4(struct ahash_request *req, int out)
  244. {
  245. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  246. struct omap_sham_dev *dd = ctx->dd;
  247. int i;
  248. if (ctx->flags & BIT(FLAGS_HMAC)) {
  249. struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
  250. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  251. struct omap_sham_hmac_ctx *bctx = tctx->base;
  252. u32 *opad = (u32 *)bctx->opad;
  253. for (i = 0; i < dd->pdata->digest_size / sizeof(u32); i++) {
  254. if (out)
  255. opad[i] = omap_sham_read(dd,
  256. SHA_REG_ODIGEST(i));
  257. else
  258. omap_sham_write(dd, SHA_REG_ODIGEST(i),
  259. opad[i]);
  260. }
  261. }
  262. omap_sham_copy_hash_omap2(req, out);
  263. }
  264. static void omap_sham_copy_ready_hash(struct ahash_request *req)
  265. {
  266. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  267. u32 *in = (u32 *)ctx->digest;
  268. u32 *hash = (u32 *)req->result;
  269. int i, d, big_endian = 0;
  270. if (!hash)
  271. return;
  272. switch (ctx->flags & FLAGS_MODE_MASK) {
  273. case FLAGS_MODE_MD5:
  274. d = MD5_DIGEST_SIZE / sizeof(u32);
  275. break;
  276. case FLAGS_MODE_SHA1:
  277. /* OMAP2 SHA1 is big endian */
  278. if (test_bit(FLAGS_BE32_SHA1, &ctx->dd->flags))
  279. big_endian = 1;
  280. d = SHA1_DIGEST_SIZE / sizeof(u32);
  281. break;
  282. case FLAGS_MODE_SHA224:
  283. d = SHA224_DIGEST_SIZE / sizeof(u32);
  284. break;
  285. case FLAGS_MODE_SHA256:
  286. d = SHA256_DIGEST_SIZE / sizeof(u32);
  287. break;
  288. default:
  289. d = 0;
  290. }
  291. if (big_endian)
  292. for (i = 0; i < d; i++)
  293. hash[i] = be32_to_cpu(in[i]);
  294. else
  295. for (i = 0; i < d; i++)
  296. hash[i] = le32_to_cpu(in[i]);
  297. }
  298. static int omap_sham_hw_init(struct omap_sham_dev *dd)
  299. {
  300. pm_runtime_get_sync(dd->dev);
  301. if (!test_bit(FLAGS_INIT, &dd->flags)) {
  302. set_bit(FLAGS_INIT, &dd->flags);
  303. dd->err = 0;
  304. }
  305. return 0;
  306. }
  307. static void omap_sham_write_ctrl_omap2(struct omap_sham_dev *dd, size_t length,
  308. int final, int dma)
  309. {
  310. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  311. u32 val = length << 5, mask;
  312. if (likely(ctx->digcnt))
  313. omap_sham_write(dd, SHA_REG_DIGCNT(dd), ctx->digcnt);
  314. omap_sham_write_mask(dd, SHA_REG_MASK(dd),
  315. SHA_REG_MASK_IT_EN | (dma ? SHA_REG_MASK_DMA_EN : 0),
  316. SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
  317. /*
  318. * Setting ALGO_CONST only for the first iteration
  319. * and CLOSE_HASH only for the last one.
  320. */
  321. if ((ctx->flags & FLAGS_MODE_MASK) == FLAGS_MODE_SHA1)
  322. val |= SHA_REG_CTRL_ALGO;
  323. if (!ctx->digcnt)
  324. val |= SHA_REG_CTRL_ALGO_CONST;
  325. if (final)
  326. val |= SHA_REG_CTRL_CLOSE_HASH;
  327. mask = SHA_REG_CTRL_ALGO_CONST | SHA_REG_CTRL_CLOSE_HASH |
  328. SHA_REG_CTRL_ALGO | SHA_REG_CTRL_LENGTH;
  329. omap_sham_write_mask(dd, SHA_REG_CTRL, val, mask);
  330. }
  331. static void omap_sham_trigger_omap2(struct omap_sham_dev *dd, size_t length)
  332. {
  333. }
  334. static int omap_sham_poll_irq_omap2(struct omap_sham_dev *dd)
  335. {
  336. return omap_sham_wait(dd, SHA_REG_CTRL, SHA_REG_CTRL_INPUT_READY);
  337. }
  338. static void omap_sham_write_n(struct omap_sham_dev *dd, u32 offset,
  339. u32 *value, int count)
  340. {
  341. for (; count--; value++, offset += 4)
  342. omap_sham_write(dd, offset, *value);
  343. }
  344. static void omap_sham_write_ctrl_omap4(struct omap_sham_dev *dd, size_t length,
  345. int final, int dma)
  346. {
  347. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  348. u32 val, mask;
  349. /*
  350. * Setting ALGO_CONST only for the first iteration and
  351. * CLOSE_HASH only for the last one. Note that flags mode bits
  352. * correspond to algorithm encoding in mode register.
  353. */
  354. val = (ctx->flags & FLAGS_MODE_MASK) >> (FLAGS_MODE_SHIFT - 1);
  355. if (!ctx->digcnt) {
  356. struct crypto_ahash *tfm = crypto_ahash_reqtfm(dd->req);
  357. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  358. struct omap_sham_hmac_ctx *bctx = tctx->base;
  359. val |= SHA_REG_MODE_ALGO_CONSTANT;
  360. if (ctx->flags & BIT(FLAGS_HMAC)) {
  361. val |= SHA_REG_MODE_HMAC_KEY_PROC;
  362. omap_sham_write_n(dd, SHA_REG_ODIGEST(0),
  363. (u32 *)bctx->ipad,
  364. SHA1_BLOCK_SIZE / sizeof(u32));
  365. ctx->digcnt += SHA1_BLOCK_SIZE;
  366. }
  367. }
  368. if (final) {
  369. val |= SHA_REG_MODE_CLOSE_HASH;
  370. if (ctx->flags & BIT(FLAGS_HMAC))
  371. val |= SHA_REG_MODE_HMAC_OUTER_HASH;
  372. }
  373. mask = SHA_REG_MODE_ALGO_CONSTANT | SHA_REG_MODE_CLOSE_HASH |
  374. SHA_REG_MODE_ALGO_MASK | SHA_REG_MODE_HMAC_OUTER_HASH |
  375. SHA_REG_MODE_HMAC_KEY_PROC;
  376. dev_dbg(dd->dev, "ctrl: %08x, flags: %08lx\n", val, ctx->flags);
  377. omap_sham_write_mask(dd, SHA_REG_MODE, val, mask);
  378. omap_sham_write(dd, SHA_REG_IRQENA, SHA_REG_IRQENA_OUTPUT_RDY);
  379. omap_sham_write_mask(dd, SHA_REG_MASK(dd),
  380. SHA_REG_MASK_IT_EN |
  381. (dma ? SHA_REG_MASK_DMA_EN : 0),
  382. SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
  383. }
  384. static void omap_sham_trigger_omap4(struct omap_sham_dev *dd, size_t length)
  385. {
  386. omap_sham_write(dd, SHA_REG_LENGTH, length);
  387. }
  388. static int omap_sham_poll_irq_omap4(struct omap_sham_dev *dd)
  389. {
  390. return omap_sham_wait(dd, SHA_REG_IRQSTATUS,
  391. SHA_REG_IRQSTATUS_INPUT_RDY);
  392. }
  393. static int omap_sham_xmit_cpu(struct omap_sham_dev *dd, const u8 *buf,
  394. size_t length, int final)
  395. {
  396. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  397. int count, len32;
  398. const u32 *buffer = (const u32 *)buf;
  399. dev_dbg(dd->dev, "xmit_cpu: digcnt: %d, length: %d, final: %d\n",
  400. ctx->digcnt, length, final);
  401. dd->pdata->write_ctrl(dd, length, final, 0);
  402. dd->pdata->trigger(dd, length);
  403. /* should be non-zero before next lines to disable clocks later */
  404. ctx->digcnt += length;
  405. if (dd->pdata->poll_irq(dd))
  406. return -ETIMEDOUT;
  407. if (final)
  408. set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
  409. set_bit(FLAGS_CPU, &dd->flags);
  410. len32 = DIV_ROUND_UP(length, sizeof(u32));
  411. for (count = 0; count < len32; count++)
  412. omap_sham_write(dd, SHA_REG_DIN(dd, count), buffer[count]);
  413. return -EINPROGRESS;
  414. }
  415. static void omap_sham_dma_callback(void *param)
  416. {
  417. struct omap_sham_dev *dd = param;
  418. set_bit(FLAGS_DMA_READY, &dd->flags);
  419. tasklet_schedule(&dd->done_task);
  420. }
  421. static int omap_sham_xmit_dma(struct omap_sham_dev *dd, dma_addr_t dma_addr,
  422. size_t length, int final, int is_sg)
  423. {
  424. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  425. struct dma_async_tx_descriptor *tx;
  426. struct dma_slave_config cfg;
  427. int len32, ret;
  428. dev_dbg(dd->dev, "xmit_dma: digcnt: %d, length: %d, final: %d\n",
  429. ctx->digcnt, length, final);
  430. memset(&cfg, 0, sizeof(cfg));
  431. cfg.dst_addr = dd->phys_base + SHA_REG_DIN(dd, 0);
  432. cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  433. cfg.dst_maxburst = DST_MAXBURST;
  434. ret = dmaengine_slave_config(dd->dma_lch, &cfg);
  435. if (ret) {
  436. pr_err("omap-sham: can't configure dmaengine slave: %d\n", ret);
  437. return ret;
  438. }
  439. len32 = DIV_ROUND_UP(length, DMA_MIN) * DMA_MIN;
  440. if (is_sg) {
  441. /*
  442. * The SG entry passed in may not have the 'length' member
  443. * set correctly so use a local SG entry (sgl) with the
  444. * proper value for 'length' instead. If this is not done,
  445. * the dmaengine may try to DMA the incorrect amount of data.
  446. */
  447. sg_init_table(&ctx->sgl, 1);
  448. ctx->sgl.page_link = ctx->sg->page_link;
  449. ctx->sgl.offset = ctx->sg->offset;
  450. sg_dma_len(&ctx->sgl) = len32;
  451. sg_dma_address(&ctx->sgl) = sg_dma_address(ctx->sg);
  452. tx = dmaengine_prep_slave_sg(dd->dma_lch, &ctx->sgl, 1,
  453. DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  454. } else {
  455. tx = dmaengine_prep_slave_single(dd->dma_lch, dma_addr, len32,
  456. DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  457. }
  458. if (!tx) {
  459. dev_err(dd->dev, "prep_slave_sg/single() failed\n");
  460. return -EINVAL;
  461. }
  462. tx->callback = omap_sham_dma_callback;
  463. tx->callback_param = dd;
  464. dd->pdata->write_ctrl(dd, length, final, 1);
  465. ctx->digcnt += length;
  466. if (final)
  467. set_bit(FLAGS_FINAL, &dd->flags); /* catch last interrupt */
  468. set_bit(FLAGS_DMA_ACTIVE, &dd->flags);
  469. dmaengine_submit(tx);
  470. dma_async_issue_pending(dd->dma_lch);
  471. dd->pdata->trigger(dd, length);
  472. return -EINPROGRESS;
  473. }
  474. static size_t omap_sham_append_buffer(struct omap_sham_reqctx *ctx,
  475. const u8 *data, size_t length)
  476. {
  477. size_t count = min(length, ctx->buflen - ctx->bufcnt);
  478. count = min(count, ctx->total);
  479. if (count <= 0)
  480. return 0;
  481. memcpy(ctx->buffer + ctx->bufcnt, data, count);
  482. ctx->bufcnt += count;
  483. return count;
  484. }
  485. static size_t omap_sham_append_sg(struct omap_sham_reqctx *ctx)
  486. {
  487. size_t count;
  488. while (ctx->sg) {
  489. count = omap_sham_append_buffer(ctx,
  490. sg_virt(ctx->sg) + ctx->offset,
  491. ctx->sg->length - ctx->offset);
  492. if (!count)
  493. break;
  494. ctx->offset += count;
  495. ctx->total -= count;
  496. if (ctx->offset == ctx->sg->length) {
  497. ctx->sg = sg_next(ctx->sg);
  498. if (ctx->sg)
  499. ctx->offset = 0;
  500. else
  501. ctx->total = 0;
  502. }
  503. }
  504. return 0;
  505. }
  506. static int omap_sham_xmit_dma_map(struct omap_sham_dev *dd,
  507. struct omap_sham_reqctx *ctx,
  508. size_t length, int final)
  509. {
  510. int ret;
  511. ctx->dma_addr = dma_map_single(dd->dev, ctx->buffer, ctx->buflen,
  512. DMA_TO_DEVICE);
  513. if (dma_mapping_error(dd->dev, ctx->dma_addr)) {
  514. dev_err(dd->dev, "dma %u bytes error\n", ctx->buflen);
  515. return -EINVAL;
  516. }
  517. ctx->flags &= ~BIT(FLAGS_SG);
  518. ret = omap_sham_xmit_dma(dd, ctx->dma_addr, length, final, 0);
  519. if (ret != -EINPROGRESS)
  520. dma_unmap_single(dd->dev, ctx->dma_addr, ctx->buflen,
  521. DMA_TO_DEVICE);
  522. return ret;
  523. }
  524. static int omap_sham_update_dma_slow(struct omap_sham_dev *dd)
  525. {
  526. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  527. unsigned int final;
  528. size_t count;
  529. omap_sham_append_sg(ctx);
  530. final = (ctx->flags & BIT(FLAGS_FINUP)) && !ctx->total;
  531. dev_dbg(dd->dev, "slow: bufcnt: %u, digcnt: %d, final: %d\n",
  532. ctx->bufcnt, ctx->digcnt, final);
  533. if (final || (ctx->bufcnt == ctx->buflen && ctx->total)) {
  534. count = ctx->bufcnt;
  535. ctx->bufcnt = 0;
  536. return omap_sham_xmit_dma_map(dd, ctx, count, final);
  537. }
  538. return 0;
  539. }
  540. /* Start address alignment */
  541. #define SG_AA(sg) (IS_ALIGNED(sg->offset, sizeof(u32)))
  542. /* SHA1 block size alignment */
  543. #define SG_SA(sg) (IS_ALIGNED(sg->length, SHA1_MD5_BLOCK_SIZE))
  544. static int omap_sham_update_dma_start(struct omap_sham_dev *dd)
  545. {
  546. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  547. unsigned int length, final, tail;
  548. struct scatterlist *sg;
  549. int ret;
  550. if (!ctx->total)
  551. return 0;
  552. if (ctx->bufcnt || ctx->offset)
  553. return omap_sham_update_dma_slow(dd);
  554. /*
  555. * Don't use the sg interface when the transfer size is less
  556. * than the number of elements in a DMA frame. Otherwise,
  557. * the dmaengine infrastructure will calculate that it needs
  558. * to transfer 0 frames which ultimately fails.
  559. */
  560. if (ctx->total < (DST_MAXBURST * sizeof(u32)))
  561. return omap_sham_update_dma_slow(dd);
  562. dev_dbg(dd->dev, "fast: digcnt: %d, bufcnt: %u, total: %u\n",
  563. ctx->digcnt, ctx->bufcnt, ctx->total);
  564. sg = ctx->sg;
  565. if (!SG_AA(sg))
  566. return omap_sham_update_dma_slow(dd);
  567. if (!sg_is_last(sg) && !SG_SA(sg))
  568. /* size is not SHA1_BLOCK_SIZE aligned */
  569. return omap_sham_update_dma_slow(dd);
  570. length = min(ctx->total, sg->length);
  571. if (sg_is_last(sg)) {
  572. if (!(ctx->flags & BIT(FLAGS_FINUP))) {
  573. /* not last sg must be SHA1_MD5_BLOCK_SIZE aligned */
  574. tail = length & (SHA1_MD5_BLOCK_SIZE - 1);
  575. /* without finup() we need one block to close hash */
  576. if (!tail)
  577. tail = SHA1_MD5_BLOCK_SIZE;
  578. length -= tail;
  579. }
  580. }
  581. if (!dma_map_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE)) {
  582. dev_err(dd->dev, "dma_map_sg error\n");
  583. return -EINVAL;
  584. }
  585. ctx->flags |= BIT(FLAGS_SG);
  586. ctx->total -= length;
  587. ctx->offset = length; /* offset where to start slow */
  588. final = (ctx->flags & BIT(FLAGS_FINUP)) && !ctx->total;
  589. ret = omap_sham_xmit_dma(dd, sg_dma_address(ctx->sg), length, final, 1);
  590. if (ret != -EINPROGRESS)
  591. dma_unmap_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE);
  592. return ret;
  593. }
  594. static int omap_sham_update_cpu(struct omap_sham_dev *dd)
  595. {
  596. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  597. int bufcnt;
  598. omap_sham_append_sg(ctx);
  599. bufcnt = ctx->bufcnt;
  600. ctx->bufcnt = 0;
  601. return omap_sham_xmit_cpu(dd, ctx->buffer, bufcnt, 1);
  602. }
  603. static int omap_sham_update_dma_stop(struct omap_sham_dev *dd)
  604. {
  605. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  606. dmaengine_terminate_all(dd->dma_lch);
  607. if (ctx->flags & BIT(FLAGS_SG)) {
  608. dma_unmap_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE);
  609. if (ctx->sg->length == ctx->offset) {
  610. ctx->sg = sg_next(ctx->sg);
  611. if (ctx->sg)
  612. ctx->offset = 0;
  613. }
  614. } else {
  615. dma_unmap_single(dd->dev, ctx->dma_addr, ctx->buflen,
  616. DMA_TO_DEVICE);
  617. }
  618. return 0;
  619. }
  620. static int omap_sham_init(struct ahash_request *req)
  621. {
  622. struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
  623. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  624. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  625. struct omap_sham_dev *dd = NULL, *tmp;
  626. spin_lock_bh(&sham.lock);
  627. if (!tctx->dd) {
  628. list_for_each_entry(tmp, &sham.dev_list, list) {
  629. dd = tmp;
  630. break;
  631. }
  632. tctx->dd = dd;
  633. } else {
  634. dd = tctx->dd;
  635. }
  636. spin_unlock_bh(&sham.lock);
  637. ctx->dd = dd;
  638. ctx->flags = 0;
  639. dev_dbg(dd->dev, "init: digest size: %d\n",
  640. crypto_ahash_digestsize(tfm));
  641. switch (crypto_ahash_digestsize(tfm)) {
  642. case MD5_DIGEST_SIZE:
  643. ctx->flags |= FLAGS_MODE_MD5;
  644. break;
  645. case SHA1_DIGEST_SIZE:
  646. ctx->flags |= FLAGS_MODE_SHA1;
  647. break;
  648. case SHA224_DIGEST_SIZE:
  649. ctx->flags |= FLAGS_MODE_SHA224;
  650. break;
  651. case SHA256_DIGEST_SIZE:
  652. ctx->flags |= FLAGS_MODE_SHA256;
  653. break;
  654. }
  655. ctx->bufcnt = 0;
  656. ctx->digcnt = 0;
  657. ctx->buflen = BUFLEN;
  658. if (tctx->flags & BIT(FLAGS_HMAC)) {
  659. if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
  660. struct omap_sham_hmac_ctx *bctx = tctx->base;
  661. memcpy(ctx->buffer, bctx->ipad, SHA1_MD5_BLOCK_SIZE);
  662. ctx->bufcnt = SHA1_MD5_BLOCK_SIZE;
  663. }
  664. ctx->flags |= BIT(FLAGS_HMAC);
  665. }
  666. return 0;
  667. }
  668. static int omap_sham_update_req(struct omap_sham_dev *dd)
  669. {
  670. struct ahash_request *req = dd->req;
  671. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  672. int err;
  673. dev_dbg(dd->dev, "update_req: total: %u, digcnt: %d, finup: %d\n",
  674. ctx->total, ctx->digcnt, (ctx->flags & BIT(FLAGS_FINUP)) != 0);
  675. if (ctx->flags & BIT(FLAGS_CPU))
  676. err = omap_sham_update_cpu(dd);
  677. else
  678. err = omap_sham_update_dma_start(dd);
  679. /* wait for dma completion before can take more data */
  680. dev_dbg(dd->dev, "update: err: %d, digcnt: %d\n", err, ctx->digcnt);
  681. return err;
  682. }
  683. static int omap_sham_final_req(struct omap_sham_dev *dd)
  684. {
  685. struct ahash_request *req = dd->req;
  686. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  687. int err = 0, use_dma = 1;
  688. if (ctx->bufcnt <= DMA_MIN)
  689. /* faster to handle last block with cpu */
  690. use_dma = 0;
  691. if (use_dma)
  692. err = omap_sham_xmit_dma_map(dd, ctx, ctx->bufcnt, 1);
  693. else
  694. err = omap_sham_xmit_cpu(dd, ctx->buffer, ctx->bufcnt, 1);
  695. ctx->bufcnt = 0;
  696. dev_dbg(dd->dev, "final_req: err: %d\n", err);
  697. return err;
  698. }
  699. static int omap_sham_finish_hmac(struct ahash_request *req)
  700. {
  701. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  702. struct omap_sham_hmac_ctx *bctx = tctx->base;
  703. int bs = crypto_shash_blocksize(bctx->shash);
  704. int ds = crypto_shash_digestsize(bctx->shash);
  705. struct {
  706. struct shash_desc shash;
  707. char ctx[crypto_shash_descsize(bctx->shash)];
  708. } desc;
  709. desc.shash.tfm = bctx->shash;
  710. desc.shash.flags = 0; /* not CRYPTO_TFM_REQ_MAY_SLEEP */
  711. return crypto_shash_init(&desc.shash) ?:
  712. crypto_shash_update(&desc.shash, bctx->opad, bs) ?:
  713. crypto_shash_finup(&desc.shash, req->result, ds, req->result);
  714. }
  715. static int omap_sham_finish(struct ahash_request *req)
  716. {
  717. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  718. struct omap_sham_dev *dd = ctx->dd;
  719. int err = 0;
  720. if (ctx->digcnt) {
  721. omap_sham_copy_ready_hash(req);
  722. if ((ctx->flags & BIT(FLAGS_HMAC)) &&
  723. !test_bit(FLAGS_AUTO_XOR, &dd->flags))
  724. err = omap_sham_finish_hmac(req);
  725. }
  726. dev_dbg(dd->dev, "digcnt: %d, bufcnt: %d\n", ctx->digcnt, ctx->bufcnt);
  727. return err;
  728. }
  729. static void omap_sham_finish_req(struct ahash_request *req, int err)
  730. {
  731. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  732. struct omap_sham_dev *dd = ctx->dd;
  733. if (!err) {
  734. dd->pdata->copy_hash(req, 1);
  735. if (test_bit(FLAGS_FINAL, &dd->flags))
  736. err = omap_sham_finish(req);
  737. } else {
  738. ctx->flags |= BIT(FLAGS_ERROR);
  739. }
  740. /* atomic operation is not needed here */
  741. dd->flags &= ~(BIT(FLAGS_BUSY) | BIT(FLAGS_FINAL) | BIT(FLAGS_CPU) |
  742. BIT(FLAGS_DMA_READY) | BIT(FLAGS_OUTPUT_READY));
  743. pm_runtime_put_sync(dd->dev);
  744. if (req->base.complete)
  745. req->base.complete(&req->base, err);
  746. /* handle new request */
  747. tasklet_schedule(&dd->done_task);
  748. }
  749. static int omap_sham_handle_queue(struct omap_sham_dev *dd,
  750. struct ahash_request *req)
  751. {
  752. struct crypto_async_request *async_req, *backlog;
  753. struct omap_sham_reqctx *ctx;
  754. unsigned long flags;
  755. int err = 0, ret = 0;
  756. spin_lock_irqsave(&dd->lock, flags);
  757. if (req)
  758. ret = ahash_enqueue_request(&dd->queue, req);
  759. if (test_bit(FLAGS_BUSY, &dd->flags)) {
  760. spin_unlock_irqrestore(&dd->lock, flags);
  761. return ret;
  762. }
  763. backlog = crypto_get_backlog(&dd->queue);
  764. async_req = crypto_dequeue_request(&dd->queue);
  765. if (async_req)
  766. set_bit(FLAGS_BUSY, &dd->flags);
  767. spin_unlock_irqrestore(&dd->lock, flags);
  768. if (!async_req)
  769. return ret;
  770. if (backlog)
  771. backlog->complete(backlog, -EINPROGRESS);
  772. req = ahash_request_cast(async_req);
  773. dd->req = req;
  774. ctx = ahash_request_ctx(req);
  775. dev_dbg(dd->dev, "handling new req, op: %lu, nbytes: %d\n",
  776. ctx->op, req->nbytes);
  777. err = omap_sham_hw_init(dd);
  778. if (err)
  779. goto err1;
  780. if (ctx->digcnt)
  781. /* request has changed - restore hash */
  782. dd->pdata->copy_hash(req, 0);
  783. if (ctx->op == OP_UPDATE) {
  784. err = omap_sham_update_req(dd);
  785. if (err != -EINPROGRESS && (ctx->flags & BIT(FLAGS_FINUP)))
  786. /* no final() after finup() */
  787. err = omap_sham_final_req(dd);
  788. } else if (ctx->op == OP_FINAL) {
  789. err = omap_sham_final_req(dd);
  790. }
  791. err1:
  792. if (err != -EINPROGRESS)
  793. /* done_task will not finish it, so do it here */
  794. omap_sham_finish_req(req, err);
  795. dev_dbg(dd->dev, "exit, err: %d\n", err);
  796. return ret;
  797. }
  798. static int omap_sham_enqueue(struct ahash_request *req, unsigned int op)
  799. {
  800. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  801. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  802. struct omap_sham_dev *dd = tctx->dd;
  803. ctx->op = op;
  804. return omap_sham_handle_queue(dd, req);
  805. }
  806. static int omap_sham_update(struct ahash_request *req)
  807. {
  808. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  809. if (!req->nbytes)
  810. return 0;
  811. ctx->total = req->nbytes;
  812. ctx->sg = req->src;
  813. ctx->offset = 0;
  814. if (ctx->flags & BIT(FLAGS_FINUP)) {
  815. if ((ctx->digcnt + ctx->bufcnt + ctx->total) < 9) {
  816. /*
  817. * OMAP HW accel works only with buffers >= 9
  818. * will switch to bypass in final()
  819. * final has the same request and data
  820. */
  821. omap_sham_append_sg(ctx);
  822. return 0;
  823. } else if (ctx->bufcnt + ctx->total <= SHA1_MD5_BLOCK_SIZE) {
  824. /*
  825. * faster to use CPU for short transfers
  826. */
  827. ctx->flags |= BIT(FLAGS_CPU);
  828. }
  829. } else if (ctx->bufcnt + ctx->total < ctx->buflen) {
  830. omap_sham_append_sg(ctx);
  831. return 0;
  832. }
  833. return omap_sham_enqueue(req, OP_UPDATE);
  834. }
  835. static int omap_sham_shash_digest(struct crypto_shash *shash, u32 flags,
  836. const u8 *data, unsigned int len, u8 *out)
  837. {
  838. struct {
  839. struct shash_desc shash;
  840. char ctx[crypto_shash_descsize(shash)];
  841. } desc;
  842. desc.shash.tfm = shash;
  843. desc.shash.flags = flags & CRYPTO_TFM_REQ_MAY_SLEEP;
  844. return crypto_shash_digest(&desc.shash, data, len, out);
  845. }
  846. static int omap_sham_final_shash(struct ahash_request *req)
  847. {
  848. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  849. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  850. return omap_sham_shash_digest(tctx->fallback, req->base.flags,
  851. ctx->buffer, ctx->bufcnt, req->result);
  852. }
  853. static int omap_sham_final(struct ahash_request *req)
  854. {
  855. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  856. ctx->flags |= BIT(FLAGS_FINUP);
  857. if (ctx->flags & BIT(FLAGS_ERROR))
  858. return 0; /* uncompleted hash is not needed */
  859. /* OMAP HW accel works only with buffers >= 9 */
  860. /* HMAC is always >= 9 because ipad == block size */
  861. if ((ctx->digcnt + ctx->bufcnt) < 9)
  862. return omap_sham_final_shash(req);
  863. else if (ctx->bufcnt)
  864. return omap_sham_enqueue(req, OP_FINAL);
  865. /* copy ready hash (+ finalize hmac) */
  866. return omap_sham_finish(req);
  867. }
  868. static int omap_sham_finup(struct ahash_request *req)
  869. {
  870. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  871. int err1, err2;
  872. ctx->flags |= BIT(FLAGS_FINUP);
  873. err1 = omap_sham_update(req);
  874. if (err1 == -EINPROGRESS || err1 == -EBUSY)
  875. return err1;
  876. /*
  877. * final() has to be always called to cleanup resources
  878. * even if udpate() failed, except EINPROGRESS
  879. */
  880. err2 = omap_sham_final(req);
  881. return err1 ?: err2;
  882. }
  883. static int omap_sham_digest(struct ahash_request *req)
  884. {
  885. return omap_sham_init(req) ?: omap_sham_finup(req);
  886. }
  887. static int omap_sham_setkey(struct crypto_ahash *tfm, const u8 *key,
  888. unsigned int keylen)
  889. {
  890. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  891. struct omap_sham_hmac_ctx *bctx = tctx->base;
  892. int bs = crypto_shash_blocksize(bctx->shash);
  893. int ds = crypto_shash_digestsize(bctx->shash);
  894. struct omap_sham_dev *dd = NULL, *tmp;
  895. int err, i;
  896. spin_lock_bh(&sham.lock);
  897. if (!tctx->dd) {
  898. list_for_each_entry(tmp, &sham.dev_list, list) {
  899. dd = tmp;
  900. break;
  901. }
  902. tctx->dd = dd;
  903. } else {
  904. dd = tctx->dd;
  905. }
  906. spin_unlock_bh(&sham.lock);
  907. err = crypto_shash_setkey(tctx->fallback, key, keylen);
  908. if (err)
  909. return err;
  910. if (keylen > bs) {
  911. err = omap_sham_shash_digest(bctx->shash,
  912. crypto_shash_get_flags(bctx->shash),
  913. key, keylen, bctx->ipad);
  914. if (err)
  915. return err;
  916. keylen = ds;
  917. } else {
  918. memcpy(bctx->ipad, key, keylen);
  919. }
  920. memset(bctx->ipad + keylen, 0, bs - keylen);
  921. if (!test_bit(FLAGS_AUTO_XOR, &dd->flags)) {
  922. memcpy(bctx->opad, bctx->ipad, bs);
  923. for (i = 0; i < bs; i++) {
  924. bctx->ipad[i] ^= 0x36;
  925. bctx->opad[i] ^= 0x5c;
  926. }
  927. }
  928. return err;
  929. }
  930. static int omap_sham_cra_init_alg(struct crypto_tfm *tfm, const char *alg_base)
  931. {
  932. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  933. const char *alg_name = crypto_tfm_alg_name(tfm);
  934. /* Allocate a fallback and abort if it failed. */
  935. tctx->fallback = crypto_alloc_shash(alg_name, 0,
  936. CRYPTO_ALG_NEED_FALLBACK);
  937. if (IS_ERR(tctx->fallback)) {
  938. pr_err("omap-sham: fallback driver '%s' "
  939. "could not be loaded.\n", alg_name);
  940. return PTR_ERR(tctx->fallback);
  941. }
  942. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  943. sizeof(struct omap_sham_reqctx) + BUFLEN);
  944. if (alg_base) {
  945. struct omap_sham_hmac_ctx *bctx = tctx->base;
  946. tctx->flags |= BIT(FLAGS_HMAC);
  947. bctx->shash = crypto_alloc_shash(alg_base, 0,
  948. CRYPTO_ALG_NEED_FALLBACK);
  949. if (IS_ERR(bctx->shash)) {
  950. pr_err("omap-sham: base driver '%s' "
  951. "could not be loaded.\n", alg_base);
  952. crypto_free_shash(tctx->fallback);
  953. return PTR_ERR(bctx->shash);
  954. }
  955. }
  956. return 0;
  957. }
  958. static int omap_sham_cra_init(struct crypto_tfm *tfm)
  959. {
  960. return omap_sham_cra_init_alg(tfm, NULL);
  961. }
  962. static int omap_sham_cra_sha1_init(struct crypto_tfm *tfm)
  963. {
  964. return omap_sham_cra_init_alg(tfm, "sha1");
  965. }
  966. static int omap_sham_cra_sha224_init(struct crypto_tfm *tfm)
  967. {
  968. return omap_sham_cra_init_alg(tfm, "sha224");
  969. }
  970. static int omap_sham_cra_sha256_init(struct crypto_tfm *tfm)
  971. {
  972. return omap_sham_cra_init_alg(tfm, "sha256");
  973. }
  974. static int omap_sham_cra_md5_init(struct crypto_tfm *tfm)
  975. {
  976. return omap_sham_cra_init_alg(tfm, "md5");
  977. }
  978. static void omap_sham_cra_exit(struct crypto_tfm *tfm)
  979. {
  980. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  981. crypto_free_shash(tctx->fallback);
  982. tctx->fallback = NULL;
  983. if (tctx->flags & BIT(FLAGS_HMAC)) {
  984. struct omap_sham_hmac_ctx *bctx = tctx->base;
  985. crypto_free_shash(bctx->shash);
  986. }
  987. }
  988. static struct ahash_alg algs_sha1_md5[] = {
  989. {
  990. .init = omap_sham_init,
  991. .update = omap_sham_update,
  992. .final = omap_sham_final,
  993. .finup = omap_sham_finup,
  994. .digest = omap_sham_digest,
  995. .halg.digestsize = SHA1_DIGEST_SIZE,
  996. .halg.base = {
  997. .cra_name = "sha1",
  998. .cra_driver_name = "omap-sha1",
  999. .cra_priority = 100,
  1000. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1001. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1002. CRYPTO_ALG_ASYNC |
  1003. CRYPTO_ALG_NEED_FALLBACK,
  1004. .cra_blocksize = SHA1_BLOCK_SIZE,
  1005. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1006. .cra_alignmask = 0,
  1007. .cra_module = THIS_MODULE,
  1008. .cra_init = omap_sham_cra_init,
  1009. .cra_exit = omap_sham_cra_exit,
  1010. }
  1011. },
  1012. {
  1013. .init = omap_sham_init,
  1014. .update = omap_sham_update,
  1015. .final = omap_sham_final,
  1016. .finup = omap_sham_finup,
  1017. .digest = omap_sham_digest,
  1018. .halg.digestsize = MD5_DIGEST_SIZE,
  1019. .halg.base = {
  1020. .cra_name = "md5",
  1021. .cra_driver_name = "omap-md5",
  1022. .cra_priority = 100,
  1023. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1024. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1025. CRYPTO_ALG_ASYNC |
  1026. CRYPTO_ALG_NEED_FALLBACK,
  1027. .cra_blocksize = SHA1_BLOCK_SIZE,
  1028. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1029. .cra_alignmask = OMAP_ALIGN_MASK,
  1030. .cra_module = THIS_MODULE,
  1031. .cra_init = omap_sham_cra_init,
  1032. .cra_exit = omap_sham_cra_exit,
  1033. }
  1034. },
  1035. {
  1036. .init = omap_sham_init,
  1037. .update = omap_sham_update,
  1038. .final = omap_sham_final,
  1039. .finup = omap_sham_finup,
  1040. .digest = omap_sham_digest,
  1041. .setkey = omap_sham_setkey,
  1042. .halg.digestsize = SHA1_DIGEST_SIZE,
  1043. .halg.base = {
  1044. .cra_name = "hmac(sha1)",
  1045. .cra_driver_name = "omap-hmac-sha1",
  1046. .cra_priority = 100,
  1047. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1048. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1049. CRYPTO_ALG_ASYNC |
  1050. CRYPTO_ALG_NEED_FALLBACK,
  1051. .cra_blocksize = SHA1_BLOCK_SIZE,
  1052. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1053. sizeof(struct omap_sham_hmac_ctx),
  1054. .cra_alignmask = OMAP_ALIGN_MASK,
  1055. .cra_module = THIS_MODULE,
  1056. .cra_init = omap_sham_cra_sha1_init,
  1057. .cra_exit = omap_sham_cra_exit,
  1058. }
  1059. },
  1060. {
  1061. .init = omap_sham_init,
  1062. .update = omap_sham_update,
  1063. .final = omap_sham_final,
  1064. .finup = omap_sham_finup,
  1065. .digest = omap_sham_digest,
  1066. .setkey = omap_sham_setkey,
  1067. .halg.digestsize = MD5_DIGEST_SIZE,
  1068. .halg.base = {
  1069. .cra_name = "hmac(md5)",
  1070. .cra_driver_name = "omap-hmac-md5",
  1071. .cra_priority = 100,
  1072. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1073. CRYPTO_ALG_KERN_DRIVER_ONLY |
  1074. CRYPTO_ALG_ASYNC |
  1075. CRYPTO_ALG_NEED_FALLBACK,
  1076. .cra_blocksize = SHA1_BLOCK_SIZE,
  1077. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1078. sizeof(struct omap_sham_hmac_ctx),
  1079. .cra_alignmask = OMAP_ALIGN_MASK,
  1080. .cra_module = THIS_MODULE,
  1081. .cra_init = omap_sham_cra_md5_init,
  1082. .cra_exit = omap_sham_cra_exit,
  1083. }
  1084. }
  1085. };
  1086. /* OMAP4 has some algs in addition to what OMAP2 has */
  1087. static struct ahash_alg algs_sha224_sha256[] = {
  1088. {
  1089. .init = omap_sham_init,
  1090. .update = omap_sham_update,
  1091. .final = omap_sham_final,
  1092. .finup = omap_sham_finup,
  1093. .digest = omap_sham_digest,
  1094. .halg.digestsize = SHA224_DIGEST_SIZE,
  1095. .halg.base = {
  1096. .cra_name = "sha224",
  1097. .cra_driver_name = "omap-sha224",
  1098. .cra_priority = 100,
  1099. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1100. CRYPTO_ALG_ASYNC |
  1101. CRYPTO_ALG_NEED_FALLBACK,
  1102. .cra_blocksize = SHA224_BLOCK_SIZE,
  1103. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1104. .cra_alignmask = 0,
  1105. .cra_module = THIS_MODULE,
  1106. .cra_init = omap_sham_cra_init,
  1107. .cra_exit = omap_sham_cra_exit,
  1108. }
  1109. },
  1110. {
  1111. .init = omap_sham_init,
  1112. .update = omap_sham_update,
  1113. .final = omap_sham_final,
  1114. .finup = omap_sham_finup,
  1115. .digest = omap_sham_digest,
  1116. .halg.digestsize = SHA256_DIGEST_SIZE,
  1117. .halg.base = {
  1118. .cra_name = "sha256",
  1119. .cra_driver_name = "omap-sha256",
  1120. .cra_priority = 100,
  1121. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1122. CRYPTO_ALG_ASYNC |
  1123. CRYPTO_ALG_NEED_FALLBACK,
  1124. .cra_blocksize = SHA256_BLOCK_SIZE,
  1125. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  1126. .cra_alignmask = 0,
  1127. .cra_module = THIS_MODULE,
  1128. .cra_init = omap_sham_cra_init,
  1129. .cra_exit = omap_sham_cra_exit,
  1130. }
  1131. },
  1132. {
  1133. .init = omap_sham_init,
  1134. .update = omap_sham_update,
  1135. .final = omap_sham_final,
  1136. .finup = omap_sham_finup,
  1137. .digest = omap_sham_digest,
  1138. .setkey = omap_sham_setkey,
  1139. .halg.digestsize = SHA224_DIGEST_SIZE,
  1140. .halg.base = {
  1141. .cra_name = "hmac(sha224)",
  1142. .cra_driver_name = "omap-hmac-sha224",
  1143. .cra_priority = 100,
  1144. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1145. CRYPTO_ALG_ASYNC |
  1146. CRYPTO_ALG_NEED_FALLBACK,
  1147. .cra_blocksize = SHA224_BLOCK_SIZE,
  1148. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1149. sizeof(struct omap_sham_hmac_ctx),
  1150. .cra_alignmask = OMAP_ALIGN_MASK,
  1151. .cra_module = THIS_MODULE,
  1152. .cra_init = omap_sham_cra_sha224_init,
  1153. .cra_exit = omap_sham_cra_exit,
  1154. }
  1155. },
  1156. {
  1157. .init = omap_sham_init,
  1158. .update = omap_sham_update,
  1159. .final = omap_sham_final,
  1160. .finup = omap_sham_finup,
  1161. .digest = omap_sham_digest,
  1162. .setkey = omap_sham_setkey,
  1163. .halg.digestsize = SHA256_DIGEST_SIZE,
  1164. .halg.base = {
  1165. .cra_name = "hmac(sha256)",
  1166. .cra_driver_name = "omap-hmac-sha256",
  1167. .cra_priority = 100,
  1168. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1169. CRYPTO_ALG_ASYNC |
  1170. CRYPTO_ALG_NEED_FALLBACK,
  1171. .cra_blocksize = SHA256_BLOCK_SIZE,
  1172. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  1173. sizeof(struct omap_sham_hmac_ctx),
  1174. .cra_alignmask = OMAP_ALIGN_MASK,
  1175. .cra_module = THIS_MODULE,
  1176. .cra_init = omap_sham_cra_sha256_init,
  1177. .cra_exit = omap_sham_cra_exit,
  1178. }
  1179. },
  1180. };
  1181. static void omap_sham_done_task(unsigned long data)
  1182. {
  1183. struct omap_sham_dev *dd = (struct omap_sham_dev *)data;
  1184. int err = 0;
  1185. if (!test_bit(FLAGS_BUSY, &dd->flags)) {
  1186. omap_sham_handle_queue(dd, NULL);
  1187. return;
  1188. }
  1189. if (test_bit(FLAGS_CPU, &dd->flags)) {
  1190. if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags))
  1191. goto finish;
  1192. } else if (test_bit(FLAGS_DMA_READY, &dd->flags)) {
  1193. if (test_and_clear_bit(FLAGS_DMA_ACTIVE, &dd->flags)) {
  1194. omap_sham_update_dma_stop(dd);
  1195. if (dd->err) {
  1196. err = dd->err;
  1197. goto finish;
  1198. }
  1199. }
  1200. if (test_and_clear_bit(FLAGS_OUTPUT_READY, &dd->flags)) {
  1201. /* hash or semi-hash ready */
  1202. clear_bit(FLAGS_DMA_READY, &dd->flags);
  1203. err = omap_sham_update_dma_start(dd);
  1204. if (err != -EINPROGRESS)
  1205. goto finish;
  1206. }
  1207. }
  1208. return;
  1209. finish:
  1210. dev_dbg(dd->dev, "update done: err: %d\n", err);
  1211. /* finish curent request */
  1212. omap_sham_finish_req(dd->req, err);
  1213. }
  1214. static irqreturn_t omap_sham_irq_common(struct omap_sham_dev *dd)
  1215. {
  1216. if (!test_bit(FLAGS_BUSY, &dd->flags)) {
  1217. dev_warn(dd->dev, "Interrupt when no active requests.\n");
  1218. } else {
  1219. set_bit(FLAGS_OUTPUT_READY, &dd->flags);
  1220. tasklet_schedule(&dd->done_task);
  1221. }
  1222. return IRQ_HANDLED;
  1223. }
  1224. static irqreturn_t omap_sham_irq_omap2(int irq, void *dev_id)
  1225. {
  1226. struct omap_sham_dev *dd = dev_id;
  1227. if (unlikely(test_bit(FLAGS_FINAL, &dd->flags)))
  1228. /* final -> allow device to go to power-saving mode */
  1229. omap_sham_write_mask(dd, SHA_REG_CTRL, 0, SHA_REG_CTRL_LENGTH);
  1230. omap_sham_write_mask(dd, SHA_REG_CTRL, SHA_REG_CTRL_OUTPUT_READY,
  1231. SHA_REG_CTRL_OUTPUT_READY);
  1232. omap_sham_read(dd, SHA_REG_CTRL);
  1233. return omap_sham_irq_common(dd);
  1234. }
  1235. static irqreturn_t omap_sham_irq_omap4(int irq, void *dev_id)
  1236. {
  1237. struct omap_sham_dev *dd = dev_id;
  1238. omap_sham_write_mask(dd, SHA_REG_MASK(dd), 0, SHA_REG_MASK_IT_EN);
  1239. return omap_sham_irq_common(dd);
  1240. }
  1241. static struct omap_sham_algs_info omap_sham_algs_info_omap2[] = {
  1242. {
  1243. .algs_list = algs_sha1_md5,
  1244. .size = ARRAY_SIZE(algs_sha1_md5),
  1245. },
  1246. };
  1247. static const struct omap_sham_pdata omap_sham_pdata_omap2 = {
  1248. .algs_info = omap_sham_algs_info_omap2,
  1249. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap2),
  1250. .flags = BIT(FLAGS_BE32_SHA1),
  1251. .digest_size = SHA1_DIGEST_SIZE,
  1252. .copy_hash = omap_sham_copy_hash_omap2,
  1253. .write_ctrl = omap_sham_write_ctrl_omap2,
  1254. .trigger = omap_sham_trigger_omap2,
  1255. .poll_irq = omap_sham_poll_irq_omap2,
  1256. .intr_hdlr = omap_sham_irq_omap2,
  1257. .idigest_ofs = 0x00,
  1258. .din_ofs = 0x1c,
  1259. .digcnt_ofs = 0x14,
  1260. .rev_ofs = 0x5c,
  1261. .mask_ofs = 0x60,
  1262. .sysstatus_ofs = 0x64,
  1263. .major_mask = 0xf0,
  1264. .major_shift = 4,
  1265. .minor_mask = 0x0f,
  1266. .minor_shift = 0,
  1267. };
  1268. #ifdef CONFIG_OF
  1269. static struct omap_sham_algs_info omap_sham_algs_info_omap4[] = {
  1270. {
  1271. .algs_list = algs_sha1_md5,
  1272. .size = ARRAY_SIZE(algs_sha1_md5),
  1273. },
  1274. {
  1275. .algs_list = algs_sha224_sha256,
  1276. .size = ARRAY_SIZE(algs_sha224_sha256),
  1277. },
  1278. };
  1279. static const struct omap_sham_pdata omap_sham_pdata_omap4 = {
  1280. .algs_info = omap_sham_algs_info_omap4,
  1281. .algs_info_size = ARRAY_SIZE(omap_sham_algs_info_omap4),
  1282. .flags = BIT(FLAGS_AUTO_XOR),
  1283. .digest_size = SHA256_DIGEST_SIZE,
  1284. .copy_hash = omap_sham_copy_hash_omap4,
  1285. .write_ctrl = omap_sham_write_ctrl_omap4,
  1286. .trigger = omap_sham_trigger_omap4,
  1287. .poll_irq = omap_sham_poll_irq_omap4,
  1288. .intr_hdlr = omap_sham_irq_omap4,
  1289. .idigest_ofs = 0x020,
  1290. .din_ofs = 0x080,
  1291. .digcnt_ofs = 0x040,
  1292. .rev_ofs = 0x100,
  1293. .mask_ofs = 0x110,
  1294. .sysstatus_ofs = 0x114,
  1295. .major_mask = 0x0700,
  1296. .major_shift = 8,
  1297. .minor_mask = 0x003f,
  1298. .minor_shift = 0,
  1299. };
  1300. static const struct of_device_id omap_sham_of_match[] = {
  1301. {
  1302. .compatible = "ti,omap2-sham",
  1303. .data = &omap_sham_pdata_omap2,
  1304. },
  1305. {
  1306. .compatible = "ti,omap4-sham",
  1307. .data = &omap_sham_pdata_omap4,
  1308. },
  1309. {},
  1310. };
  1311. MODULE_DEVICE_TABLE(of, omap_sham_of_match);
  1312. static int omap_sham_get_res_of(struct omap_sham_dev *dd,
  1313. struct device *dev, struct resource *res)
  1314. {
  1315. struct device_node *node = dev->of_node;
  1316. const struct of_device_id *match;
  1317. int err = 0;
  1318. match = of_match_device(of_match_ptr(omap_sham_of_match), dev);
  1319. if (!match) {
  1320. dev_err(dev, "no compatible OF match\n");
  1321. err = -EINVAL;
  1322. goto err;
  1323. }
  1324. err = of_address_to_resource(node, 0, res);
  1325. if (err < 0) {
  1326. dev_err(dev, "can't translate OF node address\n");
  1327. err = -EINVAL;
  1328. goto err;
  1329. }
  1330. dd->irq = of_irq_to_resource(node, 0, NULL);
  1331. if (!dd->irq) {
  1332. dev_err(dev, "can't translate OF irq value\n");
  1333. err = -EINVAL;
  1334. goto err;
  1335. }
  1336. dd->dma = -1; /* Dummy value that's unused */
  1337. dd->pdata = match->data;
  1338. err:
  1339. return err;
  1340. }
  1341. #else
  1342. static const struct of_device_id omap_sham_of_match[] = {
  1343. {},
  1344. };
  1345. static int omap_sham_get_res_of(struct omap_sham_dev *dd,
  1346. struct device *dev, struct resource *res)
  1347. {
  1348. return -EINVAL;
  1349. }
  1350. #endif
  1351. static int omap_sham_get_res_pdev(struct omap_sham_dev *dd,
  1352. struct platform_device *pdev, struct resource *res)
  1353. {
  1354. struct device *dev = &pdev->dev;
  1355. struct resource *r;
  1356. int err = 0;
  1357. /* Get the base address */
  1358. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1359. if (!r) {
  1360. dev_err(dev, "no MEM resource info\n");
  1361. err = -ENODEV;
  1362. goto err;
  1363. }
  1364. memcpy(res, r, sizeof(*res));
  1365. /* Get the IRQ */
  1366. dd->irq = platform_get_irq(pdev, 0);
  1367. if (dd->irq < 0) {
  1368. dev_err(dev, "no IRQ resource info\n");
  1369. err = dd->irq;
  1370. goto err;
  1371. }
  1372. /* Get the DMA */
  1373. r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  1374. if (!r) {
  1375. dev_err(dev, "no DMA resource info\n");
  1376. err = -ENODEV;
  1377. goto err;
  1378. }
  1379. dd->dma = r->start;
  1380. /* Only OMAP2/3 can be non-DT */
  1381. dd->pdata = &omap_sham_pdata_omap2;
  1382. err:
  1383. return err;
  1384. }
  1385. static int omap_sham_probe(struct platform_device *pdev)
  1386. {
  1387. struct omap_sham_dev *dd;
  1388. struct device *dev = &pdev->dev;
  1389. struct resource res;
  1390. dma_cap_mask_t mask;
  1391. int err, i, j;
  1392. u32 rev;
  1393. dd = kzalloc(sizeof(struct omap_sham_dev), GFP_KERNEL);
  1394. if (dd == NULL) {
  1395. dev_err(dev, "unable to alloc data struct.\n");
  1396. err = -ENOMEM;
  1397. goto data_err;
  1398. }
  1399. dd->dev = dev;
  1400. platform_set_drvdata(pdev, dd);
  1401. INIT_LIST_HEAD(&dd->list);
  1402. spin_lock_init(&dd->lock);
  1403. tasklet_init(&dd->done_task, omap_sham_done_task, (unsigned long)dd);
  1404. crypto_init_queue(&dd->queue, OMAP_SHAM_QUEUE_LENGTH);
  1405. err = (dev->of_node) ? omap_sham_get_res_of(dd, dev, &res) :
  1406. omap_sham_get_res_pdev(dd, pdev, &res);
  1407. if (err)
  1408. goto res_err;
  1409. dd->io_base = devm_request_and_ioremap(dev, &res);
  1410. if (!dd->io_base) {
  1411. dev_err(dev, "can't ioremap\n");
  1412. err = -ENOMEM;
  1413. goto res_err;
  1414. }
  1415. dd->phys_base = res.start;
  1416. err = request_irq(dd->irq, dd->pdata->intr_hdlr, IRQF_TRIGGER_LOW,
  1417. dev_name(dev), dd);
  1418. if (err) {
  1419. dev_err(dev, "unable to request irq.\n");
  1420. goto res_err;
  1421. }
  1422. dma_cap_zero(mask);
  1423. dma_cap_set(DMA_SLAVE, mask);
  1424. dd->dma_lch = dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
  1425. &dd->dma, dev, "rx");
  1426. if (!dd->dma_lch) {
  1427. dev_err(dev, "unable to obtain RX DMA engine channel %u\n",
  1428. dd->dma);
  1429. err = -ENXIO;
  1430. goto dma_err;
  1431. }
  1432. dd->flags |= dd->pdata->flags;
  1433. pm_runtime_enable(dev);
  1434. pm_runtime_get_sync(dev);
  1435. rev = omap_sham_read(dd, SHA_REG_REV(dd));
  1436. pm_runtime_put_sync(&pdev->dev);
  1437. dev_info(dev, "hw accel on OMAP rev %u.%u\n",
  1438. (rev & dd->pdata->major_mask) >> dd->pdata->major_shift,
  1439. (rev & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
  1440. spin_lock(&sham.lock);
  1441. list_add_tail(&dd->list, &sham.dev_list);
  1442. spin_unlock(&sham.lock);
  1443. for (i = 0; i < dd->pdata->algs_info_size; i++) {
  1444. for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
  1445. err = crypto_register_ahash(
  1446. &dd->pdata->algs_info[i].algs_list[j]);
  1447. if (err)
  1448. goto err_algs;
  1449. dd->pdata->algs_info[i].registered++;
  1450. }
  1451. }
  1452. return 0;
  1453. err_algs:
  1454. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1455. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1456. crypto_unregister_ahash(
  1457. &dd->pdata->algs_info[i].algs_list[j]);
  1458. pm_runtime_disable(dev);
  1459. dma_release_channel(dd->dma_lch);
  1460. dma_err:
  1461. free_irq(dd->irq, dd);
  1462. res_err:
  1463. kfree(dd);
  1464. dd = NULL;
  1465. data_err:
  1466. dev_err(dev, "initialization failed.\n");
  1467. return err;
  1468. }
  1469. static int omap_sham_remove(struct platform_device *pdev)
  1470. {
  1471. static struct omap_sham_dev *dd;
  1472. int i, j;
  1473. dd = platform_get_drvdata(pdev);
  1474. if (!dd)
  1475. return -ENODEV;
  1476. spin_lock(&sham.lock);
  1477. list_del(&dd->list);
  1478. spin_unlock(&sham.lock);
  1479. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1480. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1481. crypto_unregister_ahash(
  1482. &dd->pdata->algs_info[i].algs_list[j]);
  1483. tasklet_kill(&dd->done_task);
  1484. pm_runtime_disable(&pdev->dev);
  1485. dma_release_channel(dd->dma_lch);
  1486. free_irq(dd->irq, dd);
  1487. kfree(dd);
  1488. dd = NULL;
  1489. return 0;
  1490. }
  1491. #ifdef CONFIG_PM_SLEEP
  1492. static int omap_sham_suspend(struct device *dev)
  1493. {
  1494. pm_runtime_put_sync(dev);
  1495. return 0;
  1496. }
  1497. static int omap_sham_resume(struct device *dev)
  1498. {
  1499. pm_runtime_get_sync(dev);
  1500. return 0;
  1501. }
  1502. #endif
  1503. static const struct dev_pm_ops omap_sham_pm_ops = {
  1504. SET_SYSTEM_SLEEP_PM_OPS(omap_sham_suspend, omap_sham_resume)
  1505. };
  1506. static struct platform_driver omap_sham_driver = {
  1507. .probe = omap_sham_probe,
  1508. .remove = omap_sham_remove,
  1509. .driver = {
  1510. .name = "omap-sham",
  1511. .owner = THIS_MODULE,
  1512. .pm = &omap_sham_pm_ops,
  1513. .of_match_table = omap_sham_of_match,
  1514. },
  1515. };
  1516. static int __init omap_sham_mod_init(void)
  1517. {
  1518. return platform_driver_register(&omap_sham_driver);
  1519. }
  1520. static void __exit omap_sham_mod_exit(void)
  1521. {
  1522. platform_driver_unregister(&omap_sham_driver);
  1523. }
  1524. module_init(omap_sham_mod_init);
  1525. module_exit(omap_sham_mod_exit);
  1526. MODULE_DESCRIPTION("OMAP SHA1/MD5 hw acceleration support.");
  1527. MODULE_LICENSE("GPL v2");
  1528. MODULE_AUTHOR("Dmitry Kasatkin");