omap-aes.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for OMAP AES HW acceleration.
  5. *
  6. * Copyright (c) 2010 Nokia Corporation
  7. * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
  8. * Copyright (c) 2011 Texas Instruments Incorporated
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as published
  12. * by the Free Software Foundation.
  13. *
  14. */
  15. #define pr_fmt(fmt) "%s: " fmt, __func__
  16. #include <linux/err.h>
  17. #include <linux/module.h>
  18. #include <linux/init.h>
  19. #include <linux/errno.h>
  20. #include <linux/kernel.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/scatterlist.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/dmaengine.h>
  25. #include <linux/omap-dma.h>
  26. #include <linux/pm_runtime.h>
  27. #include <linux/of.h>
  28. #include <linux/of_device.h>
  29. #include <linux/of_address.h>
  30. #include <linux/io.h>
  31. #include <linux/crypto.h>
  32. #include <linux/interrupt.h>
  33. #include <crypto/scatterwalk.h>
  34. #include <crypto/aes.h>
  35. #define DST_MAXBURST 4
  36. #define DMA_MIN (DST_MAXBURST * sizeof(u32))
  37. /* OMAP TRM gives bitfields as start:end, where start is the higher bit
  38. number. For example 7:0 */
  39. #define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
  40. #define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
  41. #define AES_REG_KEY(dd, x) ((dd)->pdata->key_ofs - \
  42. ((x ^ 0x01) * 0x04))
  43. #define AES_REG_IV(dd, x) ((dd)->pdata->iv_ofs + ((x) * 0x04))
  44. #define AES_REG_CTRL(dd) ((dd)->pdata->ctrl_ofs)
  45. #define AES_REG_CTRL_CTR_WIDTH_MASK (3 << 7)
  46. #define AES_REG_CTRL_CTR_WIDTH_32 (0 << 7)
  47. #define AES_REG_CTRL_CTR_WIDTH_64 (1 << 7)
  48. #define AES_REG_CTRL_CTR_WIDTH_96 (2 << 7)
  49. #define AES_REG_CTRL_CTR_WIDTH_128 (3 << 7)
  50. #define AES_REG_CTRL_CTR (1 << 6)
  51. #define AES_REG_CTRL_CBC (1 << 5)
  52. #define AES_REG_CTRL_KEY_SIZE (3 << 3)
  53. #define AES_REG_CTRL_DIRECTION (1 << 2)
  54. #define AES_REG_CTRL_INPUT_READY (1 << 1)
  55. #define AES_REG_CTRL_OUTPUT_READY (1 << 0)
  56. #define AES_REG_DATA_N(dd, x) ((dd)->pdata->data_ofs + ((x) * 0x04))
  57. #define AES_REG_REV(dd) ((dd)->pdata->rev_ofs)
  58. #define AES_REG_MASK(dd) ((dd)->pdata->mask_ofs)
  59. #define AES_REG_MASK_SIDLE (1 << 6)
  60. #define AES_REG_MASK_START (1 << 5)
  61. #define AES_REG_MASK_DMA_OUT_EN (1 << 3)
  62. #define AES_REG_MASK_DMA_IN_EN (1 << 2)
  63. #define AES_REG_MASK_SOFTRESET (1 << 1)
  64. #define AES_REG_AUTOIDLE (1 << 0)
  65. #define AES_REG_LENGTH_N(x) (0x54 + ((x) * 0x04))
  66. #define DEFAULT_TIMEOUT (5*HZ)
  67. #define FLAGS_MODE_MASK 0x000f
  68. #define FLAGS_ENCRYPT BIT(0)
  69. #define FLAGS_CBC BIT(1)
  70. #define FLAGS_GIV BIT(2)
  71. #define FLAGS_CTR BIT(3)
  72. #define FLAGS_INIT BIT(4)
  73. #define FLAGS_FAST BIT(5)
  74. #define FLAGS_BUSY BIT(6)
  75. struct omap_aes_ctx {
  76. struct omap_aes_dev *dd;
  77. int keylen;
  78. u32 key[AES_KEYSIZE_256 / sizeof(u32)];
  79. unsigned long flags;
  80. };
  81. struct omap_aes_reqctx {
  82. unsigned long mode;
  83. };
  84. #define OMAP_AES_QUEUE_LENGTH 1
  85. #define OMAP_AES_CACHE_SIZE 0
  86. struct omap_aes_algs_info {
  87. struct crypto_alg *algs_list;
  88. unsigned int size;
  89. unsigned int registered;
  90. };
  91. struct omap_aes_pdata {
  92. struct omap_aes_algs_info *algs_info;
  93. unsigned int algs_info_size;
  94. void (*trigger)(struct omap_aes_dev *dd, int length);
  95. u32 key_ofs;
  96. u32 iv_ofs;
  97. u32 ctrl_ofs;
  98. u32 data_ofs;
  99. u32 rev_ofs;
  100. u32 mask_ofs;
  101. u32 dma_enable_in;
  102. u32 dma_enable_out;
  103. u32 dma_start;
  104. u32 major_mask;
  105. u32 major_shift;
  106. u32 minor_mask;
  107. u32 minor_shift;
  108. };
  109. struct omap_aes_dev {
  110. struct list_head list;
  111. unsigned long phys_base;
  112. void __iomem *io_base;
  113. struct omap_aes_ctx *ctx;
  114. struct device *dev;
  115. unsigned long flags;
  116. int err;
  117. spinlock_t lock;
  118. struct crypto_queue queue;
  119. struct tasklet_struct done_task;
  120. struct tasklet_struct queue_task;
  121. struct ablkcipher_request *req;
  122. size_t total;
  123. struct scatterlist *in_sg;
  124. struct scatterlist in_sgl;
  125. size_t in_offset;
  126. struct scatterlist *out_sg;
  127. struct scatterlist out_sgl;
  128. size_t out_offset;
  129. size_t buflen;
  130. void *buf_in;
  131. size_t dma_size;
  132. int dma_in;
  133. struct dma_chan *dma_lch_in;
  134. dma_addr_t dma_addr_in;
  135. void *buf_out;
  136. int dma_out;
  137. struct dma_chan *dma_lch_out;
  138. dma_addr_t dma_addr_out;
  139. const struct omap_aes_pdata *pdata;
  140. };
  141. /* keep registered devices data here */
  142. static LIST_HEAD(dev_list);
  143. static DEFINE_SPINLOCK(list_lock);
  144. static inline u32 omap_aes_read(struct omap_aes_dev *dd, u32 offset)
  145. {
  146. return __raw_readl(dd->io_base + offset);
  147. }
  148. static inline void omap_aes_write(struct omap_aes_dev *dd, u32 offset,
  149. u32 value)
  150. {
  151. __raw_writel(value, dd->io_base + offset);
  152. }
  153. static inline void omap_aes_write_mask(struct omap_aes_dev *dd, u32 offset,
  154. u32 value, u32 mask)
  155. {
  156. u32 val;
  157. val = omap_aes_read(dd, offset);
  158. val &= ~mask;
  159. val |= value;
  160. omap_aes_write(dd, offset, val);
  161. }
  162. static void omap_aes_write_n(struct omap_aes_dev *dd, u32 offset,
  163. u32 *value, int count)
  164. {
  165. for (; count--; value++, offset += 4)
  166. omap_aes_write(dd, offset, *value);
  167. }
  168. static int omap_aes_hw_init(struct omap_aes_dev *dd)
  169. {
  170. /*
  171. * clocks are enabled when request starts and disabled when finished.
  172. * It may be long delays between requests.
  173. * Device might go to off mode to save power.
  174. */
  175. pm_runtime_get_sync(dd->dev);
  176. if (!(dd->flags & FLAGS_INIT)) {
  177. dd->flags |= FLAGS_INIT;
  178. dd->err = 0;
  179. }
  180. return 0;
  181. }
  182. static int omap_aes_write_ctrl(struct omap_aes_dev *dd)
  183. {
  184. unsigned int key32;
  185. int i, err;
  186. u32 val, mask = 0;
  187. err = omap_aes_hw_init(dd);
  188. if (err)
  189. return err;
  190. key32 = dd->ctx->keylen / sizeof(u32);
  191. /* it seems a key should always be set even if it has not changed */
  192. for (i = 0; i < key32; i++) {
  193. omap_aes_write(dd, AES_REG_KEY(dd, i),
  194. __le32_to_cpu(dd->ctx->key[i]));
  195. }
  196. if ((dd->flags & (FLAGS_CBC | FLAGS_CTR)) && dd->req->info)
  197. omap_aes_write_n(dd, AES_REG_IV(dd, 0), dd->req->info, 4);
  198. val = FLD_VAL(((dd->ctx->keylen >> 3) - 1), 4, 3);
  199. if (dd->flags & FLAGS_CBC)
  200. val |= AES_REG_CTRL_CBC;
  201. if (dd->flags & FLAGS_CTR) {
  202. val |= AES_REG_CTRL_CTR | AES_REG_CTRL_CTR_WIDTH_32;
  203. mask = AES_REG_CTRL_CTR | AES_REG_CTRL_CTR_WIDTH_MASK;
  204. }
  205. if (dd->flags & FLAGS_ENCRYPT)
  206. val |= AES_REG_CTRL_DIRECTION;
  207. mask |= AES_REG_CTRL_CBC | AES_REG_CTRL_DIRECTION |
  208. AES_REG_CTRL_KEY_SIZE;
  209. omap_aes_write_mask(dd, AES_REG_CTRL(dd), val, mask);
  210. return 0;
  211. }
  212. static void omap_aes_dma_trigger_omap2(struct omap_aes_dev *dd, int length)
  213. {
  214. u32 mask, val;
  215. val = dd->pdata->dma_start;
  216. if (dd->dma_lch_out != NULL)
  217. val |= dd->pdata->dma_enable_out;
  218. if (dd->dma_lch_in != NULL)
  219. val |= dd->pdata->dma_enable_in;
  220. mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
  221. dd->pdata->dma_start;
  222. omap_aes_write_mask(dd, AES_REG_MASK(dd), val, mask);
  223. }
  224. static void omap_aes_dma_trigger_omap4(struct omap_aes_dev *dd, int length)
  225. {
  226. omap_aes_write(dd, AES_REG_LENGTH_N(0), length);
  227. omap_aes_write(dd, AES_REG_LENGTH_N(1), 0);
  228. omap_aes_dma_trigger_omap2(dd, length);
  229. }
  230. static void omap_aes_dma_stop(struct omap_aes_dev *dd)
  231. {
  232. u32 mask;
  233. mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
  234. dd->pdata->dma_start;
  235. omap_aes_write_mask(dd, AES_REG_MASK(dd), 0, mask);
  236. }
  237. static struct omap_aes_dev *omap_aes_find_dev(struct omap_aes_ctx *ctx)
  238. {
  239. struct omap_aes_dev *dd = NULL, *tmp;
  240. spin_lock_bh(&list_lock);
  241. if (!ctx->dd) {
  242. list_for_each_entry(tmp, &dev_list, list) {
  243. /* FIXME: take fist available aes core */
  244. dd = tmp;
  245. break;
  246. }
  247. ctx->dd = dd;
  248. } else {
  249. /* already found before */
  250. dd = ctx->dd;
  251. }
  252. spin_unlock_bh(&list_lock);
  253. return dd;
  254. }
  255. static void omap_aes_dma_out_callback(void *data)
  256. {
  257. struct omap_aes_dev *dd = data;
  258. /* dma_lch_out - completed */
  259. tasklet_schedule(&dd->done_task);
  260. }
  261. static int omap_aes_dma_init(struct omap_aes_dev *dd)
  262. {
  263. int err = -ENOMEM;
  264. dma_cap_mask_t mask;
  265. dd->dma_lch_out = NULL;
  266. dd->dma_lch_in = NULL;
  267. dd->buf_in = (void *)__get_free_pages(GFP_KERNEL, OMAP_AES_CACHE_SIZE);
  268. dd->buf_out = (void *)__get_free_pages(GFP_KERNEL, OMAP_AES_CACHE_SIZE);
  269. dd->buflen = PAGE_SIZE << OMAP_AES_CACHE_SIZE;
  270. dd->buflen &= ~(AES_BLOCK_SIZE - 1);
  271. if (!dd->buf_in || !dd->buf_out) {
  272. dev_err(dd->dev, "unable to alloc pages.\n");
  273. goto err_alloc;
  274. }
  275. /* MAP here */
  276. dd->dma_addr_in = dma_map_single(dd->dev, dd->buf_in, dd->buflen,
  277. DMA_TO_DEVICE);
  278. if (dma_mapping_error(dd->dev, dd->dma_addr_in)) {
  279. dev_err(dd->dev, "dma %d bytes error\n", dd->buflen);
  280. err = -EINVAL;
  281. goto err_map_in;
  282. }
  283. dd->dma_addr_out = dma_map_single(dd->dev, dd->buf_out, dd->buflen,
  284. DMA_FROM_DEVICE);
  285. if (dma_mapping_error(dd->dev, dd->dma_addr_out)) {
  286. dev_err(dd->dev, "dma %d bytes error\n", dd->buflen);
  287. err = -EINVAL;
  288. goto err_map_out;
  289. }
  290. dma_cap_zero(mask);
  291. dma_cap_set(DMA_SLAVE, mask);
  292. dd->dma_lch_in = dma_request_slave_channel_compat(mask,
  293. omap_dma_filter_fn,
  294. &dd->dma_in,
  295. dd->dev, "rx");
  296. if (!dd->dma_lch_in) {
  297. dev_err(dd->dev, "Unable to request in DMA channel\n");
  298. goto err_dma_in;
  299. }
  300. dd->dma_lch_out = dma_request_slave_channel_compat(mask,
  301. omap_dma_filter_fn,
  302. &dd->dma_out,
  303. dd->dev, "tx");
  304. if (!dd->dma_lch_out) {
  305. dev_err(dd->dev, "Unable to request out DMA channel\n");
  306. goto err_dma_out;
  307. }
  308. return 0;
  309. err_dma_out:
  310. dma_release_channel(dd->dma_lch_in);
  311. err_dma_in:
  312. dma_unmap_single(dd->dev, dd->dma_addr_out, dd->buflen,
  313. DMA_FROM_DEVICE);
  314. err_map_out:
  315. dma_unmap_single(dd->dev, dd->dma_addr_in, dd->buflen, DMA_TO_DEVICE);
  316. err_map_in:
  317. free_pages((unsigned long)dd->buf_out, OMAP_AES_CACHE_SIZE);
  318. free_pages((unsigned long)dd->buf_in, OMAP_AES_CACHE_SIZE);
  319. err_alloc:
  320. if (err)
  321. pr_err("error: %d\n", err);
  322. return err;
  323. }
  324. static void omap_aes_dma_cleanup(struct omap_aes_dev *dd)
  325. {
  326. dma_release_channel(dd->dma_lch_out);
  327. dma_release_channel(dd->dma_lch_in);
  328. dma_unmap_single(dd->dev, dd->dma_addr_out, dd->buflen,
  329. DMA_FROM_DEVICE);
  330. dma_unmap_single(dd->dev, dd->dma_addr_in, dd->buflen, DMA_TO_DEVICE);
  331. free_pages((unsigned long)dd->buf_out, OMAP_AES_CACHE_SIZE);
  332. free_pages((unsigned long)dd->buf_in, OMAP_AES_CACHE_SIZE);
  333. }
  334. static void sg_copy_buf(void *buf, struct scatterlist *sg,
  335. unsigned int start, unsigned int nbytes, int out)
  336. {
  337. struct scatter_walk walk;
  338. if (!nbytes)
  339. return;
  340. scatterwalk_start(&walk, sg);
  341. scatterwalk_advance(&walk, start);
  342. scatterwalk_copychunks(buf, &walk, nbytes, out);
  343. scatterwalk_done(&walk, out, 0);
  344. }
  345. static int sg_copy(struct scatterlist **sg, size_t *offset, void *buf,
  346. size_t buflen, size_t total, int out)
  347. {
  348. unsigned int count, off = 0;
  349. while (buflen && total) {
  350. count = min((*sg)->length - *offset, total);
  351. count = min(count, buflen);
  352. if (!count)
  353. return off;
  354. /*
  355. * buflen and total are AES_BLOCK_SIZE size aligned,
  356. * so count should be also aligned
  357. */
  358. sg_copy_buf(buf + off, *sg, *offset, count, out);
  359. off += count;
  360. buflen -= count;
  361. *offset += count;
  362. total -= count;
  363. if (*offset == (*sg)->length) {
  364. *sg = sg_next(*sg);
  365. if (*sg)
  366. *offset = 0;
  367. else
  368. total = 0;
  369. }
  370. }
  371. return off;
  372. }
  373. static int omap_aes_crypt_dma(struct crypto_tfm *tfm,
  374. struct scatterlist *in_sg, struct scatterlist *out_sg)
  375. {
  376. struct omap_aes_ctx *ctx = crypto_tfm_ctx(tfm);
  377. struct omap_aes_dev *dd = ctx->dd;
  378. struct dma_async_tx_descriptor *tx_in, *tx_out;
  379. struct dma_slave_config cfg;
  380. dma_addr_t dma_addr_in = sg_dma_address(in_sg);
  381. int ret, length = sg_dma_len(in_sg);
  382. pr_debug("len: %d\n", length);
  383. dd->dma_size = length;
  384. if (!(dd->flags & FLAGS_FAST))
  385. dma_sync_single_for_device(dd->dev, dma_addr_in, length,
  386. DMA_TO_DEVICE);
  387. memset(&cfg, 0, sizeof(cfg));
  388. cfg.src_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
  389. cfg.dst_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
  390. cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  391. cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  392. cfg.src_maxburst = DST_MAXBURST;
  393. cfg.dst_maxburst = DST_MAXBURST;
  394. /* IN */
  395. ret = dmaengine_slave_config(dd->dma_lch_in, &cfg);
  396. if (ret) {
  397. dev_err(dd->dev, "can't configure IN dmaengine slave: %d\n",
  398. ret);
  399. return ret;
  400. }
  401. tx_in = dmaengine_prep_slave_sg(dd->dma_lch_in, in_sg, 1,
  402. DMA_MEM_TO_DEV,
  403. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  404. if (!tx_in) {
  405. dev_err(dd->dev, "IN prep_slave_sg() failed\n");
  406. return -EINVAL;
  407. }
  408. /* No callback necessary */
  409. tx_in->callback_param = dd;
  410. /* OUT */
  411. ret = dmaengine_slave_config(dd->dma_lch_out, &cfg);
  412. if (ret) {
  413. dev_err(dd->dev, "can't configure OUT dmaengine slave: %d\n",
  414. ret);
  415. return ret;
  416. }
  417. tx_out = dmaengine_prep_slave_sg(dd->dma_lch_out, out_sg, 1,
  418. DMA_DEV_TO_MEM,
  419. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  420. if (!tx_out) {
  421. dev_err(dd->dev, "OUT prep_slave_sg() failed\n");
  422. return -EINVAL;
  423. }
  424. tx_out->callback = omap_aes_dma_out_callback;
  425. tx_out->callback_param = dd;
  426. dmaengine_submit(tx_in);
  427. dmaengine_submit(tx_out);
  428. dma_async_issue_pending(dd->dma_lch_in);
  429. dma_async_issue_pending(dd->dma_lch_out);
  430. /* start DMA */
  431. dd->pdata->trigger(dd, length);
  432. return 0;
  433. }
  434. static int omap_aes_crypt_dma_start(struct omap_aes_dev *dd)
  435. {
  436. struct crypto_tfm *tfm = crypto_ablkcipher_tfm(
  437. crypto_ablkcipher_reqtfm(dd->req));
  438. int err, fast = 0, in, out;
  439. size_t count;
  440. dma_addr_t addr_in, addr_out;
  441. struct scatterlist *in_sg, *out_sg;
  442. int len32;
  443. pr_debug("total: %d\n", dd->total);
  444. if (sg_is_last(dd->in_sg) && sg_is_last(dd->out_sg)) {
  445. /* check for alignment */
  446. in = IS_ALIGNED((u32)dd->in_sg->offset, sizeof(u32));
  447. out = IS_ALIGNED((u32)dd->out_sg->offset, sizeof(u32));
  448. fast = in && out;
  449. }
  450. if (fast) {
  451. count = min(dd->total, sg_dma_len(dd->in_sg));
  452. count = min(count, sg_dma_len(dd->out_sg));
  453. if (count != dd->total) {
  454. pr_err("request length != buffer length\n");
  455. return -EINVAL;
  456. }
  457. pr_debug("fast\n");
  458. err = dma_map_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  459. if (!err) {
  460. dev_err(dd->dev, "dma_map_sg() error\n");
  461. return -EINVAL;
  462. }
  463. err = dma_map_sg(dd->dev, dd->out_sg, 1, DMA_FROM_DEVICE);
  464. if (!err) {
  465. dev_err(dd->dev, "dma_map_sg() error\n");
  466. dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  467. return -EINVAL;
  468. }
  469. addr_in = sg_dma_address(dd->in_sg);
  470. addr_out = sg_dma_address(dd->out_sg);
  471. in_sg = dd->in_sg;
  472. out_sg = dd->out_sg;
  473. dd->flags |= FLAGS_FAST;
  474. } else {
  475. /* use cache buffers */
  476. count = sg_copy(&dd->in_sg, &dd->in_offset, dd->buf_in,
  477. dd->buflen, dd->total, 0);
  478. len32 = DIV_ROUND_UP(count, DMA_MIN) * DMA_MIN;
  479. /*
  480. * The data going into the AES module has been copied
  481. * to a local buffer and the data coming out will go
  482. * into a local buffer so set up local SG entries for
  483. * both.
  484. */
  485. sg_init_table(&dd->in_sgl, 1);
  486. dd->in_sgl.offset = dd->in_offset;
  487. sg_dma_len(&dd->in_sgl) = len32;
  488. sg_dma_address(&dd->in_sgl) = dd->dma_addr_in;
  489. sg_init_table(&dd->out_sgl, 1);
  490. dd->out_sgl.offset = dd->out_offset;
  491. sg_dma_len(&dd->out_sgl) = len32;
  492. sg_dma_address(&dd->out_sgl) = dd->dma_addr_out;
  493. in_sg = &dd->in_sgl;
  494. out_sg = &dd->out_sgl;
  495. addr_in = dd->dma_addr_in;
  496. addr_out = dd->dma_addr_out;
  497. dd->flags &= ~FLAGS_FAST;
  498. }
  499. dd->total -= count;
  500. err = omap_aes_crypt_dma(tfm, in_sg, out_sg);
  501. if (err) {
  502. dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  503. dma_unmap_sg(dd->dev, dd->out_sg, 1, DMA_TO_DEVICE);
  504. }
  505. return err;
  506. }
  507. static void omap_aes_finish_req(struct omap_aes_dev *dd, int err)
  508. {
  509. struct ablkcipher_request *req = dd->req;
  510. pr_debug("err: %d\n", err);
  511. pm_runtime_put_sync(dd->dev);
  512. dd->flags &= ~FLAGS_BUSY;
  513. req->base.complete(&req->base, err);
  514. }
  515. static int omap_aes_crypt_dma_stop(struct omap_aes_dev *dd)
  516. {
  517. int err = 0;
  518. size_t count;
  519. pr_debug("total: %d\n", dd->total);
  520. omap_aes_dma_stop(dd);
  521. dmaengine_terminate_all(dd->dma_lch_in);
  522. dmaengine_terminate_all(dd->dma_lch_out);
  523. if (dd->flags & FLAGS_FAST) {
  524. dma_unmap_sg(dd->dev, dd->out_sg, 1, DMA_FROM_DEVICE);
  525. dma_unmap_sg(dd->dev, dd->in_sg, 1, DMA_TO_DEVICE);
  526. } else {
  527. dma_sync_single_for_device(dd->dev, dd->dma_addr_out,
  528. dd->dma_size, DMA_FROM_DEVICE);
  529. /* copy data */
  530. count = sg_copy(&dd->out_sg, &dd->out_offset, dd->buf_out,
  531. dd->buflen, dd->dma_size, 1);
  532. if (count != dd->dma_size) {
  533. err = -EINVAL;
  534. pr_err("not all data converted: %u\n", count);
  535. }
  536. }
  537. return err;
  538. }
  539. static int omap_aes_handle_queue(struct omap_aes_dev *dd,
  540. struct ablkcipher_request *req)
  541. {
  542. struct crypto_async_request *async_req, *backlog;
  543. struct omap_aes_ctx *ctx;
  544. struct omap_aes_reqctx *rctx;
  545. unsigned long flags;
  546. int err, ret = 0;
  547. spin_lock_irqsave(&dd->lock, flags);
  548. if (req)
  549. ret = ablkcipher_enqueue_request(&dd->queue, req);
  550. if (dd->flags & FLAGS_BUSY) {
  551. spin_unlock_irqrestore(&dd->lock, flags);
  552. return ret;
  553. }
  554. backlog = crypto_get_backlog(&dd->queue);
  555. async_req = crypto_dequeue_request(&dd->queue);
  556. if (async_req)
  557. dd->flags |= FLAGS_BUSY;
  558. spin_unlock_irqrestore(&dd->lock, flags);
  559. if (!async_req)
  560. return ret;
  561. if (backlog)
  562. backlog->complete(backlog, -EINPROGRESS);
  563. req = ablkcipher_request_cast(async_req);
  564. /* assign new request to device */
  565. dd->req = req;
  566. dd->total = req->nbytes;
  567. dd->in_offset = 0;
  568. dd->in_sg = req->src;
  569. dd->out_offset = 0;
  570. dd->out_sg = req->dst;
  571. rctx = ablkcipher_request_ctx(req);
  572. ctx = crypto_ablkcipher_ctx(crypto_ablkcipher_reqtfm(req));
  573. rctx->mode &= FLAGS_MODE_MASK;
  574. dd->flags = (dd->flags & ~FLAGS_MODE_MASK) | rctx->mode;
  575. dd->ctx = ctx;
  576. ctx->dd = dd;
  577. err = omap_aes_write_ctrl(dd);
  578. if (!err)
  579. err = omap_aes_crypt_dma_start(dd);
  580. if (err) {
  581. /* aes_task will not finish it, so do it here */
  582. omap_aes_finish_req(dd, err);
  583. tasklet_schedule(&dd->queue_task);
  584. }
  585. return ret; /* return ret, which is enqueue return value */
  586. }
  587. static void omap_aes_done_task(unsigned long data)
  588. {
  589. struct omap_aes_dev *dd = (struct omap_aes_dev *)data;
  590. int err;
  591. pr_debug("enter\n");
  592. err = omap_aes_crypt_dma_stop(dd);
  593. err = dd->err ? : err;
  594. if (dd->total && !err) {
  595. err = omap_aes_crypt_dma_start(dd);
  596. if (!err)
  597. return; /* DMA started. Not fininishing. */
  598. }
  599. omap_aes_finish_req(dd, err);
  600. omap_aes_handle_queue(dd, NULL);
  601. pr_debug("exit\n");
  602. }
  603. static void omap_aes_queue_task(unsigned long data)
  604. {
  605. struct omap_aes_dev *dd = (struct omap_aes_dev *)data;
  606. omap_aes_handle_queue(dd, NULL);
  607. }
  608. static int omap_aes_crypt(struct ablkcipher_request *req, unsigned long mode)
  609. {
  610. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(
  611. crypto_ablkcipher_reqtfm(req));
  612. struct omap_aes_reqctx *rctx = ablkcipher_request_ctx(req);
  613. struct omap_aes_dev *dd;
  614. pr_debug("nbytes: %d, enc: %d, cbc: %d\n", req->nbytes,
  615. !!(mode & FLAGS_ENCRYPT),
  616. !!(mode & FLAGS_CBC));
  617. if (!IS_ALIGNED(req->nbytes, AES_BLOCK_SIZE)) {
  618. pr_err("request size is not exact amount of AES blocks\n");
  619. return -EINVAL;
  620. }
  621. dd = omap_aes_find_dev(ctx);
  622. if (!dd)
  623. return -ENODEV;
  624. rctx->mode = mode;
  625. return omap_aes_handle_queue(dd, req);
  626. }
  627. /* ********************** ALG API ************************************ */
  628. static int omap_aes_setkey(struct crypto_ablkcipher *tfm, const u8 *key,
  629. unsigned int keylen)
  630. {
  631. struct omap_aes_ctx *ctx = crypto_ablkcipher_ctx(tfm);
  632. if (keylen != AES_KEYSIZE_128 && keylen != AES_KEYSIZE_192 &&
  633. keylen != AES_KEYSIZE_256)
  634. return -EINVAL;
  635. pr_debug("enter, keylen: %d\n", keylen);
  636. memcpy(ctx->key, key, keylen);
  637. ctx->keylen = keylen;
  638. return 0;
  639. }
  640. static int omap_aes_ecb_encrypt(struct ablkcipher_request *req)
  641. {
  642. return omap_aes_crypt(req, FLAGS_ENCRYPT);
  643. }
  644. static int omap_aes_ecb_decrypt(struct ablkcipher_request *req)
  645. {
  646. return omap_aes_crypt(req, 0);
  647. }
  648. static int omap_aes_cbc_encrypt(struct ablkcipher_request *req)
  649. {
  650. return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CBC);
  651. }
  652. static int omap_aes_cbc_decrypt(struct ablkcipher_request *req)
  653. {
  654. return omap_aes_crypt(req, FLAGS_CBC);
  655. }
  656. static int omap_aes_ctr_encrypt(struct ablkcipher_request *req)
  657. {
  658. return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CTR);
  659. }
  660. static int omap_aes_ctr_decrypt(struct ablkcipher_request *req)
  661. {
  662. return omap_aes_crypt(req, FLAGS_CTR);
  663. }
  664. static int omap_aes_cra_init(struct crypto_tfm *tfm)
  665. {
  666. pr_debug("enter\n");
  667. tfm->crt_ablkcipher.reqsize = sizeof(struct omap_aes_reqctx);
  668. return 0;
  669. }
  670. static void omap_aes_cra_exit(struct crypto_tfm *tfm)
  671. {
  672. pr_debug("enter\n");
  673. }
  674. /* ********************** ALGS ************************************ */
  675. static struct crypto_alg algs_ecb_cbc[] = {
  676. {
  677. .cra_name = "ecb(aes)",
  678. .cra_driver_name = "ecb-aes-omap",
  679. .cra_priority = 100,
  680. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  681. CRYPTO_ALG_KERN_DRIVER_ONLY |
  682. CRYPTO_ALG_ASYNC,
  683. .cra_blocksize = AES_BLOCK_SIZE,
  684. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  685. .cra_alignmask = 0,
  686. .cra_type = &crypto_ablkcipher_type,
  687. .cra_module = THIS_MODULE,
  688. .cra_init = omap_aes_cra_init,
  689. .cra_exit = omap_aes_cra_exit,
  690. .cra_u.ablkcipher = {
  691. .min_keysize = AES_MIN_KEY_SIZE,
  692. .max_keysize = AES_MAX_KEY_SIZE,
  693. .setkey = omap_aes_setkey,
  694. .encrypt = omap_aes_ecb_encrypt,
  695. .decrypt = omap_aes_ecb_decrypt,
  696. }
  697. },
  698. {
  699. .cra_name = "cbc(aes)",
  700. .cra_driver_name = "cbc-aes-omap",
  701. .cra_priority = 100,
  702. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  703. CRYPTO_ALG_KERN_DRIVER_ONLY |
  704. CRYPTO_ALG_ASYNC,
  705. .cra_blocksize = AES_BLOCK_SIZE,
  706. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  707. .cra_alignmask = 0,
  708. .cra_type = &crypto_ablkcipher_type,
  709. .cra_module = THIS_MODULE,
  710. .cra_init = omap_aes_cra_init,
  711. .cra_exit = omap_aes_cra_exit,
  712. .cra_u.ablkcipher = {
  713. .min_keysize = AES_MIN_KEY_SIZE,
  714. .max_keysize = AES_MAX_KEY_SIZE,
  715. .ivsize = AES_BLOCK_SIZE,
  716. .setkey = omap_aes_setkey,
  717. .encrypt = omap_aes_cbc_encrypt,
  718. .decrypt = omap_aes_cbc_decrypt,
  719. }
  720. }
  721. };
  722. static struct crypto_alg algs_ctr[] = {
  723. {
  724. .cra_name = "ctr(aes)",
  725. .cra_driver_name = "ctr-aes-omap",
  726. .cra_priority = 100,
  727. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  728. CRYPTO_ALG_KERN_DRIVER_ONLY |
  729. CRYPTO_ALG_ASYNC,
  730. .cra_blocksize = AES_BLOCK_SIZE,
  731. .cra_ctxsize = sizeof(struct omap_aes_ctx),
  732. .cra_alignmask = 0,
  733. .cra_type = &crypto_ablkcipher_type,
  734. .cra_module = THIS_MODULE,
  735. .cra_init = omap_aes_cra_init,
  736. .cra_exit = omap_aes_cra_exit,
  737. .cra_u.ablkcipher = {
  738. .min_keysize = AES_MIN_KEY_SIZE,
  739. .max_keysize = AES_MAX_KEY_SIZE,
  740. .geniv = "eseqiv",
  741. .ivsize = AES_BLOCK_SIZE,
  742. .setkey = omap_aes_setkey,
  743. .encrypt = omap_aes_ctr_encrypt,
  744. .decrypt = omap_aes_ctr_decrypt,
  745. }
  746. } ,
  747. };
  748. static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc[] = {
  749. {
  750. .algs_list = algs_ecb_cbc,
  751. .size = ARRAY_SIZE(algs_ecb_cbc),
  752. },
  753. };
  754. static const struct omap_aes_pdata omap_aes_pdata_omap2 = {
  755. .algs_info = omap_aes_algs_info_ecb_cbc,
  756. .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc),
  757. .trigger = omap_aes_dma_trigger_omap2,
  758. .key_ofs = 0x1c,
  759. .iv_ofs = 0x20,
  760. .ctrl_ofs = 0x30,
  761. .data_ofs = 0x34,
  762. .rev_ofs = 0x44,
  763. .mask_ofs = 0x48,
  764. .dma_enable_in = BIT(2),
  765. .dma_enable_out = BIT(3),
  766. .dma_start = BIT(5),
  767. .major_mask = 0xf0,
  768. .major_shift = 4,
  769. .minor_mask = 0x0f,
  770. .minor_shift = 0,
  771. };
  772. #ifdef CONFIG_OF
  773. static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc_ctr[] = {
  774. {
  775. .algs_list = algs_ecb_cbc,
  776. .size = ARRAY_SIZE(algs_ecb_cbc),
  777. },
  778. {
  779. .algs_list = algs_ctr,
  780. .size = ARRAY_SIZE(algs_ctr),
  781. },
  782. };
  783. static const struct omap_aes_pdata omap_aes_pdata_omap3 = {
  784. .algs_info = omap_aes_algs_info_ecb_cbc_ctr,
  785. .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
  786. .trigger = omap_aes_dma_trigger_omap2,
  787. .key_ofs = 0x1c,
  788. .iv_ofs = 0x20,
  789. .ctrl_ofs = 0x30,
  790. .data_ofs = 0x34,
  791. .rev_ofs = 0x44,
  792. .mask_ofs = 0x48,
  793. .dma_enable_in = BIT(2),
  794. .dma_enable_out = BIT(3),
  795. .dma_start = BIT(5),
  796. .major_mask = 0xf0,
  797. .major_shift = 4,
  798. .minor_mask = 0x0f,
  799. .minor_shift = 0,
  800. };
  801. static const struct omap_aes_pdata omap_aes_pdata_omap4 = {
  802. .algs_info = omap_aes_algs_info_ecb_cbc_ctr,
  803. .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
  804. .trigger = omap_aes_dma_trigger_omap4,
  805. .key_ofs = 0x3c,
  806. .iv_ofs = 0x40,
  807. .ctrl_ofs = 0x50,
  808. .data_ofs = 0x60,
  809. .rev_ofs = 0x80,
  810. .mask_ofs = 0x84,
  811. .dma_enable_in = BIT(5),
  812. .dma_enable_out = BIT(6),
  813. .major_mask = 0x0700,
  814. .major_shift = 8,
  815. .minor_mask = 0x003f,
  816. .minor_shift = 0,
  817. };
  818. static const struct of_device_id omap_aes_of_match[] = {
  819. {
  820. .compatible = "ti,omap2-aes",
  821. .data = &omap_aes_pdata_omap2,
  822. },
  823. {
  824. .compatible = "ti,omap3-aes",
  825. .data = &omap_aes_pdata_omap3,
  826. },
  827. {
  828. .compatible = "ti,omap4-aes",
  829. .data = &omap_aes_pdata_omap4,
  830. },
  831. {},
  832. };
  833. MODULE_DEVICE_TABLE(of, omap_aes_of_match);
  834. static int omap_aes_get_res_of(struct omap_aes_dev *dd,
  835. struct device *dev, struct resource *res)
  836. {
  837. struct device_node *node = dev->of_node;
  838. const struct of_device_id *match;
  839. int err = 0;
  840. match = of_match_device(of_match_ptr(omap_aes_of_match), dev);
  841. if (!match) {
  842. dev_err(dev, "no compatible OF match\n");
  843. err = -EINVAL;
  844. goto err;
  845. }
  846. err = of_address_to_resource(node, 0, res);
  847. if (err < 0) {
  848. dev_err(dev, "can't translate OF node address\n");
  849. err = -EINVAL;
  850. goto err;
  851. }
  852. dd->dma_out = -1; /* Dummy value that's unused */
  853. dd->dma_in = -1; /* Dummy value that's unused */
  854. dd->pdata = match->data;
  855. err:
  856. return err;
  857. }
  858. #else
  859. static const struct of_device_id omap_aes_of_match[] = {
  860. {},
  861. };
  862. static int omap_aes_get_res_of(struct omap_aes_dev *dd,
  863. struct device *dev, struct resource *res)
  864. {
  865. return -EINVAL;
  866. }
  867. #endif
  868. static int omap_aes_get_res_pdev(struct omap_aes_dev *dd,
  869. struct platform_device *pdev, struct resource *res)
  870. {
  871. struct device *dev = &pdev->dev;
  872. struct resource *r;
  873. int err = 0;
  874. /* Get the base address */
  875. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  876. if (!r) {
  877. dev_err(dev, "no MEM resource info\n");
  878. err = -ENODEV;
  879. goto err;
  880. }
  881. memcpy(res, r, sizeof(*res));
  882. /* Get the DMA out channel */
  883. r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  884. if (!r) {
  885. dev_err(dev, "no DMA out resource info\n");
  886. err = -ENODEV;
  887. goto err;
  888. }
  889. dd->dma_out = r->start;
  890. /* Get the DMA in channel */
  891. r = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  892. if (!r) {
  893. dev_err(dev, "no DMA in resource info\n");
  894. err = -ENODEV;
  895. goto err;
  896. }
  897. dd->dma_in = r->start;
  898. /* Only OMAP2/3 can be non-DT */
  899. dd->pdata = &omap_aes_pdata_omap2;
  900. err:
  901. return err;
  902. }
  903. static int omap_aes_probe(struct platform_device *pdev)
  904. {
  905. struct device *dev = &pdev->dev;
  906. struct omap_aes_dev *dd;
  907. struct crypto_alg *algp;
  908. struct resource res;
  909. int err = -ENOMEM, i, j;
  910. u32 reg;
  911. dd = kzalloc(sizeof(struct omap_aes_dev), GFP_KERNEL);
  912. if (dd == NULL) {
  913. dev_err(dev, "unable to alloc data struct.\n");
  914. goto err_data;
  915. }
  916. dd->dev = dev;
  917. platform_set_drvdata(pdev, dd);
  918. spin_lock_init(&dd->lock);
  919. crypto_init_queue(&dd->queue, OMAP_AES_QUEUE_LENGTH);
  920. err = (dev->of_node) ? omap_aes_get_res_of(dd, dev, &res) :
  921. omap_aes_get_res_pdev(dd, pdev, &res);
  922. if (err)
  923. goto err_res;
  924. dd->io_base = devm_request_and_ioremap(dev, &res);
  925. if (!dd->io_base) {
  926. dev_err(dev, "can't ioremap\n");
  927. err = -ENOMEM;
  928. goto err_res;
  929. }
  930. dd->phys_base = res.start;
  931. pm_runtime_enable(dev);
  932. pm_runtime_get_sync(dev);
  933. omap_aes_dma_stop(dd);
  934. reg = omap_aes_read(dd, AES_REG_REV(dd));
  935. pm_runtime_put_sync(dev);
  936. dev_info(dev, "OMAP AES hw accel rev: %u.%u\n",
  937. (reg & dd->pdata->major_mask) >> dd->pdata->major_shift,
  938. (reg & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
  939. tasklet_init(&dd->done_task, omap_aes_done_task, (unsigned long)dd);
  940. tasklet_init(&dd->queue_task, omap_aes_queue_task, (unsigned long)dd);
  941. err = omap_aes_dma_init(dd);
  942. if (err)
  943. goto err_dma;
  944. INIT_LIST_HEAD(&dd->list);
  945. spin_lock(&list_lock);
  946. list_add_tail(&dd->list, &dev_list);
  947. spin_unlock(&list_lock);
  948. for (i = 0; i < dd->pdata->algs_info_size; i++) {
  949. for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
  950. algp = &dd->pdata->algs_info[i].algs_list[j];
  951. pr_debug("reg alg: %s\n", algp->cra_name);
  952. INIT_LIST_HEAD(&algp->cra_list);
  953. err = crypto_register_alg(algp);
  954. if (err)
  955. goto err_algs;
  956. dd->pdata->algs_info[i].registered++;
  957. }
  958. }
  959. return 0;
  960. err_algs:
  961. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  962. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  963. crypto_unregister_alg(
  964. &dd->pdata->algs_info[i].algs_list[j]);
  965. omap_aes_dma_cleanup(dd);
  966. err_dma:
  967. tasklet_kill(&dd->done_task);
  968. tasklet_kill(&dd->queue_task);
  969. pm_runtime_disable(dev);
  970. err_res:
  971. kfree(dd);
  972. dd = NULL;
  973. err_data:
  974. dev_err(dev, "initialization failed.\n");
  975. return err;
  976. }
  977. static int omap_aes_remove(struct platform_device *pdev)
  978. {
  979. struct omap_aes_dev *dd = platform_get_drvdata(pdev);
  980. int i, j;
  981. if (!dd)
  982. return -ENODEV;
  983. spin_lock(&list_lock);
  984. list_del(&dd->list);
  985. spin_unlock(&list_lock);
  986. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  987. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  988. crypto_unregister_alg(
  989. &dd->pdata->algs_info[i].algs_list[j]);
  990. tasklet_kill(&dd->done_task);
  991. tasklet_kill(&dd->queue_task);
  992. omap_aes_dma_cleanup(dd);
  993. pm_runtime_disable(dd->dev);
  994. kfree(dd);
  995. dd = NULL;
  996. return 0;
  997. }
  998. #ifdef CONFIG_PM_SLEEP
  999. static int omap_aes_suspend(struct device *dev)
  1000. {
  1001. pm_runtime_put_sync(dev);
  1002. return 0;
  1003. }
  1004. static int omap_aes_resume(struct device *dev)
  1005. {
  1006. pm_runtime_get_sync(dev);
  1007. return 0;
  1008. }
  1009. #endif
  1010. static const struct dev_pm_ops omap_aes_pm_ops = {
  1011. SET_SYSTEM_SLEEP_PM_OPS(omap_aes_suspend, omap_aes_resume)
  1012. };
  1013. static struct platform_driver omap_aes_driver = {
  1014. .probe = omap_aes_probe,
  1015. .remove = omap_aes_remove,
  1016. .driver = {
  1017. .name = "omap-aes",
  1018. .owner = THIS_MODULE,
  1019. .pm = &omap_aes_pm_ops,
  1020. .of_match_table = omap_aes_of_match,
  1021. },
  1022. };
  1023. static int __init omap_aes_mod_init(void)
  1024. {
  1025. return platform_driver_register(&omap_aes_driver);
  1026. }
  1027. static void __exit omap_aes_mod_exit(void)
  1028. {
  1029. platform_driver_unregister(&omap_aes_driver);
  1030. }
  1031. module_init(omap_aes_mod_init);
  1032. module_exit(omap_aes_mod_exit);
  1033. MODULE_DESCRIPTION("OMAP AES hw acceleration support.");
  1034. MODULE_LICENSE("GPL v2");
  1035. MODULE_AUTHOR("Dmitry Kasatkin");