sunxi_timer.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160
  1. /*
  2. * Allwinner A1X SoCs timer handling.
  3. *
  4. * Copyright (C) 2012 Maxime Ripard
  5. *
  6. * Maxime Ripard <maxime.ripard@free-electrons.com>
  7. *
  8. * Based on code from
  9. * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
  10. * Benn Huang <benn@allwinnertech.com>
  11. *
  12. * This file is licensed under the terms of the GNU General Public
  13. * License version 2. This program is licensed "as is" without any
  14. * warranty of any kind, whether express or implied.
  15. */
  16. #include <linux/clk.h>
  17. #include <linux/clockchips.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/irq.h>
  20. #include <linux/irqreturn.h>
  21. #include <linux/of.h>
  22. #include <linux/of_address.h>
  23. #include <linux/of_irq.h>
  24. #include <linux/sunxi_timer.h>
  25. #include <linux/clk-provider.h>
  26. #define TIMER_CTL_REG 0x00
  27. #define TIMER_CTL_ENABLE (1 << 0)
  28. #define TIMER_IRQ_ST_REG 0x04
  29. #define TIMER0_CTL_REG 0x10
  30. #define TIMER0_CTL_ENABLE (1 << 0)
  31. #define TIMER0_CTL_AUTORELOAD (1 << 1)
  32. #define TIMER0_CTL_ONESHOT (1 << 7)
  33. #define TIMER0_INTVAL_REG 0x14
  34. #define TIMER0_CNTVAL_REG 0x18
  35. #define TIMER_SCAL 16
  36. static void __iomem *timer_base;
  37. static void sunxi_clkevt_mode(enum clock_event_mode mode,
  38. struct clock_event_device *clk)
  39. {
  40. u32 u = readl(timer_base + TIMER0_CTL_REG);
  41. switch (mode) {
  42. case CLOCK_EVT_MODE_PERIODIC:
  43. u &= ~(TIMER0_CTL_ONESHOT);
  44. writel(u | TIMER0_CTL_ENABLE, timer_base + TIMER0_CTL_REG);
  45. break;
  46. case CLOCK_EVT_MODE_ONESHOT:
  47. writel(u | TIMER0_CTL_ONESHOT, timer_base + TIMER0_CTL_REG);
  48. break;
  49. case CLOCK_EVT_MODE_UNUSED:
  50. case CLOCK_EVT_MODE_SHUTDOWN:
  51. default:
  52. writel(u & ~(TIMER0_CTL_ENABLE), timer_base + TIMER0_CTL_REG);
  53. break;
  54. }
  55. }
  56. static int sunxi_clkevt_next_event(unsigned long evt,
  57. struct clock_event_device *unused)
  58. {
  59. u32 u = readl(timer_base + TIMER0_CTL_REG);
  60. writel(evt, timer_base + TIMER0_CNTVAL_REG);
  61. writel(u | TIMER0_CTL_ENABLE | TIMER0_CTL_AUTORELOAD,
  62. timer_base + TIMER0_CTL_REG);
  63. return 0;
  64. }
  65. static struct clock_event_device sunxi_clockevent = {
  66. .name = "sunxi_tick",
  67. .rating = 300,
  68. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  69. .set_mode = sunxi_clkevt_mode,
  70. .set_next_event = sunxi_clkevt_next_event,
  71. };
  72. static irqreturn_t sunxi_timer_interrupt(int irq, void *dev_id)
  73. {
  74. struct clock_event_device *evt = (struct clock_event_device *)dev_id;
  75. writel(0x1, timer_base + TIMER_IRQ_ST_REG);
  76. evt->event_handler(evt);
  77. return IRQ_HANDLED;
  78. }
  79. static struct irqaction sunxi_timer_irq = {
  80. .name = "sunxi_timer0",
  81. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  82. .handler = sunxi_timer_interrupt,
  83. .dev_id = &sunxi_clockevent,
  84. };
  85. static struct of_device_id sunxi_timer_dt_ids[] = {
  86. { .compatible = "allwinner,sunxi-timer" },
  87. { }
  88. };
  89. void __init sunxi_timer_init(void)
  90. {
  91. struct device_node *node;
  92. unsigned long rate = 0;
  93. struct clk *clk;
  94. int ret, irq;
  95. u32 val;
  96. node = of_find_matching_node(NULL, sunxi_timer_dt_ids);
  97. if (!node)
  98. panic("No sunxi timer node");
  99. timer_base = of_iomap(node, 0);
  100. if (!timer_base)
  101. panic("Can't map registers");
  102. irq = irq_of_parse_and_map(node, 0);
  103. if (irq <= 0)
  104. panic("Can't parse IRQ");
  105. of_clk_init(NULL);
  106. clk = of_clk_get(node, 0);
  107. if (IS_ERR(clk))
  108. panic("Can't get timer clock");
  109. rate = clk_get_rate(clk);
  110. writel(rate / (TIMER_SCAL * HZ),
  111. timer_base + TIMER0_INTVAL_REG);
  112. /* set clock source to HOSC, 16 pre-division */
  113. val = readl(timer_base + TIMER0_CTL_REG);
  114. val &= ~(0x07 << 4);
  115. val &= ~(0x03 << 2);
  116. val |= (4 << 4) | (1 << 2);
  117. writel(val, timer_base + TIMER0_CTL_REG);
  118. /* set mode to auto reload */
  119. val = readl(timer_base + TIMER0_CTL_REG);
  120. writel(val | TIMER0_CTL_AUTORELOAD, timer_base + TIMER0_CTL_REG);
  121. ret = setup_irq(irq, &sunxi_timer_irq);
  122. if (ret)
  123. pr_warn("failed to setup irq %d\n", irq);
  124. /* Enable timer0 interrupt */
  125. val = readl(timer_base + TIMER_CTL_REG);
  126. writel(val | TIMER_CTL_ENABLE, timer_base + TIMER_CTL_REG);
  127. sunxi_clockevent.cpumask = cpumask_of(0);
  128. clockevents_config_and_register(&sunxi_clockevent, rate / TIMER_SCAL,
  129. 0x1, 0xff);
  130. }