clk-tegra20.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354
  1. /*
  2. * Copyright (c) 2012, NVIDIA CORPORATION. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #include <linux/io.h>
  17. #include <linux/clk.h>
  18. #include <linux/clk-provider.h>
  19. #include <linux/clkdev.h>
  20. #include <linux/of.h>
  21. #include <linux/of_address.h>
  22. #include <linux/clk/tegra.h>
  23. #include <linux/delay.h>
  24. #include "clk.h"
  25. #define RST_DEVICES_L 0x004
  26. #define RST_DEVICES_H 0x008
  27. #define RST_DEVICES_U 0x00c
  28. #define RST_DEVICES_SET_L 0x300
  29. #define RST_DEVICES_CLR_L 0x304
  30. #define RST_DEVICES_SET_H 0x308
  31. #define RST_DEVICES_CLR_H 0x30c
  32. #define RST_DEVICES_SET_U 0x310
  33. #define RST_DEVICES_CLR_U 0x314
  34. #define RST_DEVICES_NUM 3
  35. #define CLK_OUT_ENB_L 0x010
  36. #define CLK_OUT_ENB_H 0x014
  37. #define CLK_OUT_ENB_U 0x018
  38. #define CLK_OUT_ENB_SET_L 0x320
  39. #define CLK_OUT_ENB_CLR_L 0x324
  40. #define CLK_OUT_ENB_SET_H 0x328
  41. #define CLK_OUT_ENB_CLR_H 0x32c
  42. #define CLK_OUT_ENB_SET_U 0x330
  43. #define CLK_OUT_ENB_CLR_U 0x334
  44. #define CLK_OUT_ENB_NUM 3
  45. #define OSC_CTRL 0x50
  46. #define OSC_CTRL_OSC_FREQ_MASK (3<<30)
  47. #define OSC_CTRL_OSC_FREQ_13MHZ (0<<30)
  48. #define OSC_CTRL_OSC_FREQ_19_2MHZ (1<<30)
  49. #define OSC_CTRL_OSC_FREQ_12MHZ (2<<30)
  50. #define OSC_CTRL_OSC_FREQ_26MHZ (3<<30)
  51. #define OSC_CTRL_MASK (0x3f2 | OSC_CTRL_OSC_FREQ_MASK)
  52. #define OSC_CTRL_PLL_REF_DIV_MASK (3<<28)
  53. #define OSC_CTRL_PLL_REF_DIV_1 (0<<28)
  54. #define OSC_CTRL_PLL_REF_DIV_2 (1<<28)
  55. #define OSC_CTRL_PLL_REF_DIV_4 (2<<28)
  56. #define OSC_FREQ_DET 0x58
  57. #define OSC_FREQ_DET_TRIG (1<<31)
  58. #define OSC_FREQ_DET_STATUS 0x5c
  59. #define OSC_FREQ_DET_BUSY (1<<31)
  60. #define OSC_FREQ_DET_CNT_MASK 0xFFFF
  61. #define PLLS_BASE 0xf0
  62. #define PLLS_MISC 0xf4
  63. #define PLLC_BASE 0x80
  64. #define PLLC_MISC 0x8c
  65. #define PLLM_BASE 0x90
  66. #define PLLM_MISC 0x9c
  67. #define PLLP_BASE 0xa0
  68. #define PLLP_MISC 0xac
  69. #define PLLA_BASE 0xb0
  70. #define PLLA_MISC 0xbc
  71. #define PLLU_BASE 0xc0
  72. #define PLLU_MISC 0xcc
  73. #define PLLD_BASE 0xd0
  74. #define PLLD_MISC 0xdc
  75. #define PLLX_BASE 0xe0
  76. #define PLLX_MISC 0xe4
  77. #define PLLE_BASE 0xe8
  78. #define PLLE_MISC 0xec
  79. #define PLL_BASE_LOCK 27
  80. #define PLLE_MISC_LOCK 11
  81. #define PLL_MISC_LOCK_ENABLE 18
  82. #define PLLDU_MISC_LOCK_ENABLE 22
  83. #define PLLE_MISC_LOCK_ENABLE 9
  84. #define PLLC_OUT 0x84
  85. #define PLLM_OUT 0x94
  86. #define PLLP_OUTA 0xa4
  87. #define PLLP_OUTB 0xa8
  88. #define PLLA_OUT 0xb4
  89. #define CCLK_BURST_POLICY 0x20
  90. #define SUPER_CCLK_DIVIDER 0x24
  91. #define SCLK_BURST_POLICY 0x28
  92. #define SUPER_SCLK_DIVIDER 0x2c
  93. #define CLK_SYSTEM_RATE 0x30
  94. #define CCLK_BURST_POLICY_SHIFT 28
  95. #define CCLK_RUN_POLICY_SHIFT 4
  96. #define CCLK_IDLE_POLICY_SHIFT 0
  97. #define CCLK_IDLE_POLICY 1
  98. #define CCLK_RUN_POLICY 2
  99. #define CCLK_BURST_POLICY_PLLX 8
  100. #define CLK_SOURCE_I2S1 0x100
  101. #define CLK_SOURCE_I2S2 0x104
  102. #define CLK_SOURCE_SPDIF_OUT 0x108
  103. #define CLK_SOURCE_SPDIF_IN 0x10c
  104. #define CLK_SOURCE_PWM 0x110
  105. #define CLK_SOURCE_SPI 0x114
  106. #define CLK_SOURCE_SBC1 0x134
  107. #define CLK_SOURCE_SBC2 0x118
  108. #define CLK_SOURCE_SBC3 0x11c
  109. #define CLK_SOURCE_SBC4 0x1b4
  110. #define CLK_SOURCE_XIO 0x120
  111. #define CLK_SOURCE_TWC 0x12c
  112. #define CLK_SOURCE_IDE 0x144
  113. #define CLK_SOURCE_NDFLASH 0x160
  114. #define CLK_SOURCE_VFIR 0x168
  115. #define CLK_SOURCE_SDMMC1 0x150
  116. #define CLK_SOURCE_SDMMC2 0x154
  117. #define CLK_SOURCE_SDMMC3 0x1bc
  118. #define CLK_SOURCE_SDMMC4 0x164
  119. #define CLK_SOURCE_CVE 0x140
  120. #define CLK_SOURCE_TVO 0x188
  121. #define CLK_SOURCE_TVDAC 0x194
  122. #define CLK_SOURCE_HDMI 0x18c
  123. #define CLK_SOURCE_DISP1 0x138
  124. #define CLK_SOURCE_DISP2 0x13c
  125. #define CLK_SOURCE_CSITE 0x1d4
  126. #define CLK_SOURCE_LA 0x1f8
  127. #define CLK_SOURCE_OWR 0x1cc
  128. #define CLK_SOURCE_NOR 0x1d0
  129. #define CLK_SOURCE_MIPI 0x174
  130. #define CLK_SOURCE_I2C1 0x124
  131. #define CLK_SOURCE_I2C2 0x198
  132. #define CLK_SOURCE_I2C3 0x1b8
  133. #define CLK_SOURCE_DVC 0x128
  134. #define CLK_SOURCE_UARTA 0x178
  135. #define CLK_SOURCE_UARTB 0x17c
  136. #define CLK_SOURCE_UARTC 0x1a0
  137. #define CLK_SOURCE_UARTD 0x1c0
  138. #define CLK_SOURCE_UARTE 0x1c4
  139. #define CLK_SOURCE_3D 0x158
  140. #define CLK_SOURCE_2D 0x15c
  141. #define CLK_SOURCE_MPE 0x170
  142. #define CLK_SOURCE_EPP 0x16c
  143. #define CLK_SOURCE_HOST1X 0x180
  144. #define CLK_SOURCE_VDE 0x1c8
  145. #define CLK_SOURCE_VI 0x148
  146. #define CLK_SOURCE_VI_SENSOR 0x1a8
  147. #define CLK_SOURCE_EMC 0x19c
  148. #define AUDIO_SYNC_CLK 0x38
  149. #define PMC_CTRL 0x0
  150. #define PMC_CTRL_BLINK_ENB 7
  151. #define PMC_DPD_PADS_ORIDE 0x1c
  152. #define PMC_DPD_PADS_ORIDE_BLINK_ENB 20
  153. #define PMC_BLINK_TIMER 0x40
  154. /* Tegra CPU clock and reset control regs */
  155. #define TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX 0x4c
  156. #define TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_SET 0x340
  157. #define TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_CLR 0x344
  158. #define CPU_CLOCK(cpu) (0x1 << (8 + cpu))
  159. #define CPU_RESET(cpu) (0x1111ul << (cpu))
  160. #ifdef CONFIG_PM_SLEEP
  161. static struct cpu_clk_suspend_context {
  162. u32 pllx_misc;
  163. u32 pllx_base;
  164. u32 cpu_burst;
  165. u32 clk_csite_src;
  166. u32 cclk_divider;
  167. } tegra20_cpu_clk_sctx;
  168. #endif
  169. static int periph_clk_enb_refcnt[CLK_OUT_ENB_NUM * 32];
  170. static void __iomem *clk_base;
  171. static void __iomem *pmc_base;
  172. static DEFINE_SPINLOCK(pll_div_lock);
  173. static DEFINE_SPINLOCK(sysrate_lock);
  174. #define TEGRA_INIT_DATA_MUX(_name, _con_id, _dev_id, _parents, _offset, \
  175. _clk_num, _regs, _gate_flags, _clk_id) \
  176. TEGRA_INIT_DATA(_name, _con_id, _dev_id, _parents, _offset, \
  177. 30, 2, 0, 0, 8, 1, TEGRA_DIVIDER_ROUND_UP, \
  178. _regs, _clk_num, periph_clk_enb_refcnt, \
  179. _gate_flags, _clk_id)
  180. #define TEGRA_INIT_DATA_INT(_name, _con_id, _dev_id, _parents, _offset, \
  181. _clk_num, _regs, _gate_flags, _clk_id) \
  182. TEGRA_INIT_DATA(_name, _con_id, _dev_id, _parents, _offset, \
  183. 30, 2, 0, 0, 8, 1, TEGRA_DIVIDER_INT, _regs, \
  184. _clk_num, periph_clk_enb_refcnt, _gate_flags, \
  185. _clk_id)
  186. #define TEGRA_INIT_DATA_DIV16(_name, _con_id, _dev_id, _parents, _offset, \
  187. _clk_num, _regs, _gate_flags, _clk_id) \
  188. TEGRA_INIT_DATA(_name, _con_id, _dev_id, _parents, _offset, \
  189. 30, 2, 0, 0, 16, 0, TEGRA_DIVIDER_ROUND_UP, _regs, \
  190. _clk_num, periph_clk_enb_refcnt, _gate_flags, \
  191. _clk_id)
  192. #define TEGRA_INIT_DATA_NODIV(_name, _con_id, _dev_id, _parents, _offset, \
  193. _mux_shift, _mux_width, _clk_num, _regs, \
  194. _gate_flags, _clk_id) \
  195. TEGRA_INIT_DATA(_name, _con_id, _dev_id, _parents, _offset, \
  196. _mux_shift, _mux_width, 0, 0, 0, 0, 0, _regs, \
  197. _clk_num, periph_clk_enb_refcnt, _gate_flags, \
  198. _clk_id)
  199. /* IDs assigned here must be in sync with DT bindings definition
  200. * for Tegra20 clocks .
  201. */
  202. enum tegra20_clk {
  203. cpu, ac97 = 3, rtc, timer, uarta, gpio = 8, sdmmc2, i2s1 = 11, i2c1,
  204. ndflash, sdmmc1, sdmmc4, twc, pwm, i2s2, epp, gr2d = 21, usbd, isp,
  205. gr3d, ide, disp2, disp1, host1x, vcp, cache2 = 31, mem, ahbdma, apbdma,
  206. kbc = 36, stat_mon, pmc, fuse, kfuse, sbc1, nor, spi, sbc2, xio, sbc3,
  207. dvc, dsi, mipi = 50, hdmi, csi, tvdac, i2c2, uartc, emc = 57, usb2,
  208. usb3, mpe, vde, bsea, bsev, speedo, uartd, uarte, i2c3, sbc4, sdmmc3,
  209. pex, owr, afi, csite, pcie_xclk, avpucq = 75, la, irama = 84, iramb,
  210. iramc, iramd, cram2, audio_2x, clk_d, csus = 92, cdev1, cdev2,
  211. uartb = 96, vfir, spdif_in, spdif_out, vi, vi_sensor, tvo, cve,
  212. osc, clk_32k, clk_m, sclk, cclk, hclk, pclk, blink, pll_a, pll_a_out0,
  213. pll_c, pll_c_out1, pll_d, pll_d_out0, pll_e, pll_m, pll_m_out1,
  214. pll_p, pll_p_out1, pll_p_out2, pll_p_out3, pll_p_out4, pll_s, pll_u,
  215. pll_x, cop, audio, pll_ref, twd, clk_max,
  216. };
  217. static struct clk *clks[clk_max];
  218. static struct clk_onecell_data clk_data;
  219. static struct tegra_clk_pll_freq_table pll_c_freq_table[] = {
  220. { 12000000, 600000000, 600, 12, 1, 8 },
  221. { 13000000, 600000000, 600, 13, 1, 8 },
  222. { 19200000, 600000000, 500, 16, 1, 6 },
  223. { 26000000, 600000000, 600, 26, 1, 8 },
  224. { 0, 0, 0, 0, 0, 0 },
  225. };
  226. static struct tegra_clk_pll_freq_table pll_m_freq_table[] = {
  227. { 12000000, 666000000, 666, 12, 1, 8},
  228. { 13000000, 666000000, 666, 13, 1, 8},
  229. { 19200000, 666000000, 555, 16, 1, 8},
  230. { 26000000, 666000000, 666, 26, 1, 8},
  231. { 12000000, 600000000, 600, 12, 1, 8},
  232. { 13000000, 600000000, 600, 13, 1, 8},
  233. { 19200000, 600000000, 375, 12, 1, 6},
  234. { 26000000, 600000000, 600, 26, 1, 8},
  235. { 0, 0, 0, 0, 0, 0 },
  236. };
  237. static struct tegra_clk_pll_freq_table pll_p_freq_table[] = {
  238. { 12000000, 216000000, 432, 12, 2, 8},
  239. { 13000000, 216000000, 432, 13, 2, 8},
  240. { 19200000, 216000000, 90, 4, 2, 1},
  241. { 26000000, 216000000, 432, 26, 2, 8},
  242. { 12000000, 432000000, 432, 12, 1, 8},
  243. { 13000000, 432000000, 432, 13, 1, 8},
  244. { 19200000, 432000000, 90, 4, 1, 1},
  245. { 26000000, 432000000, 432, 26, 1, 8},
  246. { 0, 0, 0, 0, 0, 0 },
  247. };
  248. static struct tegra_clk_pll_freq_table pll_a_freq_table[] = {
  249. { 28800000, 56448000, 49, 25, 1, 1},
  250. { 28800000, 73728000, 64, 25, 1, 1},
  251. { 28800000, 24000000, 5, 6, 1, 1},
  252. { 0, 0, 0, 0, 0, 0 },
  253. };
  254. static struct tegra_clk_pll_freq_table pll_d_freq_table[] = {
  255. { 12000000, 216000000, 216, 12, 1, 4},
  256. { 13000000, 216000000, 216, 13, 1, 4},
  257. { 19200000, 216000000, 135, 12, 1, 3},
  258. { 26000000, 216000000, 216, 26, 1, 4},
  259. { 12000000, 594000000, 594, 12, 1, 8},
  260. { 13000000, 594000000, 594, 13, 1, 8},
  261. { 19200000, 594000000, 495, 16, 1, 8},
  262. { 26000000, 594000000, 594, 26, 1, 8},
  263. { 12000000, 1000000000, 1000, 12, 1, 12},
  264. { 13000000, 1000000000, 1000, 13, 1, 12},
  265. { 19200000, 1000000000, 625, 12, 1, 8},
  266. { 26000000, 1000000000, 1000, 26, 1, 12},
  267. { 0, 0, 0, 0, 0, 0 },
  268. };
  269. static struct tegra_clk_pll_freq_table pll_u_freq_table[] = {
  270. { 12000000, 480000000, 960, 12, 2, 0},
  271. { 13000000, 480000000, 960, 13, 2, 0},
  272. { 19200000, 480000000, 200, 4, 2, 0},
  273. { 26000000, 480000000, 960, 26, 2, 0},
  274. { 0, 0, 0, 0, 0, 0 },
  275. };
  276. static struct tegra_clk_pll_freq_table pll_x_freq_table[] = {
  277. /* 1 GHz */
  278. { 12000000, 1000000000, 1000, 12, 1, 12},
  279. { 13000000, 1000000000, 1000, 13, 1, 12},
  280. { 19200000, 1000000000, 625, 12, 1, 8},
  281. { 26000000, 1000000000, 1000, 26, 1, 12},
  282. /* 912 MHz */
  283. { 12000000, 912000000, 912, 12, 1, 12},
  284. { 13000000, 912000000, 912, 13, 1, 12},
  285. { 19200000, 912000000, 760, 16, 1, 8},
  286. { 26000000, 912000000, 912, 26, 1, 12},
  287. /* 816 MHz */
  288. { 12000000, 816000000, 816, 12, 1, 12},
  289. { 13000000, 816000000, 816, 13, 1, 12},
  290. { 19200000, 816000000, 680, 16, 1, 8},
  291. { 26000000, 816000000, 816, 26, 1, 12},
  292. /* 760 MHz */
  293. { 12000000, 760000000, 760, 12, 1, 12},
  294. { 13000000, 760000000, 760, 13, 1, 12},
  295. { 19200000, 760000000, 950, 24, 1, 8},
  296. { 26000000, 760000000, 760, 26, 1, 12},
  297. /* 750 MHz */
  298. { 12000000, 750000000, 750, 12, 1, 12},
  299. { 13000000, 750000000, 750, 13, 1, 12},
  300. { 19200000, 750000000, 625, 16, 1, 8},
  301. { 26000000, 750000000, 750, 26, 1, 12},
  302. /* 608 MHz */
  303. { 12000000, 608000000, 608, 12, 1, 12},
  304. { 13000000, 608000000, 608, 13, 1, 12},
  305. { 19200000, 608000000, 380, 12, 1, 8},
  306. { 26000000, 608000000, 608, 26, 1, 12},
  307. /* 456 MHz */
  308. { 12000000, 456000000, 456, 12, 1, 12},
  309. { 13000000, 456000000, 456, 13, 1, 12},
  310. { 19200000, 456000000, 380, 16, 1, 8},
  311. { 26000000, 456000000, 456, 26, 1, 12},
  312. /* 312 MHz */
  313. { 12000000, 312000000, 312, 12, 1, 12},
  314. { 13000000, 312000000, 312, 13, 1, 12},
  315. { 19200000, 312000000, 260, 16, 1, 8},
  316. { 26000000, 312000000, 312, 26, 1, 12},
  317. { 0, 0, 0, 0, 0, 0 },
  318. };
  319. static struct tegra_clk_pll_freq_table pll_e_freq_table[] = {
  320. { 12000000, 100000000, 200, 24, 1, 0 },
  321. { 0, 0, 0, 0, 0, 0 },
  322. };
  323. /* PLL parameters */
  324. static struct tegra_clk_pll_params pll_c_params = {
  325. .input_min = 2000000,
  326. .input_max = 31000000,
  327. .cf_min = 1000000,
  328. .cf_max = 6000000,
  329. .vco_min = 20000000,
  330. .vco_max = 1400000000,
  331. .base_reg = PLLC_BASE,
  332. .misc_reg = PLLC_MISC,
  333. .lock_bit_idx = PLL_BASE_LOCK,
  334. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  335. .lock_delay = 300,
  336. };
  337. static struct tegra_clk_pll_params pll_m_params = {
  338. .input_min = 2000000,
  339. .input_max = 31000000,
  340. .cf_min = 1000000,
  341. .cf_max = 6000000,
  342. .vco_min = 20000000,
  343. .vco_max = 1200000000,
  344. .base_reg = PLLM_BASE,
  345. .misc_reg = PLLM_MISC,
  346. .lock_bit_idx = PLL_BASE_LOCK,
  347. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  348. .lock_delay = 300,
  349. };
  350. static struct tegra_clk_pll_params pll_p_params = {
  351. .input_min = 2000000,
  352. .input_max = 31000000,
  353. .cf_min = 1000000,
  354. .cf_max = 6000000,
  355. .vco_min = 20000000,
  356. .vco_max = 1400000000,
  357. .base_reg = PLLP_BASE,
  358. .misc_reg = PLLP_MISC,
  359. .lock_bit_idx = PLL_BASE_LOCK,
  360. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  361. .lock_delay = 300,
  362. };
  363. static struct tegra_clk_pll_params pll_a_params = {
  364. .input_min = 2000000,
  365. .input_max = 31000000,
  366. .cf_min = 1000000,
  367. .cf_max = 6000000,
  368. .vco_min = 20000000,
  369. .vco_max = 1400000000,
  370. .base_reg = PLLA_BASE,
  371. .misc_reg = PLLA_MISC,
  372. .lock_bit_idx = PLL_BASE_LOCK,
  373. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  374. .lock_delay = 300,
  375. };
  376. static struct tegra_clk_pll_params pll_d_params = {
  377. .input_min = 2000000,
  378. .input_max = 40000000,
  379. .cf_min = 1000000,
  380. .cf_max = 6000000,
  381. .vco_min = 40000000,
  382. .vco_max = 1000000000,
  383. .base_reg = PLLD_BASE,
  384. .misc_reg = PLLD_MISC,
  385. .lock_bit_idx = PLL_BASE_LOCK,
  386. .lock_enable_bit_idx = PLLDU_MISC_LOCK_ENABLE,
  387. .lock_delay = 1000,
  388. };
  389. static struct tegra_clk_pll_params pll_u_params = {
  390. .input_min = 2000000,
  391. .input_max = 40000000,
  392. .cf_min = 1000000,
  393. .cf_max = 6000000,
  394. .vco_min = 48000000,
  395. .vco_max = 960000000,
  396. .base_reg = PLLU_BASE,
  397. .misc_reg = PLLU_MISC,
  398. .lock_bit_idx = PLL_BASE_LOCK,
  399. .lock_enable_bit_idx = PLLDU_MISC_LOCK_ENABLE,
  400. .lock_delay = 1000,
  401. };
  402. static struct tegra_clk_pll_params pll_x_params = {
  403. .input_min = 2000000,
  404. .input_max = 31000000,
  405. .cf_min = 1000000,
  406. .cf_max = 6000000,
  407. .vco_min = 20000000,
  408. .vco_max = 1200000000,
  409. .base_reg = PLLX_BASE,
  410. .misc_reg = PLLX_MISC,
  411. .lock_bit_idx = PLL_BASE_LOCK,
  412. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  413. .lock_delay = 300,
  414. };
  415. static struct tegra_clk_pll_params pll_e_params = {
  416. .input_min = 12000000,
  417. .input_max = 12000000,
  418. .cf_min = 0,
  419. .cf_max = 0,
  420. .vco_min = 0,
  421. .vco_max = 0,
  422. .base_reg = PLLE_BASE,
  423. .misc_reg = PLLE_MISC,
  424. .lock_bit_idx = PLLE_MISC_LOCK,
  425. .lock_enable_bit_idx = PLLE_MISC_LOCK_ENABLE,
  426. .lock_delay = 0,
  427. };
  428. /* Peripheral clock registers */
  429. static struct tegra_clk_periph_regs periph_l_regs = {
  430. .enb_reg = CLK_OUT_ENB_L,
  431. .enb_set_reg = CLK_OUT_ENB_SET_L,
  432. .enb_clr_reg = CLK_OUT_ENB_CLR_L,
  433. .rst_reg = RST_DEVICES_L,
  434. .rst_set_reg = RST_DEVICES_SET_L,
  435. .rst_clr_reg = RST_DEVICES_CLR_L,
  436. };
  437. static struct tegra_clk_periph_regs periph_h_regs = {
  438. .enb_reg = CLK_OUT_ENB_H,
  439. .enb_set_reg = CLK_OUT_ENB_SET_H,
  440. .enb_clr_reg = CLK_OUT_ENB_CLR_H,
  441. .rst_reg = RST_DEVICES_H,
  442. .rst_set_reg = RST_DEVICES_SET_H,
  443. .rst_clr_reg = RST_DEVICES_CLR_H,
  444. };
  445. static struct tegra_clk_periph_regs periph_u_regs = {
  446. .enb_reg = CLK_OUT_ENB_U,
  447. .enb_set_reg = CLK_OUT_ENB_SET_U,
  448. .enb_clr_reg = CLK_OUT_ENB_CLR_U,
  449. .rst_reg = RST_DEVICES_U,
  450. .rst_set_reg = RST_DEVICES_SET_U,
  451. .rst_clr_reg = RST_DEVICES_CLR_U,
  452. };
  453. static unsigned long tegra20_clk_measure_input_freq(void)
  454. {
  455. u32 osc_ctrl = readl_relaxed(clk_base + OSC_CTRL);
  456. u32 auto_clk_control = osc_ctrl & OSC_CTRL_OSC_FREQ_MASK;
  457. u32 pll_ref_div = osc_ctrl & OSC_CTRL_PLL_REF_DIV_MASK;
  458. unsigned long input_freq;
  459. switch (auto_clk_control) {
  460. case OSC_CTRL_OSC_FREQ_12MHZ:
  461. BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
  462. input_freq = 12000000;
  463. break;
  464. case OSC_CTRL_OSC_FREQ_13MHZ:
  465. BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
  466. input_freq = 13000000;
  467. break;
  468. case OSC_CTRL_OSC_FREQ_19_2MHZ:
  469. BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
  470. input_freq = 19200000;
  471. break;
  472. case OSC_CTRL_OSC_FREQ_26MHZ:
  473. BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
  474. input_freq = 26000000;
  475. break;
  476. default:
  477. pr_err("Unexpected clock autodetect value %d",
  478. auto_clk_control);
  479. BUG();
  480. return 0;
  481. }
  482. return input_freq;
  483. }
  484. static unsigned int tegra20_get_pll_ref_div(void)
  485. {
  486. u32 pll_ref_div = readl_relaxed(clk_base + OSC_CTRL) &
  487. OSC_CTRL_PLL_REF_DIV_MASK;
  488. switch (pll_ref_div) {
  489. case OSC_CTRL_PLL_REF_DIV_1:
  490. return 1;
  491. case OSC_CTRL_PLL_REF_DIV_2:
  492. return 2;
  493. case OSC_CTRL_PLL_REF_DIV_4:
  494. return 4;
  495. default:
  496. pr_err("Invalied pll ref divider %d\n", pll_ref_div);
  497. BUG();
  498. }
  499. return 0;
  500. }
  501. static void tegra20_pll_init(void)
  502. {
  503. struct clk *clk;
  504. /* PLLC */
  505. clk = tegra_clk_register_pll("pll_c", "pll_ref", clk_base, NULL, 0,
  506. 0, &pll_c_params, TEGRA_PLL_HAS_CPCON,
  507. pll_c_freq_table, NULL);
  508. clk_register_clkdev(clk, "pll_c", NULL);
  509. clks[pll_c] = clk;
  510. /* PLLC_OUT1 */
  511. clk = tegra_clk_register_divider("pll_c_out1_div", "pll_c",
  512. clk_base + PLLC_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
  513. 8, 8, 1, NULL);
  514. clk = tegra_clk_register_pll_out("pll_c_out1", "pll_c_out1_div",
  515. clk_base + PLLC_OUT, 1, 0, CLK_SET_RATE_PARENT,
  516. 0, NULL);
  517. clk_register_clkdev(clk, "pll_c_out1", NULL);
  518. clks[pll_c_out1] = clk;
  519. /* PLLP */
  520. clk = tegra_clk_register_pll("pll_p", "pll_ref", clk_base, NULL, 0,
  521. 216000000, &pll_p_params, TEGRA_PLL_FIXED |
  522. TEGRA_PLL_HAS_CPCON, pll_p_freq_table, NULL);
  523. clk_register_clkdev(clk, "pll_p", NULL);
  524. clks[pll_p] = clk;
  525. /* PLLP_OUT1 */
  526. clk = tegra_clk_register_divider("pll_p_out1_div", "pll_p",
  527. clk_base + PLLP_OUTA, 0,
  528. TEGRA_DIVIDER_FIXED | TEGRA_DIVIDER_ROUND_UP,
  529. 8, 8, 1, &pll_div_lock);
  530. clk = tegra_clk_register_pll_out("pll_p_out1", "pll_p_out1_div",
  531. clk_base + PLLP_OUTA, 1, 0,
  532. CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0,
  533. &pll_div_lock);
  534. clk_register_clkdev(clk, "pll_p_out1", NULL);
  535. clks[pll_p_out1] = clk;
  536. /* PLLP_OUT2 */
  537. clk = tegra_clk_register_divider("pll_p_out2_div", "pll_p",
  538. clk_base + PLLP_OUTA, 0,
  539. TEGRA_DIVIDER_FIXED | TEGRA_DIVIDER_ROUND_UP,
  540. 24, 8, 1, &pll_div_lock);
  541. clk = tegra_clk_register_pll_out("pll_p_out2", "pll_p_out2_div",
  542. clk_base + PLLP_OUTA, 17, 16,
  543. CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0,
  544. &pll_div_lock);
  545. clk_register_clkdev(clk, "pll_p_out2", NULL);
  546. clks[pll_p_out2] = clk;
  547. /* PLLP_OUT3 */
  548. clk = tegra_clk_register_divider("pll_p_out3_div", "pll_p",
  549. clk_base + PLLP_OUTB, 0,
  550. TEGRA_DIVIDER_FIXED | TEGRA_DIVIDER_ROUND_UP,
  551. 8, 8, 1, &pll_div_lock);
  552. clk = tegra_clk_register_pll_out("pll_p_out3", "pll_p_out3_div",
  553. clk_base + PLLP_OUTB, 1, 0,
  554. CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0,
  555. &pll_div_lock);
  556. clk_register_clkdev(clk, "pll_p_out3", NULL);
  557. clks[pll_p_out3] = clk;
  558. /* PLLP_OUT4 */
  559. clk = tegra_clk_register_divider("pll_p_out4_div", "pll_p",
  560. clk_base + PLLP_OUTB, 0,
  561. TEGRA_DIVIDER_FIXED | TEGRA_DIVIDER_ROUND_UP,
  562. 24, 8, 1, &pll_div_lock);
  563. clk = tegra_clk_register_pll_out("pll_p_out4", "pll_p_out4_div",
  564. clk_base + PLLP_OUTB, 17, 16,
  565. CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0,
  566. &pll_div_lock);
  567. clk_register_clkdev(clk, "pll_p_out4", NULL);
  568. clks[pll_p_out4] = clk;
  569. /* PLLM */
  570. clk = tegra_clk_register_pll("pll_m", "pll_ref", clk_base, NULL,
  571. CLK_IGNORE_UNUSED | CLK_SET_RATE_GATE, 0,
  572. &pll_m_params, TEGRA_PLL_HAS_CPCON,
  573. pll_m_freq_table, NULL);
  574. clk_register_clkdev(clk, "pll_m", NULL);
  575. clks[pll_m] = clk;
  576. /* PLLM_OUT1 */
  577. clk = tegra_clk_register_divider("pll_m_out1_div", "pll_m",
  578. clk_base + PLLM_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
  579. 8, 8, 1, NULL);
  580. clk = tegra_clk_register_pll_out("pll_m_out1", "pll_m_out1_div",
  581. clk_base + PLLM_OUT, 1, 0, CLK_IGNORE_UNUSED |
  582. CLK_SET_RATE_PARENT, 0, NULL);
  583. clk_register_clkdev(clk, "pll_m_out1", NULL);
  584. clks[pll_m_out1] = clk;
  585. /* PLLX */
  586. clk = tegra_clk_register_pll("pll_x", "pll_ref", clk_base, NULL, 0,
  587. 0, &pll_x_params, TEGRA_PLL_HAS_CPCON,
  588. pll_x_freq_table, NULL);
  589. clk_register_clkdev(clk, "pll_x", NULL);
  590. clks[pll_x] = clk;
  591. /* PLLU */
  592. clk = tegra_clk_register_pll("pll_u", "pll_ref", clk_base, NULL, 0,
  593. 0, &pll_u_params, TEGRA_PLLU | TEGRA_PLL_HAS_CPCON,
  594. pll_u_freq_table, NULL);
  595. clk_register_clkdev(clk, "pll_u", NULL);
  596. clks[pll_u] = clk;
  597. /* PLLD */
  598. clk = tegra_clk_register_pll("pll_d", "pll_ref", clk_base, NULL, 0,
  599. 0, &pll_d_params, TEGRA_PLL_HAS_CPCON,
  600. pll_d_freq_table, NULL);
  601. clk_register_clkdev(clk, "pll_d", NULL);
  602. clks[pll_d] = clk;
  603. /* PLLD_OUT0 */
  604. clk = clk_register_fixed_factor(NULL, "pll_d_out0", "pll_d",
  605. CLK_SET_RATE_PARENT, 1, 2);
  606. clk_register_clkdev(clk, "pll_d_out0", NULL);
  607. clks[pll_d_out0] = clk;
  608. /* PLLA */
  609. clk = tegra_clk_register_pll("pll_a", "pll_p_out1", clk_base, NULL, 0,
  610. 0, &pll_a_params, TEGRA_PLL_HAS_CPCON,
  611. pll_a_freq_table, NULL);
  612. clk_register_clkdev(clk, "pll_a", NULL);
  613. clks[pll_a] = clk;
  614. /* PLLA_OUT0 */
  615. clk = tegra_clk_register_divider("pll_a_out0_div", "pll_a",
  616. clk_base + PLLA_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
  617. 8, 8, 1, NULL);
  618. clk = tegra_clk_register_pll_out("pll_a_out0", "pll_a_out0_div",
  619. clk_base + PLLA_OUT, 1, 0, CLK_IGNORE_UNUSED |
  620. CLK_SET_RATE_PARENT, 0, NULL);
  621. clk_register_clkdev(clk, "pll_a_out0", NULL);
  622. clks[pll_a_out0] = clk;
  623. /* PLLE */
  624. clk = tegra_clk_register_plle("pll_e", "pll_ref", clk_base, NULL,
  625. 0, 100000000, &pll_e_params,
  626. 0, pll_e_freq_table, NULL);
  627. clk_register_clkdev(clk, "pll_e", NULL);
  628. clks[pll_e] = clk;
  629. }
  630. static const char *cclk_parents[] = { "clk_m", "pll_c", "clk_32k", "pll_m",
  631. "pll_p_cclk", "pll_p_out4_cclk",
  632. "pll_p_out3_cclk", "clk_d", "pll_x" };
  633. static const char *sclk_parents[] = { "clk_m", "pll_c_out1", "pll_p_out4",
  634. "pll_p_out3", "pll_p_out2", "clk_d",
  635. "clk_32k", "pll_m_out1" };
  636. static void tegra20_super_clk_init(void)
  637. {
  638. struct clk *clk;
  639. /*
  640. * DIV_U71 dividers for CCLK, these dividers are used only
  641. * if parent clock is fixed rate.
  642. */
  643. /*
  644. * Clock input to cclk divided from pll_p using
  645. * U71 divider of cclk.
  646. */
  647. clk = tegra_clk_register_divider("pll_p_cclk", "pll_p",
  648. clk_base + SUPER_CCLK_DIVIDER, 0,
  649. TEGRA_DIVIDER_INT, 16, 8, 1, NULL);
  650. clk_register_clkdev(clk, "pll_p_cclk", NULL);
  651. /*
  652. * Clock input to cclk divided from pll_p_out3 using
  653. * U71 divider of cclk.
  654. */
  655. clk = tegra_clk_register_divider("pll_p_out3_cclk", "pll_p_out3",
  656. clk_base + SUPER_CCLK_DIVIDER, 0,
  657. TEGRA_DIVIDER_INT, 16, 8, 1, NULL);
  658. clk_register_clkdev(clk, "pll_p_out3_cclk", NULL);
  659. /*
  660. * Clock input to cclk divided from pll_p_out4 using
  661. * U71 divider of cclk.
  662. */
  663. clk = tegra_clk_register_divider("pll_p_out4_cclk", "pll_p_out4",
  664. clk_base + SUPER_CCLK_DIVIDER, 0,
  665. TEGRA_DIVIDER_INT, 16, 8, 1, NULL);
  666. clk_register_clkdev(clk, "pll_p_out4_cclk", NULL);
  667. /* CCLK */
  668. clk = tegra_clk_register_super_mux("cclk", cclk_parents,
  669. ARRAY_SIZE(cclk_parents), CLK_SET_RATE_PARENT,
  670. clk_base + CCLK_BURST_POLICY, 0, 4, 0, 0, NULL);
  671. clk_register_clkdev(clk, "cclk", NULL);
  672. clks[cclk] = clk;
  673. /* SCLK */
  674. clk = tegra_clk_register_super_mux("sclk", sclk_parents,
  675. ARRAY_SIZE(sclk_parents), CLK_SET_RATE_PARENT,
  676. clk_base + SCLK_BURST_POLICY, 0, 4, 0, 0, NULL);
  677. clk_register_clkdev(clk, "sclk", NULL);
  678. clks[sclk] = clk;
  679. /* HCLK */
  680. clk = clk_register_divider(NULL, "hclk_div", "sclk", 0,
  681. clk_base + CLK_SYSTEM_RATE, 4, 2, 0,
  682. &sysrate_lock);
  683. clk = clk_register_gate(NULL, "hclk", "hclk_div", CLK_SET_RATE_PARENT,
  684. clk_base + CLK_SYSTEM_RATE, 7,
  685. CLK_GATE_SET_TO_DISABLE, &sysrate_lock);
  686. clk_register_clkdev(clk, "hclk", NULL);
  687. clks[hclk] = clk;
  688. /* PCLK */
  689. clk = clk_register_divider(NULL, "pclk_div", "hclk", 0,
  690. clk_base + CLK_SYSTEM_RATE, 0, 2, 0,
  691. &sysrate_lock);
  692. clk = clk_register_gate(NULL, "pclk", "pclk_div", CLK_SET_RATE_PARENT,
  693. clk_base + CLK_SYSTEM_RATE, 3,
  694. CLK_GATE_SET_TO_DISABLE, &sysrate_lock);
  695. clk_register_clkdev(clk, "pclk", NULL);
  696. clks[pclk] = clk;
  697. /* twd */
  698. clk = clk_register_fixed_factor(NULL, "twd", "cclk", 0, 1, 4);
  699. clk_register_clkdev(clk, "twd", NULL);
  700. clks[twd] = clk;
  701. }
  702. static const char *audio_parents[] = {"spdif_in", "i2s1", "i2s2", "unused",
  703. "pll_a_out0", "unused", "unused",
  704. "unused"};
  705. static void __init tegra20_audio_clk_init(void)
  706. {
  707. struct clk *clk;
  708. /* audio */
  709. clk = clk_register_mux(NULL, "audio_mux", audio_parents,
  710. ARRAY_SIZE(audio_parents), 0,
  711. clk_base + AUDIO_SYNC_CLK, 0, 3, 0, NULL);
  712. clk = clk_register_gate(NULL, "audio", "audio_mux", 0,
  713. clk_base + AUDIO_SYNC_CLK, 4,
  714. CLK_GATE_SET_TO_DISABLE, NULL);
  715. clk_register_clkdev(clk, "audio", NULL);
  716. clks[audio] = clk;
  717. /* audio_2x */
  718. clk = clk_register_fixed_factor(NULL, "audio_doubler", "audio",
  719. CLK_SET_RATE_PARENT, 2, 1);
  720. clk = tegra_clk_register_periph_gate("audio_2x", "audio_doubler",
  721. TEGRA_PERIPH_NO_RESET, clk_base,
  722. CLK_SET_RATE_PARENT, 89, &periph_u_regs,
  723. periph_clk_enb_refcnt);
  724. clk_register_clkdev(clk, "audio_2x", NULL);
  725. clks[audio_2x] = clk;
  726. }
  727. static const char *i2s1_parents[] = {"pll_a_out0", "audio_2x", "pll_p",
  728. "clk_m"};
  729. static const char *i2s2_parents[] = {"pll_a_out0", "audio_2x", "pll_p",
  730. "clk_m"};
  731. static const char *spdif_out_parents[] = {"pll_a_out0", "audio_2x", "pll_p",
  732. "clk_m"};
  733. static const char *spdif_in_parents[] = {"pll_p", "pll_c", "pll_m"};
  734. static const char *pwm_parents[] = {"pll_p", "pll_c", "audio", "clk_m",
  735. "clk_32k"};
  736. static const char *mux_pllpcm_clkm[] = {"pll_p", "pll_c", "pll_m", "clk_m"};
  737. static const char *mux_pllmcpa[] = {"pll_m", "pll_c", "pll_c", "pll_a"};
  738. static const char *mux_pllpdc_clkm[] = {"pll_p", "pll_d_out0", "pll_c",
  739. "clk_m"};
  740. static const char *mux_pllmcp_clkm[] = {"pll_m", "pll_c", "pll_p", "clk_m"};
  741. static struct tegra_periph_init_data tegra_periph_clk_list[] = {
  742. TEGRA_INIT_DATA_MUX("i2s1", NULL, "tegra20-i2s.0", i2s1_parents, CLK_SOURCE_I2S1, 11, &periph_l_regs, TEGRA_PERIPH_ON_APB, i2s1),
  743. TEGRA_INIT_DATA_MUX("i2s2", NULL, "tegra20-i2s.1", i2s2_parents, CLK_SOURCE_I2S2, 18, &periph_l_regs, TEGRA_PERIPH_ON_APB, i2s2),
  744. TEGRA_INIT_DATA_MUX("spdif_out", "spdif_out", "tegra20-spdif", spdif_out_parents, CLK_SOURCE_SPDIF_OUT, 10, &periph_l_regs, TEGRA_PERIPH_ON_APB, spdif_out),
  745. TEGRA_INIT_DATA_MUX("spdif_in", "spdif_in", "tegra20-spdif", spdif_in_parents, CLK_SOURCE_SPDIF_IN, 10, &periph_l_regs, TEGRA_PERIPH_ON_APB, spdif_in),
  746. TEGRA_INIT_DATA_MUX("sbc1", NULL, "spi_tegra.0", mux_pllpcm_clkm, CLK_SOURCE_SBC1, 41, &periph_h_regs, TEGRA_PERIPH_ON_APB, sbc1),
  747. TEGRA_INIT_DATA_MUX("sbc2", NULL, "spi_tegra.1", mux_pllpcm_clkm, CLK_SOURCE_SBC2, 44, &periph_h_regs, TEGRA_PERIPH_ON_APB, sbc2),
  748. TEGRA_INIT_DATA_MUX("sbc3", NULL, "spi_tegra.2", mux_pllpcm_clkm, CLK_SOURCE_SBC3, 46, &periph_h_regs, TEGRA_PERIPH_ON_APB, sbc3),
  749. TEGRA_INIT_DATA_MUX("sbc4", NULL, "spi_tegra.3", mux_pllpcm_clkm, CLK_SOURCE_SBC4, 68, &periph_u_regs, TEGRA_PERIPH_ON_APB, sbc4),
  750. TEGRA_INIT_DATA_MUX("spi", NULL, "spi", mux_pllpcm_clkm, CLK_SOURCE_SPI, 43, &periph_h_regs, TEGRA_PERIPH_ON_APB, spi),
  751. TEGRA_INIT_DATA_MUX("xio", NULL, "xio", mux_pllpcm_clkm, CLK_SOURCE_XIO, 45, &periph_h_regs, 0, xio),
  752. TEGRA_INIT_DATA_MUX("twc", NULL, "twc", mux_pllpcm_clkm, CLK_SOURCE_TWC, 16, &periph_l_regs, TEGRA_PERIPH_ON_APB, twc),
  753. TEGRA_INIT_DATA_MUX("ide", NULL, "ide", mux_pllpcm_clkm, CLK_SOURCE_XIO, 25, &periph_l_regs, 0, ide),
  754. TEGRA_INIT_DATA_MUX("ndflash", NULL, "tegra_nand", mux_pllpcm_clkm, CLK_SOURCE_NDFLASH, 13, &periph_l_regs, 0, ndflash),
  755. TEGRA_INIT_DATA_MUX("vfir", NULL, "vfir", mux_pllpcm_clkm, CLK_SOURCE_VFIR, 7, &periph_l_regs, TEGRA_PERIPH_ON_APB, vfir),
  756. TEGRA_INIT_DATA_MUX("csite", NULL, "csite", mux_pllpcm_clkm, CLK_SOURCE_CSITE, 73, &periph_u_regs, 0, csite),
  757. TEGRA_INIT_DATA_MUX("la", NULL, "la", mux_pllpcm_clkm, CLK_SOURCE_LA, 76, &periph_u_regs, 0, la),
  758. TEGRA_INIT_DATA_MUX("owr", NULL, "tegra_w1", mux_pllpcm_clkm, CLK_SOURCE_OWR, 71, &periph_u_regs, TEGRA_PERIPH_ON_APB, owr),
  759. TEGRA_INIT_DATA_MUX("mipi", NULL, "mipi", mux_pllpcm_clkm, CLK_SOURCE_MIPI, 50, &periph_h_regs, TEGRA_PERIPH_ON_APB, mipi),
  760. TEGRA_INIT_DATA_MUX("vde", NULL, "vde", mux_pllpcm_clkm, CLK_SOURCE_VDE, 61, &periph_h_regs, 0, vde),
  761. TEGRA_INIT_DATA_MUX("vi", "vi", "tegra_camera", mux_pllmcpa, CLK_SOURCE_VI, 20, &periph_l_regs, 0, vi),
  762. TEGRA_INIT_DATA_MUX("epp", NULL, "epp", mux_pllmcpa, CLK_SOURCE_EPP, 19, &periph_l_regs, 0, epp),
  763. TEGRA_INIT_DATA_MUX("mpe", NULL, "mpe", mux_pllmcpa, CLK_SOURCE_MPE, 60, &periph_h_regs, 0, mpe),
  764. TEGRA_INIT_DATA_MUX("host1x", NULL, "host1x", mux_pllmcpa, CLK_SOURCE_HOST1X, 28, &periph_l_regs, 0, host1x),
  765. TEGRA_INIT_DATA_MUX("3d", NULL, "3d", mux_pllmcpa, CLK_SOURCE_3D, 24, &periph_l_regs, TEGRA_PERIPH_MANUAL_RESET, gr3d),
  766. TEGRA_INIT_DATA_MUX("2d", NULL, "2d", mux_pllmcpa, CLK_SOURCE_2D, 21, &periph_l_regs, 0, gr2d),
  767. TEGRA_INIT_DATA_MUX("nor", NULL, "tegra-nor", mux_pllpcm_clkm, CLK_SOURCE_NOR, 42, &periph_h_regs, 0, nor),
  768. TEGRA_INIT_DATA_MUX("sdmmc1", NULL, "sdhci-tegra.0", mux_pllpcm_clkm, CLK_SOURCE_SDMMC1, 14, &periph_l_regs, 0, sdmmc1),
  769. TEGRA_INIT_DATA_MUX("sdmmc2", NULL, "sdhci-tegra.1", mux_pllpcm_clkm, CLK_SOURCE_SDMMC2, 9, &periph_l_regs, 0, sdmmc2),
  770. TEGRA_INIT_DATA_MUX("sdmmc3", NULL, "sdhci-tegra.2", mux_pllpcm_clkm, CLK_SOURCE_SDMMC3, 69, &periph_u_regs, 0, sdmmc3),
  771. TEGRA_INIT_DATA_MUX("sdmmc4", NULL, "sdhci-tegra.3", mux_pllpcm_clkm, CLK_SOURCE_SDMMC4, 15, &periph_l_regs, 0, sdmmc4),
  772. TEGRA_INIT_DATA_MUX("cve", NULL, "cve", mux_pllpdc_clkm, CLK_SOURCE_CVE, 49, &periph_h_regs, 0, cve),
  773. TEGRA_INIT_DATA_MUX("tvo", NULL, "tvo", mux_pllpdc_clkm, CLK_SOURCE_TVO, 49, &periph_h_regs, 0, tvo),
  774. TEGRA_INIT_DATA_MUX("tvdac", NULL, "tvdac", mux_pllpdc_clkm, CLK_SOURCE_TVDAC, 53, &periph_h_regs, 0, tvdac),
  775. TEGRA_INIT_DATA_MUX("vi_sensor", "vi_sensor", "tegra_camera", mux_pllmcpa, CLK_SOURCE_VI_SENSOR, 20, &periph_l_regs, TEGRA_PERIPH_NO_RESET, vi_sensor),
  776. TEGRA_INIT_DATA_DIV16("i2c1", "div-clk", "tegra-i2c.0", mux_pllpcm_clkm, CLK_SOURCE_I2C1, 12, &periph_l_regs, TEGRA_PERIPH_ON_APB, i2c1),
  777. TEGRA_INIT_DATA_DIV16("i2c2", "div-clk", "tegra-i2c.1", mux_pllpcm_clkm, CLK_SOURCE_I2C2, 54, &periph_h_regs, TEGRA_PERIPH_ON_APB, i2c2),
  778. TEGRA_INIT_DATA_DIV16("i2c3", "div-clk", "tegra-i2c.2", mux_pllpcm_clkm, CLK_SOURCE_I2C3, 67, &periph_u_regs, TEGRA_PERIPH_ON_APB, i2c3),
  779. TEGRA_INIT_DATA_DIV16("dvc", "div-clk", "tegra-i2c.3", mux_pllpcm_clkm, CLK_SOURCE_DVC, 47, &periph_h_regs, TEGRA_PERIPH_ON_APB, dvc),
  780. TEGRA_INIT_DATA_MUX("hdmi", NULL, "hdmi", mux_pllpdc_clkm, CLK_SOURCE_HDMI, 51, &periph_h_regs, 0, hdmi),
  781. TEGRA_INIT_DATA("pwm", NULL, "tegra-pwm", pwm_parents, CLK_SOURCE_PWM, 28, 3, 0, 0, 8, 1, 0, &periph_l_regs, 17, periph_clk_enb_refcnt, TEGRA_PERIPH_ON_APB, pwm),
  782. };
  783. static struct tegra_periph_init_data tegra_periph_nodiv_clk_list[] = {
  784. TEGRA_INIT_DATA_NODIV("uarta", NULL, "tegra_uart.0", mux_pllpcm_clkm, CLK_SOURCE_UARTA, 30, 2, 6, &periph_l_regs, TEGRA_PERIPH_ON_APB, uarta),
  785. TEGRA_INIT_DATA_NODIV("uartb", NULL, "tegra_uart.1", mux_pllpcm_clkm, CLK_SOURCE_UARTB, 30, 2, 7, &periph_l_regs, TEGRA_PERIPH_ON_APB, uartb),
  786. TEGRA_INIT_DATA_NODIV("uartc", NULL, "tegra_uart.2", mux_pllpcm_clkm, CLK_SOURCE_UARTC, 30, 2, 55, &periph_h_regs, TEGRA_PERIPH_ON_APB, uartc),
  787. TEGRA_INIT_DATA_NODIV("uartd", NULL, "tegra_uart.3", mux_pllpcm_clkm, CLK_SOURCE_UARTD, 30, 2, 65, &periph_u_regs, TEGRA_PERIPH_ON_APB, uartd),
  788. TEGRA_INIT_DATA_NODIV("uarte", NULL, "tegra_uart.4", mux_pllpcm_clkm, CLK_SOURCE_UARTE, 30, 2, 66, &periph_u_regs, TEGRA_PERIPH_ON_APB, uarte),
  789. TEGRA_INIT_DATA_NODIV("disp1", NULL, "tegradc.0", mux_pllpdc_clkm, CLK_SOURCE_DISP1, 30, 2, 27, &periph_l_regs, 0, disp1),
  790. TEGRA_INIT_DATA_NODIV("disp2", NULL, "tegradc.1", mux_pllpdc_clkm, CLK_SOURCE_DISP2, 30, 2, 26, &periph_l_regs, 0, disp2),
  791. };
  792. static void __init tegra20_periph_clk_init(void)
  793. {
  794. struct tegra_periph_init_data *data;
  795. struct clk *clk;
  796. int i;
  797. /* apbdma */
  798. clk = tegra_clk_register_periph_gate("apbdma", "pclk", 0, clk_base,
  799. 0, 34, &periph_h_regs,
  800. periph_clk_enb_refcnt);
  801. clk_register_clkdev(clk, NULL, "tegra-apbdma");
  802. clks[apbdma] = clk;
  803. /* rtc */
  804. clk = tegra_clk_register_periph_gate("rtc", "clk_32k",
  805. TEGRA_PERIPH_NO_RESET,
  806. clk_base, 0, 4, &periph_l_regs,
  807. periph_clk_enb_refcnt);
  808. clk_register_clkdev(clk, NULL, "rtc-tegra");
  809. clks[rtc] = clk;
  810. /* timer */
  811. clk = tegra_clk_register_periph_gate("timer", "clk_m", 0, clk_base,
  812. 0, 5, &periph_l_regs,
  813. periph_clk_enb_refcnt);
  814. clk_register_clkdev(clk, NULL, "timer");
  815. clks[timer] = clk;
  816. /* kbc */
  817. clk = tegra_clk_register_periph_gate("kbc", "clk_32k",
  818. TEGRA_PERIPH_NO_RESET | TEGRA_PERIPH_ON_APB,
  819. clk_base, 0, 36, &periph_h_regs,
  820. periph_clk_enb_refcnt);
  821. clk_register_clkdev(clk, NULL, "tegra-kbc");
  822. clks[kbc] = clk;
  823. /* csus */
  824. clk = tegra_clk_register_periph_gate("csus", "clk_m",
  825. TEGRA_PERIPH_NO_RESET,
  826. clk_base, 0, 92, &periph_u_regs,
  827. periph_clk_enb_refcnt);
  828. clk_register_clkdev(clk, "csus", "tengra_camera");
  829. clks[csus] = clk;
  830. /* vcp */
  831. clk = tegra_clk_register_periph_gate("vcp", "clk_m", 0,
  832. clk_base, 0, 29, &periph_l_regs,
  833. periph_clk_enb_refcnt);
  834. clk_register_clkdev(clk, "vcp", "tegra-avp");
  835. clks[vcp] = clk;
  836. /* bsea */
  837. clk = tegra_clk_register_periph_gate("bsea", "clk_m", 0,
  838. clk_base, 0, 62, &periph_h_regs,
  839. periph_clk_enb_refcnt);
  840. clk_register_clkdev(clk, "bsea", "tegra-avp");
  841. clks[bsea] = clk;
  842. /* bsev */
  843. clk = tegra_clk_register_periph_gate("bsev", "clk_m", 0,
  844. clk_base, 0, 63, &periph_h_regs,
  845. periph_clk_enb_refcnt);
  846. clk_register_clkdev(clk, "bsev", "tegra-aes");
  847. clks[bsev] = clk;
  848. /* emc */
  849. clk = clk_register_mux(NULL, "emc_mux", mux_pllmcp_clkm,
  850. ARRAY_SIZE(mux_pllmcp_clkm), 0,
  851. clk_base + CLK_SOURCE_EMC,
  852. 30, 2, 0, NULL);
  853. clk = tegra_clk_register_periph_gate("emc", "emc_mux", 0, clk_base, 0,
  854. 57, &periph_h_regs, periph_clk_enb_refcnt);
  855. clk_register_clkdev(clk, "emc", NULL);
  856. clks[emc] = clk;
  857. /* usbd */
  858. clk = tegra_clk_register_periph_gate("usbd", "clk_m", 0, clk_base, 0,
  859. 22, &periph_l_regs, periph_clk_enb_refcnt);
  860. clk_register_clkdev(clk, NULL, "fsl-tegra-udc");
  861. clks[usbd] = clk;
  862. /* usb2 */
  863. clk = tegra_clk_register_periph_gate("usb2", "clk_m", 0, clk_base, 0,
  864. 58, &periph_h_regs, periph_clk_enb_refcnt);
  865. clk_register_clkdev(clk, NULL, "tegra-ehci.1");
  866. clks[usb2] = clk;
  867. /* usb3 */
  868. clk = tegra_clk_register_periph_gate("usb3", "clk_m", 0, clk_base, 0,
  869. 59, &periph_h_regs, periph_clk_enb_refcnt);
  870. clk_register_clkdev(clk, NULL, "tegra-ehci.2");
  871. clks[usb3] = clk;
  872. /* dsi */
  873. clk = tegra_clk_register_periph_gate("dsi", "pll_d", 0, clk_base, 0,
  874. 48, &periph_h_regs, periph_clk_enb_refcnt);
  875. clk_register_clkdev(clk, NULL, "dsi");
  876. clks[dsi] = clk;
  877. /* csi */
  878. clk = tegra_clk_register_periph_gate("csi", "pll_p_out3", 0, clk_base,
  879. 0, 52, &periph_h_regs,
  880. periph_clk_enb_refcnt);
  881. clk_register_clkdev(clk, "csi", "tegra_camera");
  882. clks[csi] = clk;
  883. /* isp */
  884. clk = tegra_clk_register_periph_gate("isp", "clk_m", 0, clk_base, 0, 23,
  885. &periph_l_regs, periph_clk_enb_refcnt);
  886. clk_register_clkdev(clk, "isp", "tegra_camera");
  887. clks[isp] = clk;
  888. /* pex */
  889. clk = tegra_clk_register_periph_gate("pex", "clk_m", 0, clk_base, 0, 70,
  890. &periph_u_regs, periph_clk_enb_refcnt);
  891. clk_register_clkdev(clk, "pex", NULL);
  892. clks[pex] = clk;
  893. /* afi */
  894. clk = tegra_clk_register_periph_gate("afi", "clk_m", 0, clk_base, 0, 72,
  895. &periph_u_regs, periph_clk_enb_refcnt);
  896. clk_register_clkdev(clk, "afi", NULL);
  897. clks[afi] = clk;
  898. /* pcie_xclk */
  899. clk = tegra_clk_register_periph_gate("pcie_xclk", "clk_m", 0, clk_base,
  900. 0, 74, &periph_u_regs,
  901. periph_clk_enb_refcnt);
  902. clk_register_clkdev(clk, "pcie_xclk", NULL);
  903. clks[pcie_xclk] = clk;
  904. /* cdev1 */
  905. clk = clk_register_fixed_rate(NULL, "cdev1_fixed", NULL, CLK_IS_ROOT,
  906. 26000000);
  907. clk = tegra_clk_register_periph_gate("cdev1", "cdev1_fixed", 0,
  908. clk_base, 0, 94, &periph_u_regs,
  909. periph_clk_enb_refcnt);
  910. clk_register_clkdev(clk, "cdev1", NULL);
  911. clks[cdev1] = clk;
  912. /* cdev2 */
  913. clk = clk_register_fixed_rate(NULL, "cdev2_fixed", NULL, CLK_IS_ROOT,
  914. 26000000);
  915. clk = tegra_clk_register_periph_gate("cdev2", "cdev2_fixed", 0,
  916. clk_base, 0, 93, &periph_u_regs,
  917. periph_clk_enb_refcnt);
  918. clk_register_clkdev(clk, "cdev2", NULL);
  919. clks[cdev2] = clk;
  920. for (i = 0; i < ARRAY_SIZE(tegra_periph_clk_list); i++) {
  921. data = &tegra_periph_clk_list[i];
  922. clk = tegra_clk_register_periph(data->name, data->parent_names,
  923. data->num_parents, &data->periph,
  924. clk_base, data->offset);
  925. clk_register_clkdev(clk, data->con_id, data->dev_id);
  926. clks[data->clk_id] = clk;
  927. }
  928. for (i = 0; i < ARRAY_SIZE(tegra_periph_nodiv_clk_list); i++) {
  929. data = &tegra_periph_nodiv_clk_list[i];
  930. clk = tegra_clk_register_periph_nodiv(data->name,
  931. data->parent_names,
  932. data->num_parents, &data->periph,
  933. clk_base, data->offset);
  934. clk_register_clkdev(clk, data->con_id, data->dev_id);
  935. clks[data->clk_id] = clk;
  936. }
  937. }
  938. static void __init tegra20_fixed_clk_init(void)
  939. {
  940. struct clk *clk;
  941. /* clk_32k */
  942. clk = clk_register_fixed_rate(NULL, "clk_32k", NULL, CLK_IS_ROOT,
  943. 32768);
  944. clk_register_clkdev(clk, "clk_32k", NULL);
  945. clks[clk_32k] = clk;
  946. }
  947. static void __init tegra20_pmc_clk_init(void)
  948. {
  949. struct clk *clk;
  950. /* blink */
  951. writel_relaxed(0, pmc_base + PMC_BLINK_TIMER);
  952. clk = clk_register_gate(NULL, "blink_override", "clk_32k", 0,
  953. pmc_base + PMC_DPD_PADS_ORIDE,
  954. PMC_DPD_PADS_ORIDE_BLINK_ENB, 0, NULL);
  955. clk = clk_register_gate(NULL, "blink", "blink_override", 0,
  956. pmc_base + PMC_CTRL,
  957. PMC_CTRL_BLINK_ENB, 0, NULL);
  958. clk_register_clkdev(clk, "blink", NULL);
  959. clks[blink] = clk;
  960. }
  961. static void __init tegra20_osc_clk_init(void)
  962. {
  963. struct clk *clk;
  964. unsigned long input_freq;
  965. unsigned int pll_ref_div;
  966. input_freq = tegra20_clk_measure_input_freq();
  967. /* clk_m */
  968. clk = clk_register_fixed_rate(NULL, "clk_m", NULL, CLK_IS_ROOT |
  969. CLK_IGNORE_UNUSED, input_freq);
  970. clk_register_clkdev(clk, "clk_m", NULL);
  971. clks[clk_m] = clk;
  972. /* pll_ref */
  973. pll_ref_div = tegra20_get_pll_ref_div();
  974. clk = clk_register_fixed_factor(NULL, "pll_ref", "clk_m",
  975. CLK_SET_RATE_PARENT, 1, pll_ref_div);
  976. clk_register_clkdev(clk, "pll_ref", NULL);
  977. clks[pll_ref] = clk;
  978. }
  979. /* Tegra20 CPU clock and reset control functions */
  980. static void tegra20_wait_cpu_in_reset(u32 cpu)
  981. {
  982. unsigned int reg;
  983. do {
  984. reg = readl(clk_base +
  985. TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_SET);
  986. cpu_relax();
  987. } while (!(reg & (1 << cpu))); /* check CPU been reset or not */
  988. return;
  989. }
  990. static void tegra20_put_cpu_in_reset(u32 cpu)
  991. {
  992. writel(CPU_RESET(cpu),
  993. clk_base + TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_SET);
  994. dmb();
  995. }
  996. static void tegra20_cpu_out_of_reset(u32 cpu)
  997. {
  998. writel(CPU_RESET(cpu),
  999. clk_base + TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_CLR);
  1000. wmb();
  1001. }
  1002. static void tegra20_enable_cpu_clock(u32 cpu)
  1003. {
  1004. unsigned int reg;
  1005. reg = readl(clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
  1006. writel(reg & ~CPU_CLOCK(cpu),
  1007. clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
  1008. barrier();
  1009. reg = readl(clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
  1010. }
  1011. static void tegra20_disable_cpu_clock(u32 cpu)
  1012. {
  1013. unsigned int reg;
  1014. reg = readl(clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
  1015. writel(reg | CPU_CLOCK(cpu),
  1016. clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
  1017. }
  1018. #ifdef CONFIG_PM_SLEEP
  1019. static bool tegra20_cpu_rail_off_ready(void)
  1020. {
  1021. unsigned int cpu_rst_status;
  1022. cpu_rst_status = readl(clk_base +
  1023. TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_SET);
  1024. return !!(cpu_rst_status & 0x2);
  1025. }
  1026. static void tegra20_cpu_clock_suspend(void)
  1027. {
  1028. /* switch coresite to clk_m, save off original source */
  1029. tegra20_cpu_clk_sctx.clk_csite_src =
  1030. readl(clk_base + CLK_SOURCE_CSITE);
  1031. writel(3<<30, clk_base + CLK_SOURCE_CSITE);
  1032. tegra20_cpu_clk_sctx.cpu_burst =
  1033. readl(clk_base + CCLK_BURST_POLICY);
  1034. tegra20_cpu_clk_sctx.pllx_base =
  1035. readl(clk_base + PLLX_BASE);
  1036. tegra20_cpu_clk_sctx.pllx_misc =
  1037. readl(clk_base + PLLX_MISC);
  1038. tegra20_cpu_clk_sctx.cclk_divider =
  1039. readl(clk_base + SUPER_CCLK_DIVIDER);
  1040. }
  1041. static void tegra20_cpu_clock_resume(void)
  1042. {
  1043. unsigned int reg, policy;
  1044. /* Is CPU complex already running on PLLX? */
  1045. reg = readl(clk_base + CCLK_BURST_POLICY);
  1046. policy = (reg >> CCLK_BURST_POLICY_SHIFT) & 0xF;
  1047. if (policy == CCLK_IDLE_POLICY)
  1048. reg = (reg >> CCLK_IDLE_POLICY_SHIFT) & 0xF;
  1049. else if (policy == CCLK_RUN_POLICY)
  1050. reg = (reg >> CCLK_RUN_POLICY_SHIFT) & 0xF;
  1051. else
  1052. BUG();
  1053. if (reg != CCLK_BURST_POLICY_PLLX) {
  1054. /* restore PLLX settings if CPU is on different PLL */
  1055. writel(tegra20_cpu_clk_sctx.pllx_misc,
  1056. clk_base + PLLX_MISC);
  1057. writel(tegra20_cpu_clk_sctx.pllx_base,
  1058. clk_base + PLLX_BASE);
  1059. /* wait for PLL stabilization if PLLX was enabled */
  1060. if (tegra20_cpu_clk_sctx.pllx_base & (1 << 30))
  1061. udelay(300);
  1062. }
  1063. /*
  1064. * Restore original burst policy setting for calls resulting from CPU
  1065. * LP2 in idle or system suspend.
  1066. */
  1067. writel(tegra20_cpu_clk_sctx.cclk_divider,
  1068. clk_base + SUPER_CCLK_DIVIDER);
  1069. writel(tegra20_cpu_clk_sctx.cpu_burst,
  1070. clk_base + CCLK_BURST_POLICY);
  1071. writel(tegra20_cpu_clk_sctx.clk_csite_src,
  1072. clk_base + CLK_SOURCE_CSITE);
  1073. }
  1074. #endif
  1075. static struct tegra_cpu_car_ops tegra20_cpu_car_ops = {
  1076. .wait_for_reset = tegra20_wait_cpu_in_reset,
  1077. .put_in_reset = tegra20_put_cpu_in_reset,
  1078. .out_of_reset = tegra20_cpu_out_of_reset,
  1079. .enable_clock = tegra20_enable_cpu_clock,
  1080. .disable_clock = tegra20_disable_cpu_clock,
  1081. #ifdef CONFIG_PM_SLEEP
  1082. .rail_off_ready = tegra20_cpu_rail_off_ready,
  1083. .suspend = tegra20_cpu_clock_suspend,
  1084. .resume = tegra20_cpu_clock_resume,
  1085. #endif
  1086. };
  1087. static __initdata struct tegra_clk_init_table init_table[] = {
  1088. {pll_p, clk_max, 216000000, 1},
  1089. {pll_p_out1, clk_max, 28800000, 1},
  1090. {pll_p_out2, clk_max, 48000000, 1},
  1091. {pll_p_out3, clk_max, 72000000, 1},
  1092. {pll_p_out4, clk_max, 24000000, 1},
  1093. {pll_c, clk_max, 600000000, 1},
  1094. {pll_c_out1, clk_max, 120000000, 1},
  1095. {sclk, pll_c_out1, 0, 1},
  1096. {hclk, clk_max, 0, 1},
  1097. {pclk, clk_max, 60000000, 1},
  1098. {csite, clk_max, 0, 1},
  1099. {emc, clk_max, 0, 1},
  1100. {cclk, clk_max, 0, 1},
  1101. {uarta, pll_p, 0, 0},
  1102. {uartb, pll_p, 0, 0},
  1103. {uartc, pll_p, 0, 0},
  1104. {uartd, pll_p, 0, 0},
  1105. {uarte, pll_p, 0, 0},
  1106. {usbd, clk_max, 12000000, 0},
  1107. {usb2, clk_max, 12000000, 0},
  1108. {usb3, clk_max, 12000000, 0},
  1109. {pll_a, clk_max, 56448000, 1},
  1110. {pll_a_out0, clk_max, 11289600, 1},
  1111. {cdev1, clk_max, 0, 1},
  1112. {blink, clk_max, 32768, 1},
  1113. {i2s1, pll_a_out0, 11289600, 0},
  1114. {i2s2, pll_a_out0, 11289600, 0},
  1115. {sdmmc1, pll_p, 48000000, 0},
  1116. {sdmmc3, pll_p, 48000000, 0},
  1117. {sdmmc4, pll_p, 48000000, 0},
  1118. {spi, pll_p, 20000000, 0},
  1119. {sbc1, pll_p, 100000000, 0},
  1120. {sbc2, pll_p, 100000000, 0},
  1121. {sbc3, pll_p, 100000000, 0},
  1122. {sbc4, pll_p, 100000000, 0},
  1123. {host1x, pll_c, 150000000, 0},
  1124. {disp1, pll_p, 600000000, 0},
  1125. {disp2, pll_p, 600000000, 0},
  1126. {clk_max, clk_max, 0, 0}, /* This MUST be the last entry */
  1127. };
  1128. /*
  1129. * Some clocks may be used by different drivers depending on the board
  1130. * configuration. List those here to register them twice in the clock lookup
  1131. * table under two names.
  1132. */
  1133. static struct tegra_clk_duplicate tegra_clk_duplicates[] = {
  1134. TEGRA_CLK_DUPLICATE(usbd, "utmip-pad", NULL),
  1135. TEGRA_CLK_DUPLICATE(usbd, "tegra-ehci.0", NULL),
  1136. TEGRA_CLK_DUPLICATE(usbd, "tegra-otg", NULL),
  1137. TEGRA_CLK_DUPLICATE(cclk, NULL, "cpu"),
  1138. TEGRA_CLK_DUPLICATE(clk_max, NULL, NULL), /* Must be the last entry */
  1139. };
  1140. static const struct of_device_id pmc_match[] __initconst = {
  1141. { .compatible = "nvidia,tegra20-pmc" },
  1142. {},
  1143. };
  1144. void __init tegra20_clock_init(struct device_node *np)
  1145. {
  1146. int i;
  1147. struct device_node *node;
  1148. clk_base = of_iomap(np, 0);
  1149. if (!clk_base) {
  1150. pr_err("Can't map CAR registers\n");
  1151. BUG();
  1152. }
  1153. node = of_find_matching_node(NULL, pmc_match);
  1154. if (!node) {
  1155. pr_err("Failed to find pmc node\n");
  1156. BUG();
  1157. }
  1158. pmc_base = of_iomap(node, 0);
  1159. if (!pmc_base) {
  1160. pr_err("Can't map pmc registers\n");
  1161. BUG();
  1162. }
  1163. tegra20_osc_clk_init();
  1164. tegra20_pmc_clk_init();
  1165. tegra20_fixed_clk_init();
  1166. tegra20_pll_init();
  1167. tegra20_super_clk_init();
  1168. tegra20_periph_clk_init();
  1169. tegra20_audio_clk_init();
  1170. for (i = 0; i < ARRAY_SIZE(clks); i++) {
  1171. if (IS_ERR(clks[i])) {
  1172. pr_err("Tegra20 clk %d: register failed with %ld\n",
  1173. i, PTR_ERR(clks[i]));
  1174. BUG();
  1175. }
  1176. if (!clks[i])
  1177. clks[i] = ERR_PTR(-EINVAL);
  1178. }
  1179. tegra_init_dup_clks(tegra_clk_duplicates, clks, clk_max);
  1180. clk_data.clks = clks;
  1181. clk_data.clk_num = ARRAY_SIZE(clks);
  1182. of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
  1183. tegra_init_from_table(init_table, clks, clk_max);
  1184. tegra_cpu_car_ops = &tegra20_cpu_car_ops;
  1185. }