clk-pll.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648
  1. /*
  2. * Copyright (c) 2012, NVIDIA CORPORATION. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #include <linux/slab.h>
  17. #include <linux/io.h>
  18. #include <linux/delay.h>
  19. #include <linux/err.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/clk.h>
  22. #include "clk.h"
  23. #define PLL_BASE_BYPASS BIT(31)
  24. #define PLL_BASE_ENABLE BIT(30)
  25. #define PLL_BASE_REF_ENABLE BIT(29)
  26. #define PLL_BASE_OVERRIDE BIT(28)
  27. #define PLL_BASE_DIVP_SHIFT 20
  28. #define PLL_BASE_DIVP_WIDTH 3
  29. #define PLL_BASE_DIVN_SHIFT 8
  30. #define PLL_BASE_DIVN_WIDTH 10
  31. #define PLL_BASE_DIVM_SHIFT 0
  32. #define PLL_BASE_DIVM_WIDTH 5
  33. #define PLLU_POST_DIVP_MASK 0x1
  34. #define PLL_MISC_DCCON_SHIFT 20
  35. #define PLL_MISC_CPCON_SHIFT 8
  36. #define PLL_MISC_CPCON_WIDTH 4
  37. #define PLL_MISC_CPCON_MASK ((1 << PLL_MISC_CPCON_WIDTH) - 1)
  38. #define PLL_MISC_LFCON_SHIFT 4
  39. #define PLL_MISC_LFCON_WIDTH 4
  40. #define PLL_MISC_LFCON_MASK ((1 << PLL_MISC_LFCON_WIDTH) - 1)
  41. #define PLL_MISC_VCOCON_SHIFT 0
  42. #define PLL_MISC_VCOCON_WIDTH 4
  43. #define PLL_MISC_VCOCON_MASK ((1 << PLL_MISC_VCOCON_WIDTH) - 1)
  44. #define OUT_OF_TABLE_CPCON 8
  45. #define PMC_PLLP_WB0_OVERRIDE 0xf8
  46. #define PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE BIT(12)
  47. #define PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE BIT(11)
  48. #define PLL_POST_LOCK_DELAY 50
  49. #define PLLDU_LFCON_SET_DIVN 600
  50. #define PLLE_BASE_DIVCML_SHIFT 24
  51. #define PLLE_BASE_DIVCML_WIDTH 4
  52. #define PLLE_BASE_DIVP_SHIFT 16
  53. #define PLLE_BASE_DIVP_WIDTH 7
  54. #define PLLE_BASE_DIVN_SHIFT 8
  55. #define PLLE_BASE_DIVN_WIDTH 8
  56. #define PLLE_BASE_DIVM_SHIFT 0
  57. #define PLLE_BASE_DIVM_WIDTH 8
  58. #define PLLE_MISC_SETUP_BASE_SHIFT 16
  59. #define PLLE_MISC_SETUP_BASE_MASK (0xffff << PLLE_MISC_SETUP_BASE_SHIFT)
  60. #define PLLE_MISC_LOCK_ENABLE BIT(9)
  61. #define PLLE_MISC_READY BIT(15)
  62. #define PLLE_MISC_SETUP_EX_SHIFT 2
  63. #define PLLE_MISC_SETUP_EX_MASK (3 << PLLE_MISC_SETUP_EX_SHIFT)
  64. #define PLLE_MISC_SETUP_MASK (PLLE_MISC_SETUP_BASE_MASK | \
  65. PLLE_MISC_SETUP_EX_MASK)
  66. #define PLLE_MISC_SETUP_VALUE (7 << PLLE_MISC_SETUP_BASE_SHIFT)
  67. #define PLLE_SS_CTRL 0x68
  68. #define PLLE_SS_DISABLE (7 << 10)
  69. #define PMC_SATA_PWRGT 0x1ac
  70. #define PMC_SATA_PWRGT_PLLE_IDDQ_VALUE BIT(5)
  71. #define PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL BIT(4)
  72. #define pll_readl(offset, p) readl_relaxed(p->clk_base + offset)
  73. #define pll_readl_base(p) pll_readl(p->params->base_reg, p)
  74. #define pll_readl_misc(p) pll_readl(p->params->misc_reg, p)
  75. #define pll_writel(val, offset, p) writel_relaxed(val, p->clk_base + offset)
  76. #define pll_writel_base(val, p) pll_writel(val, p->params->base_reg, p)
  77. #define pll_writel_misc(val, p) pll_writel(val, p->params->misc_reg, p)
  78. #define mask(w) ((1 << (w)) - 1)
  79. #define divm_mask(p) mask(p->divm_width)
  80. #define divn_mask(p) mask(p->divn_width)
  81. #define divp_mask(p) (p->flags & TEGRA_PLLU ? PLLU_POST_DIVP_MASK : \
  82. mask(p->divp_width))
  83. #define divm_max(p) (divm_mask(p))
  84. #define divn_max(p) (divn_mask(p))
  85. #define divp_max(p) (1 << (divp_mask(p)))
  86. static void clk_pll_enable_lock(struct tegra_clk_pll *pll)
  87. {
  88. u32 val;
  89. if (!(pll->flags & TEGRA_PLL_USE_LOCK))
  90. return;
  91. val = pll_readl_misc(pll);
  92. val |= BIT(pll->params->lock_enable_bit_idx);
  93. pll_writel_misc(val, pll);
  94. }
  95. static int clk_pll_wait_for_lock(struct tegra_clk_pll *pll,
  96. void __iomem *lock_addr, u32 lock_bit_idx)
  97. {
  98. int i;
  99. u32 val;
  100. if (!(pll->flags & TEGRA_PLL_USE_LOCK)) {
  101. udelay(pll->params->lock_delay);
  102. return 0;
  103. }
  104. for (i = 0; i < pll->params->lock_delay; i++) {
  105. val = readl_relaxed(lock_addr);
  106. if (val & BIT(lock_bit_idx)) {
  107. udelay(PLL_POST_LOCK_DELAY);
  108. return 0;
  109. }
  110. udelay(2); /* timeout = 2 * lock time */
  111. }
  112. pr_err("%s: Timed out waiting for pll %s lock\n", __func__,
  113. __clk_get_name(pll->hw.clk));
  114. return -1;
  115. }
  116. static int clk_pll_is_enabled(struct clk_hw *hw)
  117. {
  118. struct tegra_clk_pll *pll = to_clk_pll(hw);
  119. u32 val;
  120. if (pll->flags & TEGRA_PLLM) {
  121. val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  122. if (val & PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE)
  123. return val & PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE ? 1 : 0;
  124. }
  125. val = pll_readl_base(pll);
  126. return val & PLL_BASE_ENABLE ? 1 : 0;
  127. }
  128. static int _clk_pll_enable(struct clk_hw *hw)
  129. {
  130. struct tegra_clk_pll *pll = to_clk_pll(hw);
  131. u32 val;
  132. clk_pll_enable_lock(pll);
  133. val = pll_readl_base(pll);
  134. val &= ~PLL_BASE_BYPASS;
  135. val |= PLL_BASE_ENABLE;
  136. pll_writel_base(val, pll);
  137. if (pll->flags & TEGRA_PLLM) {
  138. val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  139. val |= PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE;
  140. writel_relaxed(val, pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  141. }
  142. clk_pll_wait_for_lock(pll, pll->clk_base + pll->params->base_reg,
  143. pll->params->lock_bit_idx);
  144. return 0;
  145. }
  146. static void _clk_pll_disable(struct clk_hw *hw)
  147. {
  148. struct tegra_clk_pll *pll = to_clk_pll(hw);
  149. u32 val;
  150. val = pll_readl_base(pll);
  151. val &= ~(PLL_BASE_BYPASS | PLL_BASE_ENABLE);
  152. pll_writel_base(val, pll);
  153. if (pll->flags & TEGRA_PLLM) {
  154. val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  155. val &= ~PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE;
  156. writel_relaxed(val, pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  157. }
  158. }
  159. static int clk_pll_enable(struct clk_hw *hw)
  160. {
  161. struct tegra_clk_pll *pll = to_clk_pll(hw);
  162. unsigned long flags = 0;
  163. int ret;
  164. if (pll->lock)
  165. spin_lock_irqsave(pll->lock, flags);
  166. ret = _clk_pll_enable(hw);
  167. if (pll->lock)
  168. spin_unlock_irqrestore(pll->lock, flags);
  169. return ret;
  170. }
  171. static void clk_pll_disable(struct clk_hw *hw)
  172. {
  173. struct tegra_clk_pll *pll = to_clk_pll(hw);
  174. unsigned long flags = 0;
  175. if (pll->lock)
  176. spin_lock_irqsave(pll->lock, flags);
  177. _clk_pll_disable(hw);
  178. if (pll->lock)
  179. spin_unlock_irqrestore(pll->lock, flags);
  180. }
  181. static int _get_table_rate(struct clk_hw *hw,
  182. struct tegra_clk_pll_freq_table *cfg,
  183. unsigned long rate, unsigned long parent_rate)
  184. {
  185. struct tegra_clk_pll *pll = to_clk_pll(hw);
  186. struct tegra_clk_pll_freq_table *sel;
  187. for (sel = pll->freq_table; sel->input_rate != 0; sel++)
  188. if (sel->input_rate == parent_rate &&
  189. sel->output_rate == rate)
  190. break;
  191. if (sel->input_rate == 0)
  192. return -EINVAL;
  193. BUG_ON(sel->p < 1);
  194. cfg->input_rate = sel->input_rate;
  195. cfg->output_rate = sel->output_rate;
  196. cfg->m = sel->m;
  197. cfg->n = sel->n;
  198. cfg->p = sel->p;
  199. cfg->cpcon = sel->cpcon;
  200. return 0;
  201. }
  202. static int _calc_rate(struct clk_hw *hw, struct tegra_clk_pll_freq_table *cfg,
  203. unsigned long rate, unsigned long parent_rate)
  204. {
  205. struct tegra_clk_pll *pll = to_clk_pll(hw);
  206. unsigned long cfreq;
  207. u32 p_div = 0;
  208. switch (parent_rate) {
  209. case 12000000:
  210. case 26000000:
  211. cfreq = (rate <= 1000000 * 1000) ? 1000000 : 2000000;
  212. break;
  213. case 13000000:
  214. cfreq = (rate <= 1000000 * 1000) ? 1000000 : 2600000;
  215. break;
  216. case 16800000:
  217. case 19200000:
  218. cfreq = (rate <= 1200000 * 1000) ? 1200000 : 2400000;
  219. break;
  220. case 9600000:
  221. case 28800000:
  222. /*
  223. * PLL_P_OUT1 rate is not listed in PLLA table
  224. */
  225. cfreq = parent_rate/(parent_rate/1000000);
  226. break;
  227. default:
  228. pr_err("%s Unexpected reference rate %lu\n",
  229. __func__, parent_rate);
  230. BUG();
  231. }
  232. /* Raise VCO to guarantee 0.5% accuracy */
  233. for (cfg->output_rate = rate; cfg->output_rate < 200 * cfreq;
  234. cfg->output_rate <<= 1)
  235. p_div++;
  236. cfg->p = 1 << p_div;
  237. cfg->m = parent_rate / cfreq;
  238. cfg->n = cfg->output_rate / cfreq;
  239. cfg->cpcon = OUT_OF_TABLE_CPCON;
  240. if (cfg->m > divm_max(pll) || cfg->n > divn_max(pll) ||
  241. cfg->p > divp_max(pll) || cfg->output_rate > pll->params->vco_max) {
  242. pr_err("%s: Failed to set %s rate %lu\n",
  243. __func__, __clk_get_name(hw->clk), rate);
  244. return -EINVAL;
  245. }
  246. return 0;
  247. }
  248. static int _program_pll(struct clk_hw *hw, struct tegra_clk_pll_freq_table *cfg,
  249. unsigned long rate)
  250. {
  251. struct tegra_clk_pll *pll = to_clk_pll(hw);
  252. unsigned long flags = 0;
  253. u32 divp, val, old_base;
  254. int state;
  255. divp = __ffs(cfg->p);
  256. if (pll->flags & TEGRA_PLLU)
  257. divp ^= 1;
  258. if (pll->lock)
  259. spin_lock_irqsave(pll->lock, flags);
  260. old_base = val = pll_readl_base(pll);
  261. val &= ~((divm_mask(pll) << pll->divm_shift) |
  262. (divn_mask(pll) << pll->divn_shift) |
  263. (divp_mask(pll) << pll->divp_shift));
  264. val |= ((cfg->m << pll->divm_shift) |
  265. (cfg->n << pll->divn_shift) |
  266. (divp << pll->divp_shift));
  267. if (val == old_base) {
  268. if (pll->lock)
  269. spin_unlock_irqrestore(pll->lock, flags);
  270. return 0;
  271. }
  272. state = clk_pll_is_enabled(hw);
  273. if (state) {
  274. _clk_pll_disable(hw);
  275. val &= ~(PLL_BASE_BYPASS | PLL_BASE_ENABLE);
  276. }
  277. pll_writel_base(val, pll);
  278. if (pll->flags & TEGRA_PLL_HAS_CPCON) {
  279. val = pll_readl_misc(pll);
  280. val &= ~(PLL_MISC_CPCON_MASK << PLL_MISC_CPCON_SHIFT);
  281. val |= cfg->cpcon << PLL_MISC_CPCON_SHIFT;
  282. if (pll->flags & TEGRA_PLL_SET_LFCON) {
  283. val &= ~(PLL_MISC_LFCON_MASK << PLL_MISC_LFCON_SHIFT);
  284. if (cfg->n >= PLLDU_LFCON_SET_DIVN)
  285. val |= 0x1 << PLL_MISC_LFCON_SHIFT;
  286. } else if (pll->flags & TEGRA_PLL_SET_DCCON) {
  287. val &= ~(0x1 << PLL_MISC_DCCON_SHIFT);
  288. if (rate >= (pll->params->vco_max >> 1))
  289. val |= 0x1 << PLL_MISC_DCCON_SHIFT;
  290. }
  291. pll_writel_misc(val, pll);
  292. }
  293. if (pll->lock)
  294. spin_unlock_irqrestore(pll->lock, flags);
  295. if (state)
  296. clk_pll_enable(hw);
  297. return 0;
  298. }
  299. static int clk_pll_set_rate(struct clk_hw *hw, unsigned long rate,
  300. unsigned long parent_rate)
  301. {
  302. struct tegra_clk_pll *pll = to_clk_pll(hw);
  303. struct tegra_clk_pll_freq_table cfg;
  304. if (pll->flags & TEGRA_PLL_FIXED) {
  305. if (rate != pll->fixed_rate) {
  306. pr_err("%s: Can not change %s fixed rate %lu to %lu\n",
  307. __func__, __clk_get_name(hw->clk),
  308. pll->fixed_rate, rate);
  309. return -EINVAL;
  310. }
  311. return 0;
  312. }
  313. if (_get_table_rate(hw, &cfg, rate, parent_rate) &&
  314. _calc_rate(hw, &cfg, rate, parent_rate))
  315. return -EINVAL;
  316. return _program_pll(hw, &cfg, rate);
  317. }
  318. static long clk_pll_round_rate(struct clk_hw *hw, unsigned long rate,
  319. unsigned long *prate)
  320. {
  321. struct tegra_clk_pll *pll = to_clk_pll(hw);
  322. struct tegra_clk_pll_freq_table cfg;
  323. u64 output_rate = *prate;
  324. if (pll->flags & TEGRA_PLL_FIXED)
  325. return pll->fixed_rate;
  326. /* PLLM is used for memory; we do not change rate */
  327. if (pll->flags & TEGRA_PLLM)
  328. return __clk_get_rate(hw->clk);
  329. if (_get_table_rate(hw, &cfg, rate, *prate) &&
  330. _calc_rate(hw, &cfg, rate, *prate))
  331. return -EINVAL;
  332. output_rate *= cfg.n;
  333. do_div(output_rate, cfg.m * cfg.p);
  334. return output_rate;
  335. }
  336. static unsigned long clk_pll_recalc_rate(struct clk_hw *hw,
  337. unsigned long parent_rate)
  338. {
  339. struct tegra_clk_pll *pll = to_clk_pll(hw);
  340. u32 val = pll_readl_base(pll);
  341. u32 divn = 0, divm = 0, divp = 0;
  342. u64 rate = parent_rate;
  343. if (val & PLL_BASE_BYPASS)
  344. return parent_rate;
  345. if ((pll->flags & TEGRA_PLL_FIXED) && !(val & PLL_BASE_OVERRIDE)) {
  346. struct tegra_clk_pll_freq_table sel;
  347. if (_get_table_rate(hw, &sel, pll->fixed_rate, parent_rate)) {
  348. pr_err("Clock %s has unknown fixed frequency\n",
  349. __clk_get_name(hw->clk));
  350. BUG();
  351. }
  352. return pll->fixed_rate;
  353. }
  354. divp = (val >> pll->divp_shift) & (divp_mask(pll));
  355. if (pll->flags & TEGRA_PLLU)
  356. divp ^= 1;
  357. divn = (val >> pll->divn_shift) & (divn_mask(pll));
  358. divm = (val >> pll->divm_shift) & (divm_mask(pll));
  359. divm *= (1 << divp);
  360. rate *= divn;
  361. do_div(rate, divm);
  362. return rate;
  363. }
  364. static int clk_plle_training(struct tegra_clk_pll *pll)
  365. {
  366. u32 val;
  367. unsigned long timeout;
  368. if (!pll->pmc)
  369. return -ENOSYS;
  370. /*
  371. * PLLE is already disabled, and setup cleared;
  372. * create falling edge on PLLE IDDQ input.
  373. */
  374. val = readl(pll->pmc + PMC_SATA_PWRGT);
  375. val |= PMC_SATA_PWRGT_PLLE_IDDQ_VALUE;
  376. writel(val, pll->pmc + PMC_SATA_PWRGT);
  377. val = readl(pll->pmc + PMC_SATA_PWRGT);
  378. val |= PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL;
  379. writel(val, pll->pmc + PMC_SATA_PWRGT);
  380. val = readl(pll->pmc + PMC_SATA_PWRGT);
  381. val &= ~PMC_SATA_PWRGT_PLLE_IDDQ_VALUE;
  382. writel(val, pll->pmc + PMC_SATA_PWRGT);
  383. val = pll_readl_misc(pll);
  384. timeout = jiffies + msecs_to_jiffies(100);
  385. while (1) {
  386. val = pll_readl_misc(pll);
  387. if (val & PLLE_MISC_READY)
  388. break;
  389. if (time_after(jiffies, timeout)) {
  390. pr_err("%s: timeout waiting for PLLE\n", __func__);
  391. return -EBUSY;
  392. }
  393. udelay(300);
  394. }
  395. return 0;
  396. }
  397. static int clk_plle_enable(struct clk_hw *hw)
  398. {
  399. struct tegra_clk_pll *pll = to_clk_pll(hw);
  400. unsigned long input_rate = clk_get_rate(clk_get_parent(hw->clk));
  401. struct tegra_clk_pll_freq_table sel;
  402. u32 val;
  403. int err;
  404. if (_get_table_rate(hw, &sel, pll->fixed_rate, input_rate))
  405. return -EINVAL;
  406. clk_pll_disable(hw);
  407. val = pll_readl_misc(pll);
  408. val &= ~(PLLE_MISC_LOCK_ENABLE | PLLE_MISC_SETUP_MASK);
  409. pll_writel_misc(val, pll);
  410. val = pll_readl_misc(pll);
  411. if (!(val & PLLE_MISC_READY)) {
  412. err = clk_plle_training(pll);
  413. if (err)
  414. return err;
  415. }
  416. if (pll->flags & TEGRA_PLLE_CONFIGURE) {
  417. /* configure dividers */
  418. val = pll_readl_base(pll);
  419. val &= ~(divm_mask(pll) | divn_mask(pll) | divp_mask(pll));
  420. val &= ~(PLLE_BASE_DIVCML_WIDTH << PLLE_BASE_DIVCML_SHIFT);
  421. val |= sel.m << pll->divm_shift;
  422. val |= sel.n << pll->divn_shift;
  423. val |= sel.p << pll->divp_shift;
  424. val |= sel.cpcon << PLLE_BASE_DIVCML_SHIFT;
  425. pll_writel_base(val, pll);
  426. }
  427. val = pll_readl_misc(pll);
  428. val |= PLLE_MISC_SETUP_VALUE;
  429. val |= PLLE_MISC_LOCK_ENABLE;
  430. pll_writel_misc(val, pll);
  431. val = readl(pll->clk_base + PLLE_SS_CTRL);
  432. val |= PLLE_SS_DISABLE;
  433. writel(val, pll->clk_base + PLLE_SS_CTRL);
  434. val |= pll_readl_base(pll);
  435. val |= (PLL_BASE_BYPASS | PLL_BASE_ENABLE);
  436. pll_writel_base(val, pll);
  437. clk_pll_wait_for_lock(pll, pll->clk_base + pll->params->misc_reg,
  438. pll->params->lock_bit_idx);
  439. return 0;
  440. }
  441. static unsigned long clk_plle_recalc_rate(struct clk_hw *hw,
  442. unsigned long parent_rate)
  443. {
  444. struct tegra_clk_pll *pll = to_clk_pll(hw);
  445. u32 val = pll_readl_base(pll);
  446. u32 divn = 0, divm = 0, divp = 0;
  447. u64 rate = parent_rate;
  448. divp = (val >> pll->divp_shift) & (divp_mask(pll));
  449. divn = (val >> pll->divn_shift) & (divn_mask(pll));
  450. divm = (val >> pll->divm_shift) & (divm_mask(pll));
  451. divm *= divp;
  452. rate *= divn;
  453. do_div(rate, divm);
  454. return rate;
  455. }
  456. const struct clk_ops tegra_clk_pll_ops = {
  457. .is_enabled = clk_pll_is_enabled,
  458. .enable = clk_pll_enable,
  459. .disable = clk_pll_disable,
  460. .recalc_rate = clk_pll_recalc_rate,
  461. .round_rate = clk_pll_round_rate,
  462. .set_rate = clk_pll_set_rate,
  463. };
  464. const struct clk_ops tegra_clk_plle_ops = {
  465. .recalc_rate = clk_plle_recalc_rate,
  466. .is_enabled = clk_pll_is_enabled,
  467. .disable = clk_pll_disable,
  468. .enable = clk_plle_enable,
  469. };
  470. static struct clk *_tegra_clk_register_pll(const char *name,
  471. const char *parent_name, void __iomem *clk_base,
  472. void __iomem *pmc, unsigned long flags,
  473. unsigned long fixed_rate,
  474. struct tegra_clk_pll_params *pll_params, u8 pll_flags,
  475. struct tegra_clk_pll_freq_table *freq_table, spinlock_t *lock,
  476. const struct clk_ops *ops)
  477. {
  478. struct tegra_clk_pll *pll;
  479. struct clk *clk;
  480. struct clk_init_data init;
  481. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  482. if (!pll)
  483. return ERR_PTR(-ENOMEM);
  484. init.name = name;
  485. init.ops = ops;
  486. init.flags = flags;
  487. init.parent_names = (parent_name ? &parent_name : NULL);
  488. init.num_parents = (parent_name ? 1 : 0);
  489. pll->clk_base = clk_base;
  490. pll->pmc = pmc;
  491. pll->freq_table = freq_table;
  492. pll->params = pll_params;
  493. pll->fixed_rate = fixed_rate;
  494. pll->flags = pll_flags;
  495. pll->lock = lock;
  496. pll->divp_shift = PLL_BASE_DIVP_SHIFT;
  497. pll->divp_width = PLL_BASE_DIVP_WIDTH;
  498. pll->divn_shift = PLL_BASE_DIVN_SHIFT;
  499. pll->divn_width = PLL_BASE_DIVN_WIDTH;
  500. pll->divm_shift = PLL_BASE_DIVM_SHIFT;
  501. pll->divm_width = PLL_BASE_DIVM_WIDTH;
  502. /* Data in .init is copied by clk_register(), so stack variable OK */
  503. pll->hw.init = &init;
  504. clk = clk_register(NULL, &pll->hw);
  505. if (IS_ERR(clk))
  506. kfree(pll);
  507. return clk;
  508. }
  509. struct clk *tegra_clk_register_pll(const char *name, const char *parent_name,
  510. void __iomem *clk_base, void __iomem *pmc,
  511. unsigned long flags, unsigned long fixed_rate,
  512. struct tegra_clk_pll_params *pll_params, u8 pll_flags,
  513. struct tegra_clk_pll_freq_table *freq_table, spinlock_t *lock)
  514. {
  515. return _tegra_clk_register_pll(name, parent_name, clk_base, pmc,
  516. flags, fixed_rate, pll_params, pll_flags, freq_table,
  517. lock, &tegra_clk_pll_ops);
  518. }
  519. struct clk *tegra_clk_register_plle(const char *name, const char *parent_name,
  520. void __iomem *clk_base, void __iomem *pmc,
  521. unsigned long flags, unsigned long fixed_rate,
  522. struct tegra_clk_pll_params *pll_params, u8 pll_flags,
  523. struct tegra_clk_pll_freq_table *freq_table, spinlock_t *lock)
  524. {
  525. return _tegra_clk_register_pll(name, parent_name, clk_base, pmc,
  526. flags, fixed_rate, pll_params, pll_flags, freq_table,
  527. lock, &tegra_clk_plle_ops);
  528. }