clk-mmp2.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449
  1. /*
  2. * mmp2 clock framework source file
  3. *
  4. * Copyright (C) 2012 Marvell
  5. * Chao Xie <xiechao.mail@gmail.com>
  6. *
  7. * This file is licensed under the terms of the GNU General Public
  8. * License version 2. This program is licensed "as is" without any
  9. * warranty of any kind, whether express or implied.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/kernel.h>
  13. #include <linux/spinlock.h>
  14. #include <linux/io.h>
  15. #include <linux/delay.h>
  16. #include <linux/err.h>
  17. #include <mach/addr-map.h>
  18. #include "clk.h"
  19. #define APBC_RTC 0x0
  20. #define APBC_TWSI0 0x4
  21. #define APBC_TWSI1 0x8
  22. #define APBC_TWSI2 0xc
  23. #define APBC_TWSI3 0x10
  24. #define APBC_TWSI4 0x7c
  25. #define APBC_TWSI5 0x80
  26. #define APBC_KPC 0x18
  27. #define APBC_UART0 0x2c
  28. #define APBC_UART1 0x30
  29. #define APBC_UART2 0x34
  30. #define APBC_UART3 0x88
  31. #define APBC_GPIO 0x38
  32. #define APBC_PWM0 0x3c
  33. #define APBC_PWM1 0x40
  34. #define APBC_PWM2 0x44
  35. #define APBC_PWM3 0x48
  36. #define APBC_SSP0 0x50
  37. #define APBC_SSP1 0x54
  38. #define APBC_SSP2 0x58
  39. #define APBC_SSP3 0x5c
  40. #define APMU_SDH0 0x54
  41. #define APMU_SDH1 0x58
  42. #define APMU_SDH2 0xe8
  43. #define APMU_SDH3 0xec
  44. #define APMU_USB 0x5c
  45. #define APMU_DISP0 0x4c
  46. #define APMU_DISP1 0x110
  47. #define APMU_CCIC0 0x50
  48. #define APMU_CCIC1 0xf4
  49. #define MPMU_UART_PLL 0x14
  50. static DEFINE_SPINLOCK(clk_lock);
  51. static struct clk_factor_masks uart_factor_masks = {
  52. .factor = 2,
  53. .num_mask = 0x1fff,
  54. .den_mask = 0x1fff,
  55. .num_shift = 16,
  56. .den_shift = 0,
  57. };
  58. static struct clk_factor_tbl uart_factor_tbl[] = {
  59. {.num = 14634, .den = 2165}, /*14.745MHZ */
  60. {.num = 3521, .den = 689}, /*19.23MHZ */
  61. {.num = 9679, .den = 5728}, /*58.9824MHZ */
  62. {.num = 15850, .den = 9451}, /*59.429MHZ */
  63. };
  64. static const char *uart_parent[] = {"uart_pll", "vctcxo"};
  65. static const char *ssp_parent[] = {"vctcxo_4", "vctcxo_2", "vctcxo", "pll1_16"};
  66. static const char *sdh_parent[] = {"pll1_4", "pll2", "usb_pll", "pll1"};
  67. static const char *disp_parent[] = {"pll1", "pll1_16", "pll2", "vctcxo"};
  68. static const char *ccic_parent[] = {"pll1_2", "pll1_16", "vctcxo"};
  69. void __init mmp2_clk_init(void)
  70. {
  71. struct clk *clk;
  72. struct clk *vctcxo;
  73. void __iomem *mpmu_base;
  74. void __iomem *apmu_base;
  75. void __iomem *apbc_base;
  76. mpmu_base = ioremap(APB_PHYS_BASE + 0x50000, SZ_4K);
  77. if (mpmu_base == NULL) {
  78. pr_err("error to ioremap MPMU base\n");
  79. return;
  80. }
  81. apmu_base = ioremap(AXI_PHYS_BASE + 0x82800, SZ_4K);
  82. if (apmu_base == NULL) {
  83. pr_err("error to ioremap APMU base\n");
  84. return;
  85. }
  86. apbc_base = ioremap(APB_PHYS_BASE + 0x15000, SZ_4K);
  87. if (apbc_base == NULL) {
  88. pr_err("error to ioremap APBC base\n");
  89. return;
  90. }
  91. clk = clk_register_fixed_rate(NULL, "clk32", NULL, CLK_IS_ROOT, 3200);
  92. clk_register_clkdev(clk, "clk32", NULL);
  93. vctcxo = clk_register_fixed_rate(NULL, "vctcxo", NULL, CLK_IS_ROOT,
  94. 26000000);
  95. clk_register_clkdev(vctcxo, "vctcxo", NULL);
  96. clk = clk_register_fixed_rate(NULL, "pll1", NULL, CLK_IS_ROOT,
  97. 800000000);
  98. clk_register_clkdev(clk, "pll1", NULL);
  99. clk = clk_register_fixed_rate(NULL, "usb_pll", NULL, CLK_IS_ROOT,
  100. 480000000);
  101. clk_register_clkdev(clk, "usb_pll", NULL);
  102. clk = clk_register_fixed_rate(NULL, "pll2", NULL, CLK_IS_ROOT,
  103. 960000000);
  104. clk_register_clkdev(clk, "pll2", NULL);
  105. clk = clk_register_fixed_factor(NULL, "pll1_2", "pll1",
  106. CLK_SET_RATE_PARENT, 1, 2);
  107. clk_register_clkdev(clk, "pll1_2", NULL);
  108. clk = clk_register_fixed_factor(NULL, "pll1_4", "pll1_2",
  109. CLK_SET_RATE_PARENT, 1, 2);
  110. clk_register_clkdev(clk, "pll1_4", NULL);
  111. clk = clk_register_fixed_factor(NULL, "pll1_8", "pll1_4",
  112. CLK_SET_RATE_PARENT, 1, 2);
  113. clk_register_clkdev(clk, "pll1_8", NULL);
  114. clk = clk_register_fixed_factor(NULL, "pll1_16", "pll1_8",
  115. CLK_SET_RATE_PARENT, 1, 2);
  116. clk_register_clkdev(clk, "pll1_16", NULL);
  117. clk = clk_register_fixed_factor(NULL, "pll1_20", "pll1_4",
  118. CLK_SET_RATE_PARENT, 1, 5);
  119. clk_register_clkdev(clk, "pll1_20", NULL);
  120. clk = clk_register_fixed_factor(NULL, "pll1_3", "pll1",
  121. CLK_SET_RATE_PARENT, 1, 3);
  122. clk_register_clkdev(clk, "pll1_3", NULL);
  123. clk = clk_register_fixed_factor(NULL, "pll1_6", "pll1_3",
  124. CLK_SET_RATE_PARENT, 1, 2);
  125. clk_register_clkdev(clk, "pll1_6", NULL);
  126. clk = clk_register_fixed_factor(NULL, "pll1_12", "pll1_6",
  127. CLK_SET_RATE_PARENT, 1, 2);
  128. clk_register_clkdev(clk, "pll1_12", NULL);
  129. clk = clk_register_fixed_factor(NULL, "pll2_2", "pll2",
  130. CLK_SET_RATE_PARENT, 1, 2);
  131. clk_register_clkdev(clk, "pll2_2", NULL);
  132. clk = clk_register_fixed_factor(NULL, "pll2_4", "pll2_2",
  133. CLK_SET_RATE_PARENT, 1, 2);
  134. clk_register_clkdev(clk, "pll2_4", NULL);
  135. clk = clk_register_fixed_factor(NULL, "pll2_8", "pll2_4",
  136. CLK_SET_RATE_PARENT, 1, 2);
  137. clk_register_clkdev(clk, "pll2_8", NULL);
  138. clk = clk_register_fixed_factor(NULL, "pll2_16", "pll2_8",
  139. CLK_SET_RATE_PARENT, 1, 2);
  140. clk_register_clkdev(clk, "pll2_16", NULL);
  141. clk = clk_register_fixed_factor(NULL, "pll2_3", "pll2",
  142. CLK_SET_RATE_PARENT, 1, 3);
  143. clk_register_clkdev(clk, "pll2_3", NULL);
  144. clk = clk_register_fixed_factor(NULL, "pll2_6", "pll2_3",
  145. CLK_SET_RATE_PARENT, 1, 2);
  146. clk_register_clkdev(clk, "pll2_6", NULL);
  147. clk = clk_register_fixed_factor(NULL, "pll2_12", "pll2_6",
  148. CLK_SET_RATE_PARENT, 1, 2);
  149. clk_register_clkdev(clk, "pll2_12", NULL);
  150. clk = clk_register_fixed_factor(NULL, "vctcxo_2", "vctcxo",
  151. CLK_SET_RATE_PARENT, 1, 2);
  152. clk_register_clkdev(clk, "vctcxo_2", NULL);
  153. clk = clk_register_fixed_factor(NULL, "vctcxo_4", "vctcxo_2",
  154. CLK_SET_RATE_PARENT, 1, 2);
  155. clk_register_clkdev(clk, "vctcxo_4", NULL);
  156. clk = mmp_clk_register_factor("uart_pll", "pll1_4", 0,
  157. mpmu_base + MPMU_UART_PLL,
  158. &uart_factor_masks, uart_factor_tbl,
  159. ARRAY_SIZE(uart_factor_tbl));
  160. clk_set_rate(clk, 14745600);
  161. clk_register_clkdev(clk, "uart_pll", NULL);
  162. clk = mmp_clk_register_apbc("twsi0", "vctcxo",
  163. apbc_base + APBC_TWSI0, 10, 0, &clk_lock);
  164. clk_register_clkdev(clk, NULL, "pxa2xx-i2c.0");
  165. clk = mmp_clk_register_apbc("twsi1", "vctcxo",
  166. apbc_base + APBC_TWSI1, 10, 0, &clk_lock);
  167. clk_register_clkdev(clk, NULL, "pxa2xx-i2c.1");
  168. clk = mmp_clk_register_apbc("twsi2", "vctcxo",
  169. apbc_base + APBC_TWSI2, 10, 0, &clk_lock);
  170. clk_register_clkdev(clk, NULL, "pxa2xx-i2c.2");
  171. clk = mmp_clk_register_apbc("twsi3", "vctcxo",
  172. apbc_base + APBC_TWSI3, 10, 0, &clk_lock);
  173. clk_register_clkdev(clk, NULL, "pxa2xx-i2c.3");
  174. clk = mmp_clk_register_apbc("twsi4", "vctcxo",
  175. apbc_base + APBC_TWSI4, 10, 0, &clk_lock);
  176. clk_register_clkdev(clk, NULL, "pxa2xx-i2c.4");
  177. clk = mmp_clk_register_apbc("twsi5", "vctcxo",
  178. apbc_base + APBC_TWSI5, 10, 0, &clk_lock);
  179. clk_register_clkdev(clk, NULL, "pxa2xx-i2c.5");
  180. clk = mmp_clk_register_apbc("gpio", "vctcxo",
  181. apbc_base + APBC_GPIO, 10, 0, &clk_lock);
  182. clk_register_clkdev(clk, NULL, "pxa-gpio");
  183. clk = mmp_clk_register_apbc("kpc", "clk32",
  184. apbc_base + APBC_KPC, 10, 0, &clk_lock);
  185. clk_register_clkdev(clk, NULL, "pxa27x-keypad");
  186. clk = mmp_clk_register_apbc("rtc", "clk32",
  187. apbc_base + APBC_RTC, 10, 0, &clk_lock);
  188. clk_register_clkdev(clk, NULL, "mmp-rtc");
  189. clk = mmp_clk_register_apbc("pwm0", "vctcxo",
  190. apbc_base + APBC_PWM0, 10, 0, &clk_lock);
  191. clk_register_clkdev(clk, NULL, "mmp2-pwm.0");
  192. clk = mmp_clk_register_apbc("pwm1", "vctcxo",
  193. apbc_base + APBC_PWM1, 10, 0, &clk_lock);
  194. clk_register_clkdev(clk, NULL, "mmp2-pwm.1");
  195. clk = mmp_clk_register_apbc("pwm2", "vctcxo",
  196. apbc_base + APBC_PWM2, 10, 0, &clk_lock);
  197. clk_register_clkdev(clk, NULL, "mmp2-pwm.2");
  198. clk = mmp_clk_register_apbc("pwm3", "vctcxo",
  199. apbc_base + APBC_PWM3, 10, 0, &clk_lock);
  200. clk_register_clkdev(clk, NULL, "mmp2-pwm.3");
  201. clk = clk_register_mux(NULL, "uart0_mux", uart_parent,
  202. ARRAY_SIZE(uart_parent), CLK_SET_RATE_PARENT,
  203. apbc_base + APBC_UART0, 4, 3, 0, &clk_lock);
  204. clk_set_parent(clk, vctcxo);
  205. clk_register_clkdev(clk, "uart_mux.0", NULL);
  206. clk = mmp_clk_register_apbc("uart0", "uart0_mux",
  207. apbc_base + APBC_UART0, 10, 0, &clk_lock);
  208. clk_register_clkdev(clk, NULL, "pxa2xx-uart.0");
  209. clk = clk_register_mux(NULL, "uart1_mux", uart_parent,
  210. ARRAY_SIZE(uart_parent), CLK_SET_RATE_PARENT,
  211. apbc_base + APBC_UART1, 4, 3, 0, &clk_lock);
  212. clk_set_parent(clk, vctcxo);
  213. clk_register_clkdev(clk, "uart_mux.1", NULL);
  214. clk = mmp_clk_register_apbc("uart1", "uart1_mux",
  215. apbc_base + APBC_UART1, 10, 0, &clk_lock);
  216. clk_register_clkdev(clk, NULL, "pxa2xx-uart.1");
  217. clk = clk_register_mux(NULL, "uart2_mux", uart_parent,
  218. ARRAY_SIZE(uart_parent), CLK_SET_RATE_PARENT,
  219. apbc_base + APBC_UART2, 4, 3, 0, &clk_lock);
  220. clk_set_parent(clk, vctcxo);
  221. clk_register_clkdev(clk, "uart_mux.2", NULL);
  222. clk = mmp_clk_register_apbc("uart2", "uart2_mux",
  223. apbc_base + APBC_UART2, 10, 0, &clk_lock);
  224. clk_register_clkdev(clk, NULL, "pxa2xx-uart.2");
  225. clk = clk_register_mux(NULL, "uart3_mux", uart_parent,
  226. ARRAY_SIZE(uart_parent), CLK_SET_RATE_PARENT,
  227. apbc_base + APBC_UART3, 4, 3, 0, &clk_lock);
  228. clk_set_parent(clk, vctcxo);
  229. clk_register_clkdev(clk, "uart_mux.3", NULL);
  230. clk = mmp_clk_register_apbc("uart3", "uart3_mux",
  231. apbc_base + APBC_UART3, 10, 0, &clk_lock);
  232. clk_register_clkdev(clk, NULL, "pxa2xx-uart.3");
  233. clk = clk_register_mux(NULL, "ssp0_mux", ssp_parent,
  234. ARRAY_SIZE(ssp_parent), CLK_SET_RATE_PARENT,
  235. apbc_base + APBC_SSP0, 4, 3, 0, &clk_lock);
  236. clk_register_clkdev(clk, "uart_mux.0", NULL);
  237. clk = mmp_clk_register_apbc("ssp0", "ssp0_mux",
  238. apbc_base + APBC_SSP0, 10, 0, &clk_lock);
  239. clk_register_clkdev(clk, NULL, "mmp-ssp.0");
  240. clk = clk_register_mux(NULL, "ssp1_mux", ssp_parent,
  241. ARRAY_SIZE(ssp_parent), CLK_SET_RATE_PARENT,
  242. apbc_base + APBC_SSP1, 4, 3, 0, &clk_lock);
  243. clk_register_clkdev(clk, "ssp_mux.1", NULL);
  244. clk = mmp_clk_register_apbc("ssp1", "ssp1_mux",
  245. apbc_base + APBC_SSP1, 10, 0, &clk_lock);
  246. clk_register_clkdev(clk, NULL, "mmp-ssp.1");
  247. clk = clk_register_mux(NULL, "ssp2_mux", ssp_parent,
  248. ARRAY_SIZE(ssp_parent), CLK_SET_RATE_PARENT,
  249. apbc_base + APBC_SSP2, 4, 3, 0, &clk_lock);
  250. clk_register_clkdev(clk, "ssp_mux.2", NULL);
  251. clk = mmp_clk_register_apbc("ssp2", "ssp2_mux",
  252. apbc_base + APBC_SSP2, 10, 0, &clk_lock);
  253. clk_register_clkdev(clk, NULL, "mmp-ssp.2");
  254. clk = clk_register_mux(NULL, "ssp3_mux", ssp_parent,
  255. ARRAY_SIZE(ssp_parent), CLK_SET_RATE_PARENT,
  256. apbc_base + APBC_SSP3, 4, 3, 0, &clk_lock);
  257. clk_register_clkdev(clk, "ssp_mux.3", NULL);
  258. clk = mmp_clk_register_apbc("ssp3", "ssp3_mux",
  259. apbc_base + APBC_SSP3, 10, 0, &clk_lock);
  260. clk_register_clkdev(clk, NULL, "mmp-ssp.3");
  261. clk = clk_register_mux(NULL, "sdh_mux", sdh_parent,
  262. ARRAY_SIZE(sdh_parent), CLK_SET_RATE_PARENT,
  263. apmu_base + APMU_SDH0, 8, 2, 0, &clk_lock);
  264. clk_register_clkdev(clk, "sdh_mux", NULL);
  265. clk = clk_register_divider(NULL, "sdh_div", "sdh_mux",
  266. CLK_SET_RATE_PARENT, apmu_base + APMU_SDH0,
  267. 10, 4, CLK_DIVIDER_ONE_BASED, &clk_lock);
  268. clk_register_clkdev(clk, "sdh_div", NULL);
  269. clk = mmp_clk_register_apmu("sdh0", "sdh_div", apmu_base + APMU_SDH0,
  270. 0x1b, &clk_lock);
  271. clk_register_clkdev(clk, NULL, "sdhci-pxav3.0");
  272. clk = mmp_clk_register_apmu("sdh1", "sdh_div", apmu_base + APMU_SDH1,
  273. 0x1b, &clk_lock);
  274. clk_register_clkdev(clk, NULL, "sdhci-pxav3.1");
  275. clk = mmp_clk_register_apmu("sdh2", "sdh_div", apmu_base + APMU_SDH2,
  276. 0x1b, &clk_lock);
  277. clk_register_clkdev(clk, NULL, "sdhci-pxav3.2");
  278. clk = mmp_clk_register_apmu("sdh3", "sdh_div", apmu_base + APMU_SDH3,
  279. 0x1b, &clk_lock);
  280. clk_register_clkdev(clk, NULL, "sdhci-pxav3.3");
  281. clk = mmp_clk_register_apmu("usb", "usb_pll", apmu_base + APMU_USB,
  282. 0x9, &clk_lock);
  283. clk_register_clkdev(clk, "usb_clk", NULL);
  284. clk = clk_register_mux(NULL, "disp0_mux", disp_parent,
  285. ARRAY_SIZE(disp_parent), CLK_SET_RATE_PARENT,
  286. apmu_base + APMU_DISP0, 6, 2, 0, &clk_lock);
  287. clk_register_clkdev(clk, "disp_mux.0", NULL);
  288. clk = clk_register_divider(NULL, "disp0_div", "disp0_mux",
  289. CLK_SET_RATE_PARENT, apmu_base + APMU_DISP0,
  290. 8, 4, CLK_DIVIDER_ONE_BASED, &clk_lock);
  291. clk_register_clkdev(clk, "disp_div.0", NULL);
  292. clk = mmp_clk_register_apmu("disp0", "disp0_div",
  293. apmu_base + APMU_DISP0, 0x1b, &clk_lock);
  294. clk_register_clkdev(clk, NULL, "mmp-disp.0");
  295. clk = clk_register_divider(NULL, "disp0_sphy_div", "disp0_mux", 0,
  296. apmu_base + APMU_DISP0, 15, 5, 0, &clk_lock);
  297. clk_register_clkdev(clk, "disp_sphy_div.0", NULL);
  298. clk = mmp_clk_register_apmu("disp0_sphy", "disp0_sphy_div",
  299. apmu_base + APMU_DISP0, 0x1024, &clk_lock);
  300. clk_register_clkdev(clk, "disp_sphy.0", NULL);
  301. clk = clk_register_mux(NULL, "disp1_mux", disp_parent,
  302. ARRAY_SIZE(disp_parent), CLK_SET_RATE_PARENT,
  303. apmu_base + APMU_DISP1, 6, 2, 0, &clk_lock);
  304. clk_register_clkdev(clk, "disp_mux.1", NULL);
  305. clk = clk_register_divider(NULL, "disp1_div", "disp1_mux",
  306. CLK_SET_RATE_PARENT, apmu_base + APMU_DISP1,
  307. 8, 4, CLK_DIVIDER_ONE_BASED, &clk_lock);
  308. clk_register_clkdev(clk, "disp_div.1", NULL);
  309. clk = mmp_clk_register_apmu("disp1", "disp1_div",
  310. apmu_base + APMU_DISP1, 0x1b, &clk_lock);
  311. clk_register_clkdev(clk, NULL, "mmp-disp.1");
  312. clk = mmp_clk_register_apmu("ccic_arbiter", "vctcxo",
  313. apmu_base + APMU_CCIC0, 0x1800, &clk_lock);
  314. clk_register_clkdev(clk, "ccic_arbiter", NULL);
  315. clk = clk_register_mux(NULL, "ccic0_mux", ccic_parent,
  316. ARRAY_SIZE(ccic_parent), CLK_SET_RATE_PARENT,
  317. apmu_base + APMU_CCIC0, 6, 2, 0, &clk_lock);
  318. clk_register_clkdev(clk, "ccic_mux.0", NULL);
  319. clk = clk_register_divider(NULL, "ccic0_div", "ccic0_mux",
  320. CLK_SET_RATE_PARENT, apmu_base + APMU_CCIC0,
  321. 17, 4, CLK_DIVIDER_ONE_BASED, &clk_lock);
  322. clk_register_clkdev(clk, "ccic_div.0", NULL);
  323. clk = mmp_clk_register_apmu("ccic0", "ccic0_div",
  324. apmu_base + APMU_CCIC0, 0x1b, &clk_lock);
  325. clk_register_clkdev(clk, "fnclk", "mmp-ccic.0");
  326. clk = mmp_clk_register_apmu("ccic0_phy", "ccic0_div",
  327. apmu_base + APMU_CCIC0, 0x24, &clk_lock);
  328. clk_register_clkdev(clk, "phyclk", "mmp-ccic.0");
  329. clk = clk_register_divider(NULL, "ccic0_sphy_div", "ccic0_div",
  330. CLK_SET_RATE_PARENT, apmu_base + APMU_CCIC0,
  331. 10, 5, 0, &clk_lock);
  332. clk_register_clkdev(clk, "sphyclk_div", "mmp-ccic.0");
  333. clk = mmp_clk_register_apmu("ccic0_sphy", "ccic0_sphy_div",
  334. apmu_base + APMU_CCIC0, 0x300, &clk_lock);
  335. clk_register_clkdev(clk, "sphyclk", "mmp-ccic.0");
  336. clk = clk_register_mux(NULL, "ccic1_mux", ccic_parent,
  337. ARRAY_SIZE(ccic_parent), CLK_SET_RATE_PARENT,
  338. apmu_base + APMU_CCIC1, 6, 2, 0, &clk_lock);
  339. clk_register_clkdev(clk, "ccic_mux.1", NULL);
  340. clk = clk_register_divider(NULL, "ccic1_div", "ccic1_mux",
  341. CLK_SET_RATE_PARENT, apmu_base + APMU_CCIC1,
  342. 16, 4, CLK_DIVIDER_ONE_BASED, &clk_lock);
  343. clk_register_clkdev(clk, "ccic_div.1", NULL);
  344. clk = mmp_clk_register_apmu("ccic1", "ccic1_div",
  345. apmu_base + APMU_CCIC1, 0x1b, &clk_lock);
  346. clk_register_clkdev(clk, "fnclk", "mmp-ccic.1");
  347. clk = mmp_clk_register_apmu("ccic1_phy", "ccic1_div",
  348. apmu_base + APMU_CCIC1, 0x24, &clk_lock);
  349. clk_register_clkdev(clk, "phyclk", "mmp-ccic.1");
  350. clk = clk_register_divider(NULL, "ccic1_sphy_div", "ccic1_div",
  351. CLK_SET_RATE_PARENT, apmu_base + APMU_CCIC1,
  352. 10, 5, 0, &clk_lock);
  353. clk_register_clkdev(clk, "sphyclk_div", "mmp-ccic.1");
  354. clk = mmp_clk_register_apmu("ccic1_sphy", "ccic1_sphy_div",
  355. apmu_base + APMU_CCIC1, 0x300, &clk_lock);
  356. clk_register_clkdev(clk, "sphyclk", "mmp-ccic.1");
  357. }