clk-mux.c 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127
  1. /*
  2. * Copyright (C) 2011 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
  3. * Copyright (C) 2011 Richard Zhao, Linaro <richard.zhao@linaro.org>
  4. * Copyright (C) 2011-2012 Mike Turquette, Linaro Ltd <mturquette@linaro.org>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Simple multiplexer clock implementation
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/clk-provider.h>
  14. #include <linux/module.h>
  15. #include <linux/slab.h>
  16. #include <linux/io.h>
  17. #include <linux/err.h>
  18. /*
  19. * DOC: basic adjustable multiplexer clock that cannot gate
  20. *
  21. * Traits of this clock:
  22. * prepare - clk_prepare only ensures that parents are prepared
  23. * enable - clk_enable only ensures that parents are enabled
  24. * rate - rate is only affected by parent switching. No clk_set_rate support
  25. * parent - parent is adjustable through clk_set_parent
  26. */
  27. #define to_clk_mux(_hw) container_of(_hw, struct clk_mux, hw)
  28. static u8 clk_mux_get_parent(struct clk_hw *hw)
  29. {
  30. struct clk_mux *mux = to_clk_mux(hw);
  31. u32 val;
  32. /*
  33. * FIXME need a mux-specific flag to determine if val is bitwise or numeric
  34. * e.g. sys_clkin_ck's clksel field is 3 bits wide, but ranges from 0x1
  35. * to 0x7 (index starts at one)
  36. * OTOH, pmd_trace_clk_mux_ck uses a separate bit for each clock, so
  37. * val = 0x4 really means "bit 2, index starts at bit 0"
  38. */
  39. val = readl(mux->reg) >> mux->shift;
  40. val &= (1 << mux->width) - 1;
  41. if (val && (mux->flags & CLK_MUX_INDEX_BIT))
  42. val = ffs(val) - 1;
  43. if (val && (mux->flags & CLK_MUX_INDEX_ONE))
  44. val--;
  45. if (val >= __clk_get_num_parents(hw->clk))
  46. return -EINVAL;
  47. return val;
  48. }
  49. static int clk_mux_set_parent(struct clk_hw *hw, u8 index)
  50. {
  51. struct clk_mux *mux = to_clk_mux(hw);
  52. u32 val;
  53. unsigned long flags = 0;
  54. if (mux->flags & CLK_MUX_INDEX_BIT)
  55. index = (1 << ffs(index));
  56. if (mux->flags & CLK_MUX_INDEX_ONE)
  57. index++;
  58. if (mux->lock)
  59. spin_lock_irqsave(mux->lock, flags);
  60. val = readl(mux->reg);
  61. val &= ~(((1 << mux->width) - 1) << mux->shift);
  62. val |= index << mux->shift;
  63. writel(val, mux->reg);
  64. if (mux->lock)
  65. spin_unlock_irqrestore(mux->lock, flags);
  66. return 0;
  67. }
  68. const struct clk_ops clk_mux_ops = {
  69. .get_parent = clk_mux_get_parent,
  70. .set_parent = clk_mux_set_parent,
  71. };
  72. EXPORT_SYMBOL_GPL(clk_mux_ops);
  73. struct clk *clk_register_mux(struct device *dev, const char *name,
  74. const char **parent_names, u8 num_parents, unsigned long flags,
  75. void __iomem *reg, u8 shift, u8 width,
  76. u8 clk_mux_flags, spinlock_t *lock)
  77. {
  78. struct clk_mux *mux;
  79. struct clk *clk;
  80. struct clk_init_data init;
  81. /* allocate the mux */
  82. mux = kzalloc(sizeof(struct clk_mux), GFP_KERNEL);
  83. if (!mux) {
  84. pr_err("%s: could not allocate mux clk\n", __func__);
  85. return ERR_PTR(-ENOMEM);
  86. }
  87. init.name = name;
  88. init.ops = &clk_mux_ops;
  89. init.flags = flags | CLK_IS_BASIC;
  90. init.parent_names = parent_names;
  91. init.num_parents = num_parents;
  92. /* struct clk_mux assignments */
  93. mux->reg = reg;
  94. mux->shift = shift;
  95. mux->width = width;
  96. mux->flags = clk_mux_flags;
  97. mux->lock = lock;
  98. mux->hw.init = &init;
  99. clk = clk_register(dev, &mux->hw);
  100. if (IS_ERR(clk))
  101. kfree(mux);
  102. return clk;
  103. }