driver_chipcommon_pmu.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511
  1. /*
  2. * Broadcom specific AMBA
  3. * ChipCommon Power Management Unit driver
  4. *
  5. * Copyright 2009, Michael Buesch <m@bues.ch>
  6. * Copyright 2007, 2011, Broadcom Corporation
  7. * Copyright 2011, 2012, Hauke Mehrtens <hauke@hauke-m.de>
  8. *
  9. * Licensed under the GNU/GPL. See COPYING for details.
  10. */
  11. #include "bcma_private.h"
  12. #include <linux/export.h>
  13. #include <linux/bcma/bcma.h>
  14. u32 bcma_chipco_pll_read(struct bcma_drv_cc *cc, u32 offset)
  15. {
  16. bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR, offset);
  17. bcma_cc_read32(cc, BCMA_CC_PLLCTL_ADDR);
  18. return bcma_cc_read32(cc, BCMA_CC_PLLCTL_DATA);
  19. }
  20. EXPORT_SYMBOL_GPL(bcma_chipco_pll_read);
  21. void bcma_chipco_pll_write(struct bcma_drv_cc *cc, u32 offset, u32 value)
  22. {
  23. bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR, offset);
  24. bcma_cc_read32(cc, BCMA_CC_PLLCTL_ADDR);
  25. bcma_cc_write32(cc, BCMA_CC_PLLCTL_DATA, value);
  26. }
  27. EXPORT_SYMBOL_GPL(bcma_chipco_pll_write);
  28. void bcma_chipco_pll_maskset(struct bcma_drv_cc *cc, u32 offset, u32 mask,
  29. u32 set)
  30. {
  31. bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR, offset);
  32. bcma_cc_read32(cc, BCMA_CC_PLLCTL_ADDR);
  33. bcma_cc_maskset32(cc, BCMA_CC_PLLCTL_DATA, mask, set);
  34. }
  35. EXPORT_SYMBOL_GPL(bcma_chipco_pll_maskset);
  36. void bcma_chipco_chipctl_maskset(struct bcma_drv_cc *cc,
  37. u32 offset, u32 mask, u32 set)
  38. {
  39. bcma_cc_write32(cc, BCMA_CC_CHIPCTL_ADDR, offset);
  40. bcma_cc_read32(cc, BCMA_CC_CHIPCTL_ADDR);
  41. bcma_cc_maskset32(cc, BCMA_CC_CHIPCTL_DATA, mask, set);
  42. }
  43. EXPORT_SYMBOL_GPL(bcma_chipco_chipctl_maskset);
  44. void bcma_chipco_regctl_maskset(struct bcma_drv_cc *cc, u32 offset, u32 mask,
  45. u32 set)
  46. {
  47. bcma_cc_write32(cc, BCMA_CC_REGCTL_ADDR, offset);
  48. bcma_cc_read32(cc, BCMA_CC_REGCTL_ADDR);
  49. bcma_cc_maskset32(cc, BCMA_CC_REGCTL_DATA, mask, set);
  50. }
  51. EXPORT_SYMBOL_GPL(bcma_chipco_regctl_maskset);
  52. static void bcma_pmu_resources_init(struct bcma_drv_cc *cc)
  53. {
  54. struct bcma_bus *bus = cc->core->bus;
  55. u32 min_msk = 0, max_msk = 0;
  56. switch (bus->chipinfo.id) {
  57. case BCMA_CHIP_ID_BCM4313:
  58. min_msk = 0x200D;
  59. max_msk = 0xFFFF;
  60. break;
  61. default:
  62. bcma_debug(bus, "PMU resource config unknown or not needed for device 0x%04X\n",
  63. bus->chipinfo.id);
  64. }
  65. /* Set the resource masks. */
  66. if (min_msk)
  67. bcma_cc_write32(cc, BCMA_CC_PMU_MINRES_MSK, min_msk);
  68. if (max_msk)
  69. bcma_cc_write32(cc, BCMA_CC_PMU_MAXRES_MSK, max_msk);
  70. /*
  71. * Add some delay; allow resources to come up and settle.
  72. * Delay is required for SoC (early init).
  73. */
  74. mdelay(2);
  75. }
  76. /* Disable to allow reading SPROM. Don't know the adventages of enabling it. */
  77. void bcma_chipco_bcm4331_ext_pa_lines_ctl(struct bcma_drv_cc *cc, bool enable)
  78. {
  79. struct bcma_bus *bus = cc->core->bus;
  80. u32 val;
  81. val = bcma_cc_read32(cc, BCMA_CC_CHIPCTL);
  82. if (enable) {
  83. val |= BCMA_CHIPCTL_4331_EXTPA_EN;
  84. if (bus->chipinfo.pkg == 9 || bus->chipinfo.pkg == 11)
  85. val |= BCMA_CHIPCTL_4331_EXTPA_ON_GPIO2_5;
  86. else if (bus->chipinfo.rev > 0)
  87. val |= BCMA_CHIPCTL_4331_EXTPA_EN2;
  88. } else {
  89. val &= ~BCMA_CHIPCTL_4331_EXTPA_EN;
  90. val &= ~BCMA_CHIPCTL_4331_EXTPA_EN2;
  91. val &= ~BCMA_CHIPCTL_4331_EXTPA_ON_GPIO2_5;
  92. }
  93. bcma_cc_write32(cc, BCMA_CC_CHIPCTL, val);
  94. }
  95. static void bcma_pmu_workarounds(struct bcma_drv_cc *cc)
  96. {
  97. struct bcma_bus *bus = cc->core->bus;
  98. switch (bus->chipinfo.id) {
  99. case BCMA_CHIP_ID_BCM4313:
  100. /* enable 12 mA drive strenth for 4313 and set chipControl
  101. register bit 1 */
  102. bcma_chipco_chipctl_maskset(cc, 0,
  103. ~BCMA_CCTRL_4313_12MA_LED_DRIVE,
  104. BCMA_CCTRL_4313_12MA_LED_DRIVE);
  105. break;
  106. case BCMA_CHIP_ID_BCM4331:
  107. case BCMA_CHIP_ID_BCM43431:
  108. /* Ext PA lines must be enabled for tx on BCM4331 */
  109. bcma_chipco_bcm4331_ext_pa_lines_ctl(cc, true);
  110. break;
  111. case BCMA_CHIP_ID_BCM43224:
  112. case BCMA_CHIP_ID_BCM43421:
  113. /* enable 12 mA drive strenth for 43224 and set chipControl
  114. register bit 15 */
  115. if (bus->chipinfo.rev == 0) {
  116. bcma_cc_maskset32(cc, BCMA_CC_CHIPCTL,
  117. ~BCMA_CCTRL_43224_GPIO_TOGGLE,
  118. BCMA_CCTRL_43224_GPIO_TOGGLE);
  119. bcma_chipco_chipctl_maskset(cc, 0,
  120. ~BCMA_CCTRL_43224A0_12MA_LED_DRIVE,
  121. BCMA_CCTRL_43224A0_12MA_LED_DRIVE);
  122. } else {
  123. bcma_chipco_chipctl_maskset(cc, 0,
  124. ~BCMA_CCTRL_43224B0_12MA_LED_DRIVE,
  125. BCMA_CCTRL_43224B0_12MA_LED_DRIVE);
  126. }
  127. break;
  128. default:
  129. bcma_debug(bus, "Workarounds unknown or not needed for device 0x%04X\n",
  130. bus->chipinfo.id);
  131. }
  132. }
  133. void bcma_pmu_early_init(struct bcma_drv_cc *cc)
  134. {
  135. u32 pmucap;
  136. pmucap = bcma_cc_read32(cc, BCMA_CC_PMU_CAP);
  137. cc->pmu.rev = (pmucap & BCMA_CC_PMU_CAP_REVISION);
  138. bcma_debug(cc->core->bus, "Found rev %u PMU (capabilities 0x%08X)\n",
  139. cc->pmu.rev, pmucap);
  140. }
  141. void bcma_pmu_init(struct bcma_drv_cc *cc)
  142. {
  143. if (cc->pmu.rev == 1)
  144. bcma_cc_mask32(cc, BCMA_CC_PMU_CTL,
  145. ~BCMA_CC_PMU_CTL_NOILPONW);
  146. else
  147. bcma_cc_set32(cc, BCMA_CC_PMU_CTL,
  148. BCMA_CC_PMU_CTL_NOILPONW);
  149. bcma_pmu_resources_init(cc);
  150. bcma_pmu_workarounds(cc);
  151. }
  152. u32 bcma_pmu_get_alp_clock(struct bcma_drv_cc *cc)
  153. {
  154. struct bcma_bus *bus = cc->core->bus;
  155. switch (bus->chipinfo.id) {
  156. case BCMA_CHIP_ID_BCM4716:
  157. case BCMA_CHIP_ID_BCM4748:
  158. case BCMA_CHIP_ID_BCM47162:
  159. case BCMA_CHIP_ID_BCM4313:
  160. case BCMA_CHIP_ID_BCM5357:
  161. case BCMA_CHIP_ID_BCM4749:
  162. case BCMA_CHIP_ID_BCM53572:
  163. /* always 20Mhz */
  164. return 20000 * 1000;
  165. case BCMA_CHIP_ID_BCM5356:
  166. case BCMA_CHIP_ID_BCM4706:
  167. /* always 25Mhz */
  168. return 25000 * 1000;
  169. default:
  170. bcma_warn(bus, "No ALP clock specified for %04X device, pmu rev. %d, using default %d Hz\n",
  171. bus->chipinfo.id, cc->pmu.rev, BCMA_CC_PMU_ALP_CLOCK);
  172. }
  173. return BCMA_CC_PMU_ALP_CLOCK;
  174. }
  175. /* Find the output of the "m" pll divider given pll controls that start with
  176. * pllreg "pll0" i.e. 12 for main 6 for phy, 0 for misc.
  177. */
  178. static u32 bcma_pmu_pll_clock(struct bcma_drv_cc *cc, u32 pll0, u32 m)
  179. {
  180. u32 tmp, div, ndiv, p1, p2, fc;
  181. struct bcma_bus *bus = cc->core->bus;
  182. BUG_ON((pll0 & 3) || (pll0 > BCMA_CC_PMU4716_MAINPLL_PLL0));
  183. BUG_ON(!m || m > 4);
  184. if (bus->chipinfo.id == BCMA_CHIP_ID_BCM5357 ||
  185. bus->chipinfo.id == BCMA_CHIP_ID_BCM4749) {
  186. /* Detect failure in clock setting */
  187. tmp = bcma_cc_read32(cc, BCMA_CC_CHIPSTAT);
  188. if (tmp & 0x40000)
  189. return 133 * 1000000;
  190. }
  191. tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PPL_P1P2_OFF);
  192. p1 = (tmp & BCMA_CC_PPL_P1_MASK) >> BCMA_CC_PPL_P1_SHIFT;
  193. p2 = (tmp & BCMA_CC_PPL_P2_MASK) >> BCMA_CC_PPL_P2_SHIFT;
  194. tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PPL_M14_OFF);
  195. div = (tmp >> ((m - 1) * BCMA_CC_PPL_MDIV_WIDTH)) &
  196. BCMA_CC_PPL_MDIV_MASK;
  197. tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PPL_NM5_OFF);
  198. ndiv = (tmp & BCMA_CC_PPL_NDIV_MASK) >> BCMA_CC_PPL_NDIV_SHIFT;
  199. /* Do calculation in Mhz */
  200. fc = bcma_pmu_get_alp_clock(cc) / 1000000;
  201. fc = (p1 * ndiv * fc) / p2;
  202. /* Return clock in Hertz */
  203. return (fc / div) * 1000000;
  204. }
  205. static u32 bcma_pmu_pll_clock_bcm4706(struct bcma_drv_cc *cc, u32 pll0, u32 m)
  206. {
  207. u32 tmp, ndiv, p1div, p2div;
  208. u32 clock;
  209. BUG_ON(!m || m > 4);
  210. /* Get N, P1 and P2 dividers to determine CPU clock */
  211. tmp = bcma_chipco_pll_read(cc, pll0 + BCMA_CC_PMU6_4706_PROCPLL_OFF);
  212. ndiv = (tmp & BCMA_CC_PMU6_4706_PROC_NDIV_INT_MASK)
  213. >> BCMA_CC_PMU6_4706_PROC_NDIV_INT_SHIFT;
  214. p1div = (tmp & BCMA_CC_PMU6_4706_PROC_P1DIV_MASK)
  215. >> BCMA_CC_PMU6_4706_PROC_P1DIV_SHIFT;
  216. p2div = (tmp & BCMA_CC_PMU6_4706_PROC_P2DIV_MASK)
  217. >> BCMA_CC_PMU6_4706_PROC_P2DIV_SHIFT;
  218. tmp = bcma_cc_read32(cc, BCMA_CC_CHIPSTAT);
  219. if (tmp & BCMA_CC_CHIPST_4706_PKG_OPTION)
  220. /* Low cost bonding: Fixed reference clock 25MHz and m = 4 */
  221. clock = (25000000 / 4) * ndiv * p2div / p1div;
  222. else
  223. /* Fixed reference clock 25MHz and m = 2 */
  224. clock = (25000000 / 2) * ndiv * p2div / p1div;
  225. if (m == BCMA_CC_PMU5_MAINPLL_SSB)
  226. clock = clock / 4;
  227. return clock;
  228. }
  229. /* query bus clock frequency for PMU-enabled chipcommon */
  230. u32 bcma_pmu_get_bus_clock(struct bcma_drv_cc *cc)
  231. {
  232. struct bcma_bus *bus = cc->core->bus;
  233. switch (bus->chipinfo.id) {
  234. case BCMA_CHIP_ID_BCM4716:
  235. case BCMA_CHIP_ID_BCM4748:
  236. case BCMA_CHIP_ID_BCM47162:
  237. return bcma_pmu_pll_clock(cc, BCMA_CC_PMU4716_MAINPLL_PLL0,
  238. BCMA_CC_PMU5_MAINPLL_SSB);
  239. case BCMA_CHIP_ID_BCM5356:
  240. return bcma_pmu_pll_clock(cc, BCMA_CC_PMU5356_MAINPLL_PLL0,
  241. BCMA_CC_PMU5_MAINPLL_SSB);
  242. case BCMA_CHIP_ID_BCM5357:
  243. case BCMA_CHIP_ID_BCM4749:
  244. return bcma_pmu_pll_clock(cc, BCMA_CC_PMU5357_MAINPLL_PLL0,
  245. BCMA_CC_PMU5_MAINPLL_SSB);
  246. case BCMA_CHIP_ID_BCM4706:
  247. return bcma_pmu_pll_clock_bcm4706(cc,
  248. BCMA_CC_PMU4706_MAINPLL_PLL0,
  249. BCMA_CC_PMU5_MAINPLL_SSB);
  250. case BCMA_CHIP_ID_BCM53572:
  251. return 75000000;
  252. default:
  253. bcma_warn(bus, "No bus clock specified for %04X device, pmu rev. %d, using default %d Hz\n",
  254. bus->chipinfo.id, cc->pmu.rev, BCMA_CC_PMU_HT_CLOCK);
  255. }
  256. return BCMA_CC_PMU_HT_CLOCK;
  257. }
  258. EXPORT_SYMBOL_GPL(bcma_pmu_get_bus_clock);
  259. /* query cpu clock frequency for PMU-enabled chipcommon */
  260. u32 bcma_pmu_get_cpu_clock(struct bcma_drv_cc *cc)
  261. {
  262. struct bcma_bus *bus = cc->core->bus;
  263. if (bus->chipinfo.id == BCMA_CHIP_ID_BCM53572)
  264. return 300000000;
  265. /* New PMUs can have different clock for bus and CPU */
  266. if (cc->pmu.rev >= 5) {
  267. u32 pll;
  268. switch (bus->chipinfo.id) {
  269. case BCMA_CHIP_ID_BCM4706:
  270. return bcma_pmu_pll_clock_bcm4706(cc,
  271. BCMA_CC_PMU4706_MAINPLL_PLL0,
  272. BCMA_CC_PMU5_MAINPLL_CPU);
  273. case BCMA_CHIP_ID_BCM5356:
  274. pll = BCMA_CC_PMU5356_MAINPLL_PLL0;
  275. break;
  276. case BCMA_CHIP_ID_BCM5357:
  277. case BCMA_CHIP_ID_BCM4749:
  278. pll = BCMA_CC_PMU5357_MAINPLL_PLL0;
  279. break;
  280. default:
  281. pll = BCMA_CC_PMU4716_MAINPLL_PLL0;
  282. break;
  283. }
  284. return bcma_pmu_pll_clock(cc, pll, BCMA_CC_PMU5_MAINPLL_CPU);
  285. }
  286. /* On old PMUs CPU has the same clock as the bus */
  287. return bcma_pmu_get_bus_clock(cc);
  288. }
  289. static void bcma_pmu_spuravoid_pll_write(struct bcma_drv_cc *cc, u32 offset,
  290. u32 value)
  291. {
  292. bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR, offset);
  293. bcma_cc_write32(cc, BCMA_CC_PLLCTL_DATA, value);
  294. }
  295. void bcma_pmu_spuravoid_pllupdate(struct bcma_drv_cc *cc, int spuravoid)
  296. {
  297. u32 tmp = 0;
  298. u8 phypll_offset = 0;
  299. u8 bcm5357_bcm43236_p1div[] = {0x1, 0x5, 0x5};
  300. u8 bcm5357_bcm43236_ndiv[] = {0x30, 0xf6, 0xfc};
  301. struct bcma_bus *bus = cc->core->bus;
  302. switch (bus->chipinfo.id) {
  303. case BCMA_CHIP_ID_BCM5357:
  304. case BCMA_CHIP_ID_BCM4749:
  305. case BCMA_CHIP_ID_BCM53572:
  306. /* 5357[ab]0, 43236[ab]0, and 6362b0 */
  307. /* BCM5357 needs to touch PLL1_PLLCTL[02],
  308. so offset PLL0_PLLCTL[02] by 6 */
  309. phypll_offset = (bus->chipinfo.id == BCMA_CHIP_ID_BCM5357 ||
  310. bus->chipinfo.id == BCMA_CHIP_ID_BCM4749 ||
  311. bus->chipinfo.id == BCMA_CHIP_ID_BCM53572) ? 6 : 0;
  312. /* RMW only the P1 divider */
  313. bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR,
  314. BCMA_CC_PMU_PLL_CTL0 + phypll_offset);
  315. tmp = bcma_cc_read32(cc, BCMA_CC_PLLCTL_DATA);
  316. tmp &= (~(BCMA_CC_PMU1_PLL0_PC0_P1DIV_MASK));
  317. tmp |= (bcm5357_bcm43236_p1div[spuravoid] << BCMA_CC_PMU1_PLL0_PC0_P1DIV_SHIFT);
  318. bcma_cc_write32(cc, BCMA_CC_PLLCTL_DATA, tmp);
  319. /* RMW only the int feedback divider */
  320. bcma_cc_write32(cc, BCMA_CC_PLLCTL_ADDR,
  321. BCMA_CC_PMU_PLL_CTL2 + phypll_offset);
  322. tmp = bcma_cc_read32(cc, BCMA_CC_PLLCTL_DATA);
  323. tmp &= ~(BCMA_CC_PMU1_PLL0_PC2_NDIV_INT_MASK);
  324. tmp |= (bcm5357_bcm43236_ndiv[spuravoid]) << BCMA_CC_PMU1_PLL0_PC2_NDIV_INT_SHIFT;
  325. bcma_cc_write32(cc, BCMA_CC_PLLCTL_DATA, tmp);
  326. tmp = 1 << 10;
  327. break;
  328. case BCMA_CHIP_ID_BCM4331:
  329. case BCMA_CHIP_ID_BCM43431:
  330. if (spuravoid == 2) {
  331. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
  332. 0x11500014);
  333. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
  334. 0x0FC00a08);
  335. } else if (spuravoid == 1) {
  336. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
  337. 0x11500014);
  338. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
  339. 0x0F600a08);
  340. } else {
  341. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
  342. 0x11100014);
  343. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
  344. 0x03000a08);
  345. }
  346. tmp = 1 << 10;
  347. break;
  348. case BCMA_CHIP_ID_BCM43224:
  349. case BCMA_CHIP_ID_BCM43225:
  350. case BCMA_CHIP_ID_BCM43421:
  351. if (spuravoid == 1) {
  352. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
  353. 0x11500010);
  354. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL1,
  355. 0x000C0C06);
  356. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
  357. 0x0F600a08);
  358. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL3,
  359. 0x00000000);
  360. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL4,
  361. 0x2001E920);
  362. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL5,
  363. 0x88888815);
  364. } else {
  365. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
  366. 0x11100010);
  367. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL1,
  368. 0x000c0c06);
  369. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
  370. 0x03000a08);
  371. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL3,
  372. 0x00000000);
  373. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL4,
  374. 0x200005c0);
  375. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL5,
  376. 0x88888815);
  377. }
  378. tmp = 1 << 10;
  379. break;
  380. case BCMA_CHIP_ID_BCM4716:
  381. case BCMA_CHIP_ID_BCM4748:
  382. case BCMA_CHIP_ID_BCM47162:
  383. if (spuravoid == 1) {
  384. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
  385. 0x11500060);
  386. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL1,
  387. 0x080C0C06);
  388. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
  389. 0x0F600000);
  390. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL3,
  391. 0x00000000);
  392. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL4,
  393. 0x2001E924);
  394. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL5,
  395. 0x88888815);
  396. } else {
  397. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
  398. 0x11100060);
  399. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL1,
  400. 0x080c0c06);
  401. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
  402. 0x03000000);
  403. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL3,
  404. 0x00000000);
  405. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL4,
  406. 0x200005c0);
  407. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL5,
  408. 0x88888815);
  409. }
  410. tmp = 3 << 9;
  411. break;
  412. case BCMA_CHIP_ID_BCM43227:
  413. case BCMA_CHIP_ID_BCM43228:
  414. case BCMA_CHIP_ID_BCM43428:
  415. /* LCNXN */
  416. /* PLL Settings for spur avoidance on/off mode,
  417. no on2 support for 43228A0 */
  418. if (spuravoid == 1) {
  419. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
  420. 0x01100014);
  421. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL1,
  422. 0x040C0C06);
  423. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
  424. 0x03140A08);
  425. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL3,
  426. 0x00333333);
  427. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL4,
  428. 0x202C2820);
  429. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL5,
  430. 0x88888815);
  431. } else {
  432. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL0,
  433. 0x11100014);
  434. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL1,
  435. 0x040c0c06);
  436. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL2,
  437. 0x03000a08);
  438. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL3,
  439. 0x00000000);
  440. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL4,
  441. 0x200005c0);
  442. bcma_pmu_spuravoid_pll_write(cc, BCMA_CC_PMU_PLL_CTL5,
  443. 0x88888815);
  444. }
  445. tmp = 1 << 10;
  446. break;
  447. default:
  448. bcma_err(bus, "Unknown spuravoidance settings for chip 0x%04X, not changing PLL\n",
  449. bus->chipinfo.id);
  450. break;
  451. }
  452. tmp |= bcma_cc_read32(cc, BCMA_CC_PMU_CTL);
  453. bcma_cc_write32(cc, BCMA_CC_PMU_CTL, tmp);
  454. }
  455. EXPORT_SYMBOL_GPL(bcma_pmu_spuravoid_pllupdate);