sata_sil24.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386
  1. /*
  2. * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
  3. *
  4. * Copyright 2005 Tejun Heo
  5. *
  6. * Based on preview driver from Silicon Image.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2, or (at your option) any
  11. * later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/gfp.h>
  22. #include <linux/pci.h>
  23. #include <linux/blkdev.h>
  24. #include <linux/delay.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/device.h>
  28. #include <scsi/scsi_host.h>
  29. #include <scsi/scsi_cmnd.h>
  30. #include <linux/libata.h>
  31. #define DRV_NAME "sata_sil24"
  32. #define DRV_VERSION "1.1"
  33. /*
  34. * Port request block (PRB) 32 bytes
  35. */
  36. struct sil24_prb {
  37. __le16 ctrl;
  38. __le16 prot;
  39. __le32 rx_cnt;
  40. u8 fis[6 * 4];
  41. };
  42. /*
  43. * Scatter gather entry (SGE) 16 bytes
  44. */
  45. struct sil24_sge {
  46. __le64 addr;
  47. __le32 cnt;
  48. __le32 flags;
  49. };
  50. enum {
  51. SIL24_HOST_BAR = 0,
  52. SIL24_PORT_BAR = 2,
  53. /* sil24 fetches in chunks of 64bytes. The first block
  54. * contains the PRB and two SGEs. From the second block, it's
  55. * consisted of four SGEs and called SGT. Calculate the
  56. * number of SGTs that fit into one page.
  57. */
  58. SIL24_PRB_SZ = sizeof(struct sil24_prb)
  59. + 2 * sizeof(struct sil24_sge),
  60. SIL24_MAX_SGT = (PAGE_SIZE - SIL24_PRB_SZ)
  61. / (4 * sizeof(struct sil24_sge)),
  62. /* This will give us one unused SGEs for ATA. This extra SGE
  63. * will be used to store CDB for ATAPI devices.
  64. */
  65. SIL24_MAX_SGE = 4 * SIL24_MAX_SGT + 1,
  66. /*
  67. * Global controller registers (128 bytes @ BAR0)
  68. */
  69. /* 32 bit regs */
  70. HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
  71. HOST_CTRL = 0x40,
  72. HOST_IRQ_STAT = 0x44,
  73. HOST_PHY_CFG = 0x48,
  74. HOST_BIST_CTRL = 0x50,
  75. HOST_BIST_PTRN = 0x54,
  76. HOST_BIST_STAT = 0x58,
  77. HOST_MEM_BIST_STAT = 0x5c,
  78. HOST_FLASH_CMD = 0x70,
  79. /* 8 bit regs */
  80. HOST_FLASH_DATA = 0x74,
  81. HOST_TRANSITION_DETECT = 0x75,
  82. HOST_GPIO_CTRL = 0x76,
  83. HOST_I2C_ADDR = 0x78, /* 32 bit */
  84. HOST_I2C_DATA = 0x7c,
  85. HOST_I2C_XFER_CNT = 0x7e,
  86. HOST_I2C_CTRL = 0x7f,
  87. /* HOST_SLOT_STAT bits */
  88. HOST_SSTAT_ATTN = (1 << 31),
  89. /* HOST_CTRL bits */
  90. HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
  91. HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
  92. HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
  93. HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
  94. HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
  95. HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
  96. /*
  97. * Port registers
  98. * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
  99. */
  100. PORT_REGS_SIZE = 0x2000,
  101. PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
  102. PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
  103. PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
  104. PORT_PMP_STATUS = 0x0000, /* port device status offset */
  105. PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
  106. PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
  107. /* 32 bit regs */
  108. PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
  109. PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
  110. PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
  111. PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
  112. PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
  113. PORT_ACTIVATE_UPPER_ADDR= 0x101c,
  114. PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
  115. PORT_CMD_ERR = 0x1024, /* command error number */
  116. PORT_FIS_CFG = 0x1028,
  117. PORT_FIFO_THRES = 0x102c,
  118. /* 16 bit regs */
  119. PORT_DECODE_ERR_CNT = 0x1040,
  120. PORT_DECODE_ERR_THRESH = 0x1042,
  121. PORT_CRC_ERR_CNT = 0x1044,
  122. PORT_CRC_ERR_THRESH = 0x1046,
  123. PORT_HSHK_ERR_CNT = 0x1048,
  124. PORT_HSHK_ERR_THRESH = 0x104a,
  125. /* 32 bit regs */
  126. PORT_PHY_CFG = 0x1050,
  127. PORT_SLOT_STAT = 0x1800,
  128. PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
  129. PORT_CONTEXT = 0x1e04,
  130. PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
  131. PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
  132. PORT_SCONTROL = 0x1f00,
  133. PORT_SSTATUS = 0x1f04,
  134. PORT_SERROR = 0x1f08,
  135. PORT_SACTIVE = 0x1f0c,
  136. /* PORT_CTRL_STAT bits */
  137. PORT_CS_PORT_RST = (1 << 0), /* port reset */
  138. PORT_CS_DEV_RST = (1 << 1), /* device reset */
  139. PORT_CS_INIT = (1 << 2), /* port initialize */
  140. PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
  141. PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
  142. PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
  143. PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
  144. PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
  145. PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
  146. /* PORT_IRQ_STAT/ENABLE_SET/CLR */
  147. /* bits[11:0] are masked */
  148. PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
  149. PORT_IRQ_ERROR = (1 << 1), /* command execution error */
  150. PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
  151. PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
  152. PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
  153. PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
  154. PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
  155. PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
  156. PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
  157. PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
  158. PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
  159. PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
  160. DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
  161. PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
  162. PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
  163. /* bits[27:16] are unmasked (raw) */
  164. PORT_IRQ_RAW_SHIFT = 16,
  165. PORT_IRQ_MASKED_MASK = 0x7ff,
  166. PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
  167. /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
  168. PORT_IRQ_STEER_SHIFT = 30,
  169. PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
  170. /* PORT_CMD_ERR constants */
  171. PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
  172. PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
  173. PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
  174. PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
  175. PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
  176. PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
  177. PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
  178. PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
  179. PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
  180. PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
  181. PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
  182. PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
  183. PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
  184. PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
  185. PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
  186. PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
  187. PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
  188. PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
  189. PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
  190. PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
  191. PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
  192. PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
  193. /* bits of PRB control field */
  194. PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
  195. PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
  196. PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
  197. PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
  198. PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
  199. /* PRB protocol field */
  200. PRB_PROT_PACKET = (1 << 0),
  201. PRB_PROT_TCQ = (1 << 1),
  202. PRB_PROT_NCQ = (1 << 2),
  203. PRB_PROT_READ = (1 << 3),
  204. PRB_PROT_WRITE = (1 << 4),
  205. PRB_PROT_TRANSPARENT = (1 << 5),
  206. /*
  207. * Other constants
  208. */
  209. SGE_TRM = (1 << 31), /* Last SGE in chain */
  210. SGE_LNK = (1 << 30), /* linked list
  211. Points to SGT, not SGE */
  212. SGE_DRD = (1 << 29), /* discard data read (/dev/null)
  213. data address ignored */
  214. SIL24_MAX_CMDS = 31,
  215. /* board id */
  216. BID_SIL3124 = 0,
  217. BID_SIL3132 = 1,
  218. BID_SIL3131 = 2,
  219. /* host flags */
  220. SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA |
  221. ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
  222. ATA_FLAG_AN | ATA_FLAG_PMP,
  223. SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
  224. IRQ_STAT_4PORTS = 0xf,
  225. };
  226. struct sil24_ata_block {
  227. struct sil24_prb prb;
  228. struct sil24_sge sge[SIL24_MAX_SGE];
  229. };
  230. struct sil24_atapi_block {
  231. struct sil24_prb prb;
  232. u8 cdb[16];
  233. struct sil24_sge sge[SIL24_MAX_SGE];
  234. };
  235. union sil24_cmd_block {
  236. struct sil24_ata_block ata;
  237. struct sil24_atapi_block atapi;
  238. };
  239. static const struct sil24_cerr_info {
  240. unsigned int err_mask, action;
  241. const char *desc;
  242. } sil24_cerr_db[] = {
  243. [0] = { AC_ERR_DEV, 0,
  244. "device error" },
  245. [PORT_CERR_DEV] = { AC_ERR_DEV, 0,
  246. "device error via D2H FIS" },
  247. [PORT_CERR_SDB] = { AC_ERR_DEV, 0,
  248. "device error via SDB FIS" },
  249. [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
  250. "error in data FIS" },
  251. [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
  252. "failed to transmit command FIS" },
  253. [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_RESET,
  254. "protocol mismatch" },
  255. [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_RESET,
  256. "data directon mismatch" },
  257. [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
  258. "ran out of SGEs while writing" },
  259. [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
  260. "ran out of SGEs while reading" },
  261. [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_RESET,
  262. "invalid data directon for ATAPI CDB" },
  263. [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
  264. "SGT not on qword boundary" },
  265. [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  266. "PCI target abort while fetching SGT" },
  267. [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  268. "PCI master abort while fetching SGT" },
  269. [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  270. "PCI parity error while fetching SGT" },
  271. [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
  272. "PRB not on qword boundary" },
  273. [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  274. "PCI target abort while fetching PRB" },
  275. [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  276. "PCI master abort while fetching PRB" },
  277. [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  278. "PCI parity error while fetching PRB" },
  279. [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  280. "undefined error while transferring data" },
  281. [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  282. "PCI target abort while transferring data" },
  283. [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  284. "PCI master abort while transferring data" },
  285. [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  286. "PCI parity error while transferring data" },
  287. [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_RESET,
  288. "FIS received while sending service FIS" },
  289. };
  290. /*
  291. * ap->private_data
  292. *
  293. * The preview driver always returned 0 for status. We emulate it
  294. * here from the previous interrupt.
  295. */
  296. struct sil24_port_priv {
  297. union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
  298. dma_addr_t cmd_block_dma; /* DMA base addr for them */
  299. int do_port_rst;
  300. };
  301. static void sil24_dev_config(struct ata_device *dev);
  302. static int sil24_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val);
  303. static int sil24_scr_write(struct ata_link *link, unsigned sc_reg, u32 val);
  304. static int sil24_qc_defer(struct ata_queued_cmd *qc);
  305. static void sil24_qc_prep(struct ata_queued_cmd *qc);
  306. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
  307. static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc);
  308. static void sil24_pmp_attach(struct ata_port *ap);
  309. static void sil24_pmp_detach(struct ata_port *ap);
  310. static void sil24_freeze(struct ata_port *ap);
  311. static void sil24_thaw(struct ata_port *ap);
  312. static int sil24_softreset(struct ata_link *link, unsigned int *class,
  313. unsigned long deadline);
  314. static int sil24_hardreset(struct ata_link *link, unsigned int *class,
  315. unsigned long deadline);
  316. static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
  317. unsigned long deadline);
  318. static void sil24_error_handler(struct ata_port *ap);
  319. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
  320. static int sil24_port_start(struct ata_port *ap);
  321. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  322. #ifdef CONFIG_PM
  323. static int sil24_pci_device_resume(struct pci_dev *pdev);
  324. static int sil24_port_resume(struct ata_port *ap);
  325. #endif
  326. static const struct pci_device_id sil24_pci_tbl[] = {
  327. { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
  328. { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
  329. { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
  330. { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
  331. { PCI_VDEVICE(CMD, 0x0244), BID_SIL3132 },
  332. { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
  333. { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
  334. { } /* terminate list */
  335. };
  336. static struct pci_driver sil24_pci_driver = {
  337. .name = DRV_NAME,
  338. .id_table = sil24_pci_tbl,
  339. .probe = sil24_init_one,
  340. .remove = ata_pci_remove_one,
  341. #ifdef CONFIG_PM
  342. .suspend = ata_pci_device_suspend,
  343. .resume = sil24_pci_device_resume,
  344. #endif
  345. };
  346. static struct scsi_host_template sil24_sht = {
  347. ATA_NCQ_SHT(DRV_NAME),
  348. .can_queue = SIL24_MAX_CMDS,
  349. .sg_tablesize = SIL24_MAX_SGE,
  350. .dma_boundary = ATA_DMA_BOUNDARY,
  351. };
  352. static struct ata_port_operations sil24_ops = {
  353. .inherits = &sata_pmp_port_ops,
  354. .qc_defer = sil24_qc_defer,
  355. .qc_prep = sil24_qc_prep,
  356. .qc_issue = sil24_qc_issue,
  357. .qc_fill_rtf = sil24_qc_fill_rtf,
  358. .freeze = sil24_freeze,
  359. .thaw = sil24_thaw,
  360. .softreset = sil24_softreset,
  361. .hardreset = sil24_hardreset,
  362. .pmp_softreset = sil24_softreset,
  363. .pmp_hardreset = sil24_pmp_hardreset,
  364. .error_handler = sil24_error_handler,
  365. .post_internal_cmd = sil24_post_internal_cmd,
  366. .dev_config = sil24_dev_config,
  367. .scr_read = sil24_scr_read,
  368. .scr_write = sil24_scr_write,
  369. .pmp_attach = sil24_pmp_attach,
  370. .pmp_detach = sil24_pmp_detach,
  371. .port_start = sil24_port_start,
  372. #ifdef CONFIG_PM
  373. .port_resume = sil24_port_resume,
  374. #endif
  375. };
  376. static bool sata_sil24_msi; /* Disable MSI */
  377. module_param_named(msi, sata_sil24_msi, bool, S_IRUGO);
  378. MODULE_PARM_DESC(msi, "Enable MSI (Default: false)");
  379. /*
  380. * Use bits 30-31 of port_flags to encode available port numbers.
  381. * Current maxium is 4.
  382. */
  383. #define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
  384. #define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
  385. static const struct ata_port_info sil24_port_info[] = {
  386. /* sil_3124 */
  387. {
  388. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
  389. SIL24_FLAG_PCIX_IRQ_WOC,
  390. .pio_mask = ATA_PIO4,
  391. .mwdma_mask = ATA_MWDMA2,
  392. .udma_mask = ATA_UDMA5,
  393. .port_ops = &sil24_ops,
  394. },
  395. /* sil_3132 */
  396. {
  397. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
  398. .pio_mask = ATA_PIO4,
  399. .mwdma_mask = ATA_MWDMA2,
  400. .udma_mask = ATA_UDMA5,
  401. .port_ops = &sil24_ops,
  402. },
  403. /* sil_3131/sil_3531 */
  404. {
  405. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
  406. .pio_mask = ATA_PIO4,
  407. .mwdma_mask = ATA_MWDMA2,
  408. .udma_mask = ATA_UDMA5,
  409. .port_ops = &sil24_ops,
  410. },
  411. };
  412. static int sil24_tag(int tag)
  413. {
  414. if (unlikely(ata_tag_internal(tag)))
  415. return 0;
  416. return tag;
  417. }
  418. static unsigned long sil24_port_offset(struct ata_port *ap)
  419. {
  420. return ap->port_no * PORT_REGS_SIZE;
  421. }
  422. static void __iomem *sil24_port_base(struct ata_port *ap)
  423. {
  424. return ap->host->iomap[SIL24_PORT_BAR] + sil24_port_offset(ap);
  425. }
  426. static void sil24_dev_config(struct ata_device *dev)
  427. {
  428. void __iomem *port = sil24_port_base(dev->link->ap);
  429. if (dev->cdb_len == 16)
  430. writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
  431. else
  432. writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
  433. }
  434. static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
  435. {
  436. void __iomem *port = sil24_port_base(ap);
  437. struct sil24_prb __iomem *prb;
  438. u8 fis[6 * 4];
  439. prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
  440. memcpy_fromio(fis, prb->fis, sizeof(fis));
  441. ata_tf_from_fis(fis, tf);
  442. }
  443. static int sil24_scr_map[] = {
  444. [SCR_CONTROL] = 0,
  445. [SCR_STATUS] = 1,
  446. [SCR_ERROR] = 2,
  447. [SCR_ACTIVE] = 3,
  448. };
  449. static int sil24_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val)
  450. {
  451. void __iomem *scr_addr = sil24_port_base(link->ap) + PORT_SCONTROL;
  452. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  453. *val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
  454. return 0;
  455. }
  456. return -EINVAL;
  457. }
  458. static int sil24_scr_write(struct ata_link *link, unsigned sc_reg, u32 val)
  459. {
  460. void __iomem *scr_addr = sil24_port_base(link->ap) + PORT_SCONTROL;
  461. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  462. writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
  463. return 0;
  464. }
  465. return -EINVAL;
  466. }
  467. static void sil24_config_port(struct ata_port *ap)
  468. {
  469. void __iomem *port = sil24_port_base(ap);
  470. /* configure IRQ WoC */
  471. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  472. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
  473. else
  474. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
  475. /* zero error counters. */
  476. writew(0x8000, port + PORT_DECODE_ERR_THRESH);
  477. writew(0x8000, port + PORT_CRC_ERR_THRESH);
  478. writew(0x8000, port + PORT_HSHK_ERR_THRESH);
  479. writew(0x0000, port + PORT_DECODE_ERR_CNT);
  480. writew(0x0000, port + PORT_CRC_ERR_CNT);
  481. writew(0x0000, port + PORT_HSHK_ERR_CNT);
  482. /* always use 64bit activation */
  483. writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
  484. /* clear port multiplier enable and resume bits */
  485. writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
  486. }
  487. static void sil24_config_pmp(struct ata_port *ap, int attached)
  488. {
  489. void __iomem *port = sil24_port_base(ap);
  490. if (attached)
  491. writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT);
  492. else
  493. writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR);
  494. }
  495. static void sil24_clear_pmp(struct ata_port *ap)
  496. {
  497. void __iomem *port = sil24_port_base(ap);
  498. int i;
  499. writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
  500. for (i = 0; i < SATA_PMP_MAX_PORTS; i++) {
  501. void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE;
  502. writel(0, pmp_base + PORT_PMP_STATUS);
  503. writel(0, pmp_base + PORT_PMP_QACTIVE);
  504. }
  505. }
  506. static int sil24_init_port(struct ata_port *ap)
  507. {
  508. void __iomem *port = sil24_port_base(ap);
  509. struct sil24_port_priv *pp = ap->private_data;
  510. u32 tmp;
  511. /* clear PMP error status */
  512. if (sata_pmp_attached(ap))
  513. sil24_clear_pmp(ap);
  514. writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
  515. ata_wait_register(ap, port + PORT_CTRL_STAT,
  516. PORT_CS_INIT, PORT_CS_INIT, 10, 100);
  517. tmp = ata_wait_register(ap, port + PORT_CTRL_STAT,
  518. PORT_CS_RDY, 0, 10, 100);
  519. if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) {
  520. pp->do_port_rst = 1;
  521. ap->link.eh_context.i.action |= ATA_EH_RESET;
  522. return -EIO;
  523. }
  524. return 0;
  525. }
  526. static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
  527. const struct ata_taskfile *tf,
  528. int is_cmd, u32 ctrl,
  529. unsigned long timeout_msec)
  530. {
  531. void __iomem *port = sil24_port_base(ap);
  532. struct sil24_port_priv *pp = ap->private_data;
  533. struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
  534. dma_addr_t paddr = pp->cmd_block_dma;
  535. u32 irq_enabled, irq_mask, irq_stat;
  536. int rc;
  537. prb->ctrl = cpu_to_le16(ctrl);
  538. ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
  539. /* temporarily plug completion and error interrupts */
  540. irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
  541. writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
  542. /*
  543. * The barrier is required to ensure that writes to cmd_block reach
  544. * the memory before the write to PORT_CMD_ACTIVATE.
  545. */
  546. wmb();
  547. writel((u32)paddr, port + PORT_CMD_ACTIVATE);
  548. writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
  549. irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
  550. irq_stat = ata_wait_register(ap, port + PORT_IRQ_STAT, irq_mask, 0x0,
  551. 10, timeout_msec);
  552. writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
  553. irq_stat >>= PORT_IRQ_RAW_SHIFT;
  554. if (irq_stat & PORT_IRQ_COMPLETE)
  555. rc = 0;
  556. else {
  557. /* force port into known state */
  558. sil24_init_port(ap);
  559. if (irq_stat & PORT_IRQ_ERROR)
  560. rc = -EIO;
  561. else
  562. rc = -EBUSY;
  563. }
  564. /* restore IRQ enabled */
  565. writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
  566. return rc;
  567. }
  568. static int sil24_softreset(struct ata_link *link, unsigned int *class,
  569. unsigned long deadline)
  570. {
  571. struct ata_port *ap = link->ap;
  572. int pmp = sata_srst_pmp(link);
  573. unsigned long timeout_msec = 0;
  574. struct ata_taskfile tf;
  575. const char *reason;
  576. int rc;
  577. DPRINTK("ENTER\n");
  578. /* put the port into known state */
  579. if (sil24_init_port(ap)) {
  580. reason = "port not ready";
  581. goto err;
  582. }
  583. /* do SRST */
  584. if (time_after(deadline, jiffies))
  585. timeout_msec = jiffies_to_msecs(deadline - jiffies);
  586. ata_tf_init(link->device, &tf); /* doesn't really matter */
  587. rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
  588. timeout_msec);
  589. if (rc == -EBUSY) {
  590. reason = "timeout";
  591. goto err;
  592. } else if (rc) {
  593. reason = "SRST command error";
  594. goto err;
  595. }
  596. sil24_read_tf(ap, 0, &tf);
  597. *class = ata_dev_classify(&tf);
  598. DPRINTK("EXIT, class=%u\n", *class);
  599. return 0;
  600. err:
  601. ata_link_err(link, "softreset failed (%s)\n", reason);
  602. return -EIO;
  603. }
  604. static int sil24_hardreset(struct ata_link *link, unsigned int *class,
  605. unsigned long deadline)
  606. {
  607. struct ata_port *ap = link->ap;
  608. void __iomem *port = sil24_port_base(ap);
  609. struct sil24_port_priv *pp = ap->private_data;
  610. int did_port_rst = 0;
  611. const char *reason;
  612. int tout_msec, rc;
  613. u32 tmp;
  614. retry:
  615. /* Sometimes, DEV_RST is not enough to recover the controller.
  616. * This happens often after PM DMA CS errata.
  617. */
  618. if (pp->do_port_rst) {
  619. ata_port_warn(ap,
  620. "controller in dubious state, performing PORT_RST\n");
  621. writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT);
  622. ata_msleep(ap, 10);
  623. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  624. ata_wait_register(ap, port + PORT_CTRL_STAT, PORT_CS_RDY, 0,
  625. 10, 5000);
  626. /* restore port configuration */
  627. sil24_config_port(ap);
  628. sil24_config_pmp(ap, ap->nr_pmp_links);
  629. pp->do_port_rst = 0;
  630. did_port_rst = 1;
  631. }
  632. /* sil24 does the right thing(tm) without any protection */
  633. sata_set_spd(link);
  634. tout_msec = 100;
  635. if (ata_link_online(link))
  636. tout_msec = 5000;
  637. writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
  638. tmp = ata_wait_register(ap, port + PORT_CTRL_STAT,
  639. PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10,
  640. tout_msec);
  641. /* SStatus oscillates between zero and valid status after
  642. * DEV_RST, debounce it.
  643. */
  644. rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
  645. if (rc) {
  646. reason = "PHY debouncing failed";
  647. goto err;
  648. }
  649. if (tmp & PORT_CS_DEV_RST) {
  650. if (ata_link_offline(link))
  651. return 0;
  652. reason = "link not ready";
  653. goto err;
  654. }
  655. /* Sil24 doesn't store signature FIS after hardreset, so we
  656. * can't wait for BSY to clear. Some devices take a long time
  657. * to get ready and those devices will choke if we don't wait
  658. * for BSY clearance here. Tell libata to perform follow-up
  659. * softreset.
  660. */
  661. return -EAGAIN;
  662. err:
  663. if (!did_port_rst) {
  664. pp->do_port_rst = 1;
  665. goto retry;
  666. }
  667. ata_link_err(link, "hardreset failed (%s)\n", reason);
  668. return -EIO;
  669. }
  670. static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
  671. struct sil24_sge *sge)
  672. {
  673. struct scatterlist *sg;
  674. struct sil24_sge *last_sge = NULL;
  675. unsigned int si;
  676. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  677. sge->addr = cpu_to_le64(sg_dma_address(sg));
  678. sge->cnt = cpu_to_le32(sg_dma_len(sg));
  679. sge->flags = 0;
  680. last_sge = sge;
  681. sge++;
  682. }
  683. last_sge->flags = cpu_to_le32(SGE_TRM);
  684. }
  685. static int sil24_qc_defer(struct ata_queued_cmd *qc)
  686. {
  687. struct ata_link *link = qc->dev->link;
  688. struct ata_port *ap = link->ap;
  689. u8 prot = qc->tf.protocol;
  690. /*
  691. * There is a bug in the chip:
  692. * Port LRAM Causes the PRB/SGT Data to be Corrupted
  693. * If the host issues a read request for LRAM and SActive registers
  694. * while active commands are available in the port, PRB/SGT data in
  695. * the LRAM can become corrupted. This issue applies only when
  696. * reading from, but not writing to, the LRAM.
  697. *
  698. * Therefore, reading LRAM when there is no particular error [and
  699. * other commands may be outstanding] is prohibited.
  700. *
  701. * To avoid this bug there are two situations where a command must run
  702. * exclusive of any other commands on the port:
  703. *
  704. * - ATAPI commands which check the sense data
  705. * - Passthrough ATA commands which always have ATA_QCFLAG_RESULT_TF
  706. * set.
  707. *
  708. */
  709. int is_excl = (ata_is_atapi(prot) ||
  710. (qc->flags & ATA_QCFLAG_RESULT_TF));
  711. if (unlikely(ap->excl_link)) {
  712. if (link == ap->excl_link) {
  713. if (ap->nr_active_links)
  714. return ATA_DEFER_PORT;
  715. qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
  716. } else
  717. return ATA_DEFER_PORT;
  718. } else if (unlikely(is_excl)) {
  719. ap->excl_link = link;
  720. if (ap->nr_active_links)
  721. return ATA_DEFER_PORT;
  722. qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
  723. }
  724. return ata_std_qc_defer(qc);
  725. }
  726. static void sil24_qc_prep(struct ata_queued_cmd *qc)
  727. {
  728. struct ata_port *ap = qc->ap;
  729. struct sil24_port_priv *pp = ap->private_data;
  730. union sil24_cmd_block *cb;
  731. struct sil24_prb *prb;
  732. struct sil24_sge *sge;
  733. u16 ctrl = 0;
  734. cb = &pp->cmd_block[sil24_tag(qc->tag)];
  735. if (!ata_is_atapi(qc->tf.protocol)) {
  736. prb = &cb->ata.prb;
  737. sge = cb->ata.sge;
  738. if (ata_is_data(qc->tf.protocol)) {
  739. u16 prot = 0;
  740. ctrl = PRB_CTRL_PROTOCOL;
  741. if (ata_is_ncq(qc->tf.protocol))
  742. prot |= PRB_PROT_NCQ;
  743. if (qc->tf.flags & ATA_TFLAG_WRITE)
  744. prot |= PRB_PROT_WRITE;
  745. else
  746. prot |= PRB_PROT_READ;
  747. prb->prot = cpu_to_le16(prot);
  748. }
  749. } else {
  750. prb = &cb->atapi.prb;
  751. sge = cb->atapi.sge;
  752. memset(cb->atapi.cdb, 0, sizeof(cb->atapi.cdb));
  753. memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
  754. if (ata_is_data(qc->tf.protocol)) {
  755. if (qc->tf.flags & ATA_TFLAG_WRITE)
  756. ctrl = PRB_CTRL_PACKET_WRITE;
  757. else
  758. ctrl = PRB_CTRL_PACKET_READ;
  759. }
  760. }
  761. prb->ctrl = cpu_to_le16(ctrl);
  762. ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis);
  763. if (qc->flags & ATA_QCFLAG_DMAMAP)
  764. sil24_fill_sg(qc, sge);
  765. }
  766. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
  767. {
  768. struct ata_port *ap = qc->ap;
  769. struct sil24_port_priv *pp = ap->private_data;
  770. void __iomem *port = sil24_port_base(ap);
  771. unsigned int tag = sil24_tag(qc->tag);
  772. dma_addr_t paddr;
  773. void __iomem *activate;
  774. paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
  775. activate = port + PORT_CMD_ACTIVATE + tag * 8;
  776. /*
  777. * The barrier is required to ensure that writes to cmd_block reach
  778. * the memory before the write to PORT_CMD_ACTIVATE.
  779. */
  780. wmb();
  781. writel((u32)paddr, activate);
  782. writel((u64)paddr >> 32, activate + 4);
  783. return 0;
  784. }
  785. static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc)
  786. {
  787. sil24_read_tf(qc->ap, qc->tag, &qc->result_tf);
  788. return true;
  789. }
  790. static void sil24_pmp_attach(struct ata_port *ap)
  791. {
  792. u32 *gscr = ap->link.device->gscr;
  793. sil24_config_pmp(ap, 1);
  794. sil24_init_port(ap);
  795. if (sata_pmp_gscr_vendor(gscr) == 0x11ab &&
  796. sata_pmp_gscr_devid(gscr) == 0x4140) {
  797. ata_port_info(ap,
  798. "disabling NCQ support due to sil24-mv4140 quirk\n");
  799. ap->flags &= ~ATA_FLAG_NCQ;
  800. }
  801. }
  802. static void sil24_pmp_detach(struct ata_port *ap)
  803. {
  804. sil24_init_port(ap);
  805. sil24_config_pmp(ap, 0);
  806. ap->flags |= ATA_FLAG_NCQ;
  807. }
  808. static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
  809. unsigned long deadline)
  810. {
  811. int rc;
  812. rc = sil24_init_port(link->ap);
  813. if (rc) {
  814. ata_link_err(link, "hardreset failed (port not ready)\n");
  815. return rc;
  816. }
  817. return sata_std_hardreset(link, class, deadline);
  818. }
  819. static void sil24_freeze(struct ata_port *ap)
  820. {
  821. void __iomem *port = sil24_port_base(ap);
  822. /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
  823. * PORT_IRQ_ENABLE instead.
  824. */
  825. writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
  826. }
  827. static void sil24_thaw(struct ata_port *ap)
  828. {
  829. void __iomem *port = sil24_port_base(ap);
  830. u32 tmp;
  831. /* clear IRQ */
  832. tmp = readl(port + PORT_IRQ_STAT);
  833. writel(tmp, port + PORT_IRQ_STAT);
  834. /* turn IRQ back on */
  835. writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
  836. }
  837. static void sil24_error_intr(struct ata_port *ap)
  838. {
  839. void __iomem *port = sil24_port_base(ap);
  840. struct sil24_port_priv *pp = ap->private_data;
  841. struct ata_queued_cmd *qc = NULL;
  842. struct ata_link *link;
  843. struct ata_eh_info *ehi;
  844. int abort = 0, freeze = 0;
  845. u32 irq_stat;
  846. /* on error, we need to clear IRQ explicitly */
  847. irq_stat = readl(port + PORT_IRQ_STAT);
  848. writel(irq_stat, port + PORT_IRQ_STAT);
  849. /* first, analyze and record host port events */
  850. link = &ap->link;
  851. ehi = &link->eh_info;
  852. ata_ehi_clear_desc(ehi);
  853. ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
  854. if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
  855. ata_ehi_push_desc(ehi, "SDB notify");
  856. sata_async_notification(ap);
  857. }
  858. if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
  859. ata_ehi_hotplugged(ehi);
  860. ata_ehi_push_desc(ehi, "%s",
  861. irq_stat & PORT_IRQ_PHYRDY_CHG ?
  862. "PHY RDY changed" : "device exchanged");
  863. freeze = 1;
  864. }
  865. if (irq_stat & PORT_IRQ_UNK_FIS) {
  866. ehi->err_mask |= AC_ERR_HSM;
  867. ehi->action |= ATA_EH_RESET;
  868. ata_ehi_push_desc(ehi, "unknown FIS");
  869. freeze = 1;
  870. }
  871. /* deal with command error */
  872. if (irq_stat & PORT_IRQ_ERROR) {
  873. const struct sil24_cerr_info *ci = NULL;
  874. unsigned int err_mask = 0, action = 0;
  875. u32 context, cerr;
  876. int pmp;
  877. abort = 1;
  878. /* DMA Context Switch Failure in Port Multiplier Mode
  879. * errata. If we have active commands to 3 or more
  880. * devices, any error condition on active devices can
  881. * corrupt DMA context switching.
  882. */
  883. if (ap->nr_active_links >= 3) {
  884. ehi->err_mask |= AC_ERR_OTHER;
  885. ehi->action |= ATA_EH_RESET;
  886. ata_ehi_push_desc(ehi, "PMP DMA CS errata");
  887. pp->do_port_rst = 1;
  888. freeze = 1;
  889. }
  890. /* find out the offending link and qc */
  891. if (sata_pmp_attached(ap)) {
  892. context = readl(port + PORT_CONTEXT);
  893. pmp = (context >> 5) & 0xf;
  894. if (pmp < ap->nr_pmp_links) {
  895. link = &ap->pmp_link[pmp];
  896. ehi = &link->eh_info;
  897. qc = ata_qc_from_tag(ap, link->active_tag);
  898. ata_ehi_clear_desc(ehi);
  899. ata_ehi_push_desc(ehi, "irq_stat 0x%08x",
  900. irq_stat);
  901. } else {
  902. err_mask |= AC_ERR_HSM;
  903. action |= ATA_EH_RESET;
  904. freeze = 1;
  905. }
  906. } else
  907. qc = ata_qc_from_tag(ap, link->active_tag);
  908. /* analyze CMD_ERR */
  909. cerr = readl(port + PORT_CMD_ERR);
  910. if (cerr < ARRAY_SIZE(sil24_cerr_db))
  911. ci = &sil24_cerr_db[cerr];
  912. if (ci && ci->desc) {
  913. err_mask |= ci->err_mask;
  914. action |= ci->action;
  915. if (action & ATA_EH_RESET)
  916. freeze = 1;
  917. ata_ehi_push_desc(ehi, "%s", ci->desc);
  918. } else {
  919. err_mask |= AC_ERR_OTHER;
  920. action |= ATA_EH_RESET;
  921. freeze = 1;
  922. ata_ehi_push_desc(ehi, "unknown command error %d",
  923. cerr);
  924. }
  925. /* record error info */
  926. if (qc)
  927. qc->err_mask |= err_mask;
  928. else
  929. ehi->err_mask |= err_mask;
  930. ehi->action |= action;
  931. /* if PMP, resume */
  932. if (sata_pmp_attached(ap))
  933. writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT);
  934. }
  935. /* freeze or abort */
  936. if (freeze)
  937. ata_port_freeze(ap);
  938. else if (abort) {
  939. if (qc)
  940. ata_link_abort(qc->dev->link);
  941. else
  942. ata_port_abort(ap);
  943. }
  944. }
  945. static inline void sil24_host_intr(struct ata_port *ap)
  946. {
  947. void __iomem *port = sil24_port_base(ap);
  948. u32 slot_stat, qc_active;
  949. int rc;
  950. /* If PCIX_IRQ_WOC, there's an inherent race window between
  951. * clearing IRQ pending status and reading PORT_SLOT_STAT
  952. * which may cause spurious interrupts afterwards. This is
  953. * unavoidable and much better than losing interrupts which
  954. * happens if IRQ pending is cleared after reading
  955. * PORT_SLOT_STAT.
  956. */
  957. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  958. writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
  959. slot_stat = readl(port + PORT_SLOT_STAT);
  960. if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
  961. sil24_error_intr(ap);
  962. return;
  963. }
  964. qc_active = slot_stat & ~HOST_SSTAT_ATTN;
  965. rc = ata_qc_complete_multiple(ap, qc_active);
  966. if (rc > 0)
  967. return;
  968. if (rc < 0) {
  969. struct ata_eh_info *ehi = &ap->link.eh_info;
  970. ehi->err_mask |= AC_ERR_HSM;
  971. ehi->action |= ATA_EH_RESET;
  972. ata_port_freeze(ap);
  973. return;
  974. }
  975. /* spurious interrupts are expected if PCIX_IRQ_WOC */
  976. if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
  977. ata_port_info(ap,
  978. "spurious interrupt (slot_stat 0x%x active_tag %d sactive 0x%x)\n",
  979. slot_stat, ap->link.active_tag, ap->link.sactive);
  980. }
  981. static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
  982. {
  983. struct ata_host *host = dev_instance;
  984. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  985. unsigned handled = 0;
  986. u32 status;
  987. int i;
  988. status = readl(host_base + HOST_IRQ_STAT);
  989. if (status == 0xffffffff) {
  990. printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
  991. "PCI fault or device removal?\n");
  992. goto out;
  993. }
  994. if (!(status & IRQ_STAT_4PORTS))
  995. goto out;
  996. spin_lock(&host->lock);
  997. for (i = 0; i < host->n_ports; i++)
  998. if (status & (1 << i)) {
  999. sil24_host_intr(host->ports[i]);
  1000. handled++;
  1001. }
  1002. spin_unlock(&host->lock);
  1003. out:
  1004. return IRQ_RETVAL(handled);
  1005. }
  1006. static void sil24_error_handler(struct ata_port *ap)
  1007. {
  1008. struct sil24_port_priv *pp = ap->private_data;
  1009. if (sil24_init_port(ap))
  1010. ata_eh_freeze_port(ap);
  1011. sata_pmp_error_handler(ap);
  1012. pp->do_port_rst = 0;
  1013. }
  1014. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
  1015. {
  1016. struct ata_port *ap = qc->ap;
  1017. /* make DMA engine forget about the failed command */
  1018. if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap))
  1019. ata_eh_freeze_port(ap);
  1020. }
  1021. static int sil24_port_start(struct ata_port *ap)
  1022. {
  1023. struct device *dev = ap->host->dev;
  1024. struct sil24_port_priv *pp;
  1025. union sil24_cmd_block *cb;
  1026. size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
  1027. dma_addr_t cb_dma;
  1028. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  1029. if (!pp)
  1030. return -ENOMEM;
  1031. cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
  1032. if (!cb)
  1033. return -ENOMEM;
  1034. memset(cb, 0, cb_size);
  1035. pp->cmd_block = cb;
  1036. pp->cmd_block_dma = cb_dma;
  1037. ap->private_data = pp;
  1038. ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
  1039. ata_port_pbar_desc(ap, SIL24_PORT_BAR, sil24_port_offset(ap), "port");
  1040. return 0;
  1041. }
  1042. static void sil24_init_controller(struct ata_host *host)
  1043. {
  1044. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  1045. u32 tmp;
  1046. int i;
  1047. /* GPIO off */
  1048. writel(0, host_base + HOST_FLASH_CMD);
  1049. /* clear global reset & mask interrupts during initialization */
  1050. writel(0, host_base + HOST_CTRL);
  1051. /* init ports */
  1052. for (i = 0; i < host->n_ports; i++) {
  1053. struct ata_port *ap = host->ports[i];
  1054. void __iomem *port = sil24_port_base(ap);
  1055. /* Initial PHY setting */
  1056. writel(0x20c, port + PORT_PHY_CFG);
  1057. /* Clear port RST */
  1058. tmp = readl(port + PORT_CTRL_STAT);
  1059. if (tmp & PORT_CS_PORT_RST) {
  1060. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  1061. tmp = ata_wait_register(NULL, port + PORT_CTRL_STAT,
  1062. PORT_CS_PORT_RST,
  1063. PORT_CS_PORT_RST, 10, 100);
  1064. if (tmp & PORT_CS_PORT_RST)
  1065. dev_err(host->dev,
  1066. "failed to clear port RST\n");
  1067. }
  1068. /* configure port */
  1069. sil24_config_port(ap);
  1070. }
  1071. /* Turn on interrupts */
  1072. writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
  1073. }
  1074. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1075. {
  1076. extern int __MARKER__sil24_cmd_block_is_sized_wrongly;
  1077. struct ata_port_info pi = sil24_port_info[ent->driver_data];
  1078. const struct ata_port_info *ppi[] = { &pi, NULL };
  1079. void __iomem * const *iomap;
  1080. struct ata_host *host;
  1081. int rc;
  1082. u32 tmp;
  1083. /* cause link error if sil24_cmd_block is sized wrongly */
  1084. if (sizeof(union sil24_cmd_block) != PAGE_SIZE)
  1085. __MARKER__sil24_cmd_block_is_sized_wrongly = 1;
  1086. ata_print_version_once(&pdev->dev, DRV_VERSION);
  1087. /* acquire resources */
  1088. rc = pcim_enable_device(pdev);
  1089. if (rc)
  1090. return rc;
  1091. rc = pcim_iomap_regions(pdev,
  1092. (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
  1093. DRV_NAME);
  1094. if (rc)
  1095. return rc;
  1096. iomap = pcim_iomap_table(pdev);
  1097. /* apply workaround for completion IRQ loss on PCI-X errata */
  1098. if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
  1099. tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
  1100. if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
  1101. dev_info(&pdev->dev,
  1102. "Applying completion IRQ loss on PCI-X errata fix\n");
  1103. else
  1104. pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
  1105. }
  1106. /* allocate and fill host */
  1107. host = ata_host_alloc_pinfo(&pdev->dev, ppi,
  1108. SIL24_FLAG2NPORTS(ppi[0]->flags));
  1109. if (!host)
  1110. return -ENOMEM;
  1111. host->iomap = iomap;
  1112. /* configure and activate the device */
  1113. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
  1114. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  1115. if (rc) {
  1116. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  1117. if (rc) {
  1118. dev_err(&pdev->dev,
  1119. "64-bit DMA enable failed\n");
  1120. return rc;
  1121. }
  1122. }
  1123. } else {
  1124. rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  1125. if (rc) {
  1126. dev_err(&pdev->dev, "32-bit DMA enable failed\n");
  1127. return rc;
  1128. }
  1129. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  1130. if (rc) {
  1131. dev_err(&pdev->dev,
  1132. "32-bit consistent DMA enable failed\n");
  1133. return rc;
  1134. }
  1135. }
  1136. /* Set max read request size to 4096. This slightly increases
  1137. * write throughput for pci-e variants.
  1138. */
  1139. pcie_set_readrq(pdev, 4096);
  1140. sil24_init_controller(host);
  1141. if (sata_sil24_msi && !pci_enable_msi(pdev)) {
  1142. dev_info(&pdev->dev, "Using MSI\n");
  1143. pci_intx(pdev, 0);
  1144. }
  1145. pci_set_master(pdev);
  1146. return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
  1147. &sil24_sht);
  1148. }
  1149. #ifdef CONFIG_PM
  1150. static int sil24_pci_device_resume(struct pci_dev *pdev)
  1151. {
  1152. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1153. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  1154. int rc;
  1155. rc = ata_pci_device_do_resume(pdev);
  1156. if (rc)
  1157. return rc;
  1158. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
  1159. writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
  1160. sil24_init_controller(host);
  1161. ata_host_resume(host);
  1162. return 0;
  1163. }
  1164. static int sil24_port_resume(struct ata_port *ap)
  1165. {
  1166. sil24_config_pmp(ap, ap->nr_pmp_links);
  1167. return 0;
  1168. }
  1169. #endif
  1170. module_pci_driver(sil24_pci_driver);
  1171. MODULE_AUTHOR("Tejun Heo");
  1172. MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
  1173. MODULE_LICENSE("GPL");
  1174. MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);